]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - arch/sh/mm/Kconfig
sh: Support variable page sizes on nommu.
[mirror_ubuntu-zesty-kernel.git] / arch / sh / mm / Kconfig
CommitLineData
cad82448
PM
1menu "Memory management options"
2
5f8c9908
PM
3config QUICKLIST
4 def_bool y
5
cad82448
PM
6config MMU
7 bool "Support for memory management hardware"
8 depends on !CPU_SH2
9 default y
10 help
11 Some SH processors (such as SH-2/SH-2A) lack an MMU. In order to
12 boot on these systems, this option must not be set.
13
14 On other systems (such as the SH-3 and 4) where an MMU exists,
15 turning this off will boot the kernel on these machines with the
16 MMU implicitly switched off.
17
e7f93a35
PM
18config PAGE_OFFSET
19 hex
36763b22
PM
20 default "0x80000000" if MMU && SUPERH32
21 default "0x20000000" if MMU && SUPERH64
e7f93a35
PM
22 default "0x00000000"
23
24config MEMORY_START
25 hex "Physical memory start address"
26 default "0x08000000"
27 ---help---
28 Computers built with Hitachi SuperH processors always
29 map the ROM starting at address zero. But the processor
30 does not specify the range that RAM takes.
31
32 The physical memory (RAM) start address will be automatically
33 set to 08000000. Other platforms, such as the Solution Engine
34 boards typically map RAM at 0C000000.
35
36 Tweak this only when porting to a new machine which does not
37 already have a defconfig. Changing it from the known correct
38 value on any of the known systems will only lead to disaster.
39
40config MEMORY_SIZE
41 hex "Physical memory size"
711fe436 42 default "0x04000000"
e7f93a35
PM
43 help
44 This sets the default memory size assumed by your SH kernel. It can
45 be overridden as normal by the 'mem=' argument on the kernel command
46 line. If unsure, consult your board specifications or just leave it
711fe436 47 as 0x04000000 which was the default value before this became
e7f93a35
PM
48 configurable.
49
36bcd39d
PM
50# Physical addressing modes
51
52config 29BIT
53 def_bool !32BIT
54 depends on SUPERH32
55
cad82448 56config 32BIT
36bcd39d
PM
57 bool
58 default y if CPU_SH5
59
60config PMB
cad82448 61 bool "Support 32-bit physical addressing through PMB"
2af8b3b6 62 depends on MMU && EXPERIMENTAL && (CPU_SUBTYPE_SH7780 || CPU_SUBTYPE_SH7785)
36bcd39d 63 select 32BIT
cad82448
PM
64 default y
65 help
66 If you say Y here, physical addressing will be extended to
67 32-bits through the SH-4A PMB. If this is not set, legacy
68 29-bit physical addressing will be used.
69
21440cf0
PM
70config X2TLB
71 bool "Enable extended TLB mode"
c3af3975 72 depends on (CPU_SHX2 || CPU_SHX3) && MMU && EXPERIMENTAL
21440cf0
PM
73 help
74 Selecting this option will enable the extended mode of the SH-X2
75 TLB. For legacy SH-X behaviour and interoperability, say N. For
76 all of the fun new features and a willingless to submit bug reports,
77 say Y.
78
19f9a34f
PM
79config VSYSCALL
80 bool "Support vsyscall page"
a09063da 81 depends on MMU && (CPU_SH3 || CPU_SH4)
19f9a34f
PM
82 default y
83 help
84 This will enable support for the kernel mapping a vDSO page
85 in process space, and subsequently handing down the entry point
86 to the libc through the ELF auxiliary vector.
87
88 From the kernel side this is used for the signal trampoline.
89 For systems with an MMU that can afford to give up a page,
90 (the default value) say Y.
91
b241cb0c
PM
92config NUMA
93 bool "Non Uniform Memory Access (NUMA) Support"
357d5946 94 depends on MMU && SYS_SUPPORTS_NUMA && EXPERIMENTAL
b241cb0c
PM
95 default n
96 help
97 Some SH systems have many various memories scattered around
98 the address space, each with varying latencies. This enables
99 support for these blocks by binding them to nodes and allowing
100 memory policies to be used for prioritizing and controlling
101 allocation behaviour.
102
01066625
PM
103config NODES_SHIFT
104 int
9904494d 105 default "3" if CPU_SUBTYPE_SHX3
01066625
PM
106 default "1"
107 depends on NEED_MULTIPLE_NODES
108
109config ARCH_FLATMEM_ENABLE
110 def_bool y
357d5946 111 depends on !NUMA
01066625 112
dfbb9042
PM
113config ARCH_SPARSEMEM_ENABLE
114 def_bool y
115 select SPARSEMEM_STATIC
116
117config ARCH_SPARSEMEM_DEFAULT
118 def_bool y
119
1ce7ddd5
PM
120config MAX_ACTIVE_REGIONS
121 int
7da3b8ef 122 default "6" if (CPU_SUBTYPE_SHX3 && SPARSEMEM)
dc47e9dd
PM
123 default "2" if SPARSEMEM && (CPU_SUBTYPE_SH7722 || \
124 CPU_SUBTYPE_SH7785)
1ce7ddd5
PM
125 default "1"
126
01066625
PM
127config ARCH_POPULATES_NODE_MAP
128 def_bool y
129
dfbb9042
PM
130config ARCH_SELECT_MEMORY_MODEL
131 def_bool y
132
33d63bd8
PM
133config ARCH_ENABLE_MEMORY_HOTPLUG
134 def_bool y
135 depends on SPARSEMEM
136
137config ARCH_MEMORY_PROBE
138 def_bool y
139 depends on MEMORY_HOTPLUG
140
21440cf0
PM
141choice
142 prompt "Kernel page size"
4d2cab7c 143 default PAGE_SIZE_8KB if X2TLB
21440cf0
PM
144 default PAGE_SIZE_4KB
145
146config PAGE_SIZE_4KB
147 bool "4kB"
74fcc779 148 depends on !MMU || !X2TLB
21440cf0
PM
149 help
150 This is the default page size used by all SuperH CPUs.
151
152config PAGE_SIZE_8KB
153 bool "8kB"
74fcc779 154 depends on !MMU || X2TLB
21440cf0
PM
155 help
156 This enables 8kB pages as supported by SH-X2 and later MMUs.
157
158config PAGE_SIZE_64KB
159 bool "64kB"
74fcc779 160 depends on !MMU || CPU_SH4 || CPU_SH5
21440cf0
PM
161 help
162 This enables support for 64kB pages, possible on all SH-4
4d2cab7c 163 CPUs and later.
21440cf0
PM
164
165endchoice
166
cad82448
PM
167choice
168 prompt "HugeTLB page size"
079060c6 169 depends on HUGETLB_PAGE && (CPU_SH4 || CPU_SH5) && MMU
cad82448
PM
170 default HUGETLB_PAGE_SIZE_64K
171
172config HUGETLB_PAGE_SIZE_64K
21440cf0
PM
173 bool "64kB"
174
175config HUGETLB_PAGE_SIZE_256K
176 bool "256kB"
177 depends on X2TLB
cad82448
PM
178
179config HUGETLB_PAGE_SIZE_1MB
180 bool "1MB"
181
21440cf0
PM
182config HUGETLB_PAGE_SIZE_4MB
183 bool "4MB"
184 depends on X2TLB
185
186config HUGETLB_PAGE_SIZE_64MB
187 bool "64MB"
188 depends on X2TLB
189
a09063da
PM
190config HUGETLB_PAGE_SIZE_512MB
191 bool "512MB"
192 depends on CPU_SH5
193
cad82448
PM
194endchoice
195
196source "mm/Kconfig"
197
198endmenu
199
200menu "Cache configuration"
201
202config SH7705_CACHE_32KB
203 bool "Enable 32KB cache size for SH7705"
204 depends on CPU_SUBTYPE_SH7705
205 default y
206
207config SH_DIRECT_MAPPED
208 bool "Use direct-mapped caching"
209 default n
210 help
211 Selecting this option will configure the caches to be direct-mapped,
212 even if the cache supports a 2 or 4-way mode. This is useful primarily
213 for debugging on platforms with 2 and 4-way caches (SH7750R/SH7751R,
214 SH4-202, SH4-501, etc.)
215
216 Turn this option off for platforms that do not have a direct-mapped
217 cache, and you have no need to run the caches in such a configuration.
218
e7bd34a1
PM
219choice
220 prompt "Cache mode"
a09063da 221 default CACHE_WRITEBACK if CPU_SH2A || CPU_SH3 || CPU_SH4 || CPU_SH5
e7bd34a1
PM
222 default CACHE_WRITETHROUGH if (CPU_SH2 && !CPU_SH2A)
223
224config CACHE_WRITEBACK
225 bool "Write-back"
a09063da 226 depends on CPU_SH2A || CPU_SH3 || CPU_SH4 || CPU_SH5
e7bd34a1
PM
227
228config CACHE_WRITETHROUGH
229 bool "Write-through"
cad82448
PM
230 help
231 Selecting this option will configure the caches in write-through
232 mode, as opposed to the default write-back configuration.
233
234 Since there's sill some aliasing issues on SH-4, this option will
235 unfortunately still require the majority of flushing functions to
236 be implemented to deal with aliasing.
237
238 If unsure, say N.
239
e7bd34a1
PM
240config CACHE_OFF
241 bool "Off"
242
243endchoice
244
cad82448 245endmenu