]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/sparc/kernel/pci.c
cleanup IORESOURCE_CACHEABLE vs ioremap()
[mirror_ubuntu-artful-kernel.git] / arch / sparc / kernel / pci.c
CommitLineData
a2fb23af 1/* pci.c: UltraSparc PCI controller support.
1da177e4
LT
2 *
3 * Copyright (C) 1997, 1998, 1999 David S. Miller (davem@redhat.com)
4 * Copyright (C) 1998, 1999 Eddie C. Dost (ecd@skynet.be)
5 * Copyright (C) 1999 Jakub Jelinek (jj@ultra.linux.cz)
a2fb23af
DM
6 *
7 * OF tree based PCI bus probing taken from the PowerPC port
8 * with minor modifications, see there for credits.
1da177e4
LT
9 */
10
066bcaca 11#include <linux/export.h>
1da177e4
LT
12#include <linux/kernel.h>
13#include <linux/string.h>
14#include <linux/sched.h>
15#include <linux/capability.h>
16#include <linux/errno.h>
c57c2ffb 17#include <linux/pci.h>
35a17eb6
DM
18#include <linux/msi.h>
19#include <linux/irq.h>
1da177e4 20#include <linux/init.h>
356d1647
DM
21#include <linux/of.h>
22#include <linux/of_device.h>
1da177e4
LT
23
24#include <asm/uaccess.h>
1da177e4
LT
25#include <asm/pgtable.h>
26#include <asm/irq.h>
e87dc350 27#include <asm/prom.h>
01f94c4a 28#include <asm/apb.h>
1da177e4 29
1e8a8cc5 30#include "pci_impl.h"
4ac7b826 31#include "kernel.h"
1e8a8cc5 32
1da177e4 33/* List of all PCI controllers found in the system. */
34768bc8 34struct pci_pbm_info *pci_pbm_root = NULL;
1da177e4 35
6c108f12
DM
36/* Each PBM found gets a unique index. */
37int pci_num_pbms = 0;
1da177e4 38
1da177e4
LT
39volatile int pci_poke_in_progress;
40volatile int pci_poke_cpu = -1;
41volatile int pci_poke_faulted;
42
43static DEFINE_SPINLOCK(pci_poke_lock);
44
45void pci_config_read8(u8 *addr, u8 *ret)
46{
47 unsigned long flags;
48 u8 byte;
49
50 spin_lock_irqsave(&pci_poke_lock, flags);
51 pci_poke_cpu = smp_processor_id();
52 pci_poke_in_progress = 1;
53 pci_poke_faulted = 0;
54 __asm__ __volatile__("membar #Sync\n\t"
55 "lduba [%1] %2, %0\n\t"
56 "membar #Sync"
57 : "=r" (byte)
58 : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
59 : "memory");
60 pci_poke_in_progress = 0;
61 pci_poke_cpu = -1;
62 if (!pci_poke_faulted)
63 *ret = byte;
64 spin_unlock_irqrestore(&pci_poke_lock, flags);
65}
66
67void pci_config_read16(u16 *addr, u16 *ret)
68{
69 unsigned long flags;
70 u16 word;
71
72 spin_lock_irqsave(&pci_poke_lock, flags);
73 pci_poke_cpu = smp_processor_id();
74 pci_poke_in_progress = 1;
75 pci_poke_faulted = 0;
76 __asm__ __volatile__("membar #Sync\n\t"
77 "lduha [%1] %2, %0\n\t"
78 "membar #Sync"
79 : "=r" (word)
80 : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
81 : "memory");
82 pci_poke_in_progress = 0;
83 pci_poke_cpu = -1;
84 if (!pci_poke_faulted)
85 *ret = word;
86 spin_unlock_irqrestore(&pci_poke_lock, flags);
87}
88
89void pci_config_read32(u32 *addr, u32 *ret)
90{
91 unsigned long flags;
92 u32 dword;
93
94 spin_lock_irqsave(&pci_poke_lock, flags);
95 pci_poke_cpu = smp_processor_id();
96 pci_poke_in_progress = 1;
97 pci_poke_faulted = 0;
98 __asm__ __volatile__("membar #Sync\n\t"
99 "lduwa [%1] %2, %0\n\t"
100 "membar #Sync"
101 : "=r" (dword)
102 : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
103 : "memory");
104 pci_poke_in_progress = 0;
105 pci_poke_cpu = -1;
106 if (!pci_poke_faulted)
107 *ret = dword;
108 spin_unlock_irqrestore(&pci_poke_lock, flags);
109}
110
111void pci_config_write8(u8 *addr, u8 val)
112{
113 unsigned long flags;
114
115 spin_lock_irqsave(&pci_poke_lock, flags);
116 pci_poke_cpu = smp_processor_id();
117 pci_poke_in_progress = 1;
118 pci_poke_faulted = 0;
119 __asm__ __volatile__("membar #Sync\n\t"
120 "stba %0, [%1] %2\n\t"
121 "membar #Sync"
122 : /* no outputs */
123 : "r" (val), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
124 : "memory");
125 pci_poke_in_progress = 0;
126 pci_poke_cpu = -1;
127 spin_unlock_irqrestore(&pci_poke_lock, flags);
128}
129
130void pci_config_write16(u16 *addr, u16 val)
131{
132 unsigned long flags;
133
134 spin_lock_irqsave(&pci_poke_lock, flags);
135 pci_poke_cpu = smp_processor_id();
136 pci_poke_in_progress = 1;
137 pci_poke_faulted = 0;
138 __asm__ __volatile__("membar #Sync\n\t"
139 "stha %0, [%1] %2\n\t"
140 "membar #Sync"
141 : /* no outputs */
142 : "r" (val), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
143 : "memory");
144 pci_poke_in_progress = 0;
145 pci_poke_cpu = -1;
146 spin_unlock_irqrestore(&pci_poke_lock, flags);
147}
148
149void pci_config_write32(u32 *addr, u32 val)
150{
151 unsigned long flags;
152
153 spin_lock_irqsave(&pci_poke_lock, flags);
154 pci_poke_cpu = smp_processor_id();
155 pci_poke_in_progress = 1;
156 pci_poke_faulted = 0;
157 __asm__ __volatile__("membar #Sync\n\t"
158 "stwa %0, [%1] %2\n\t"
159 "membar #Sync"
160 : /* no outputs */
161 : "r" (val), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
162 : "memory");
163 pci_poke_in_progress = 0;
164 pci_poke_cpu = -1;
165 spin_unlock_irqrestore(&pci_poke_lock, flags);
166}
167
5840fc66
DM
168static int ofpci_verbose;
169
170static int __init ofpci_debug(char *str)
171{
172 int val = 0;
173
174 get_option(&str, &val);
175 if (val)
176 ofpci_verbose = 1;
177 return 1;
178}
179
180__setup("ofpci_debug=", ofpci_debug);
181
a2fb23af
DM
182static unsigned long pci_parse_of_flags(u32 addr0)
183{
184 unsigned long flags = 0;
185
186 if (addr0 & 0x02000000) {
187 flags = IORESOURCE_MEM | PCI_BASE_ADDRESS_SPACE_MEMORY;
188 flags |= (addr0 >> 22) & PCI_BASE_ADDRESS_MEM_TYPE_64;
189 flags |= (addr0 >> 28) & PCI_BASE_ADDRESS_MEM_TYPE_1M;
190 if (addr0 & 0x40000000)
191 flags |= IORESOURCE_PREFETCH
192 | PCI_BASE_ADDRESS_MEM_PREFETCH;
193 } else if (addr0 & 0x01000000)
194 flags = IORESOURCE_IO | PCI_BASE_ADDRESS_SPACE_IO;
195 return flags;
196}
197
198/* The of_device layer has translated all of the assigned-address properties
199 * into physical address resources, we only have to figure out the register
200 * mapping.
201 */
cd4cd730 202static void pci_parse_of_addrs(struct platform_device *op,
a2fb23af
DM
203 struct device_node *node,
204 struct pci_dev *dev)
205{
206 struct resource *op_res;
207 const u32 *addrs;
208 int proplen;
209
210 addrs = of_get_property(node, "assigned-addresses", &proplen);
211 if (!addrs)
212 return;
5840fc66
DM
213 if (ofpci_verbose)
214 printk(" parse addresses (%d bytes) @ %p\n",
215 proplen, addrs);
a2fb23af
DM
216 op_res = &op->resource[0];
217 for (; proplen >= 20; proplen -= 20, addrs += 5, op_res++) {
218 struct resource *res;
219 unsigned long flags;
220 int i;
221
222 flags = pci_parse_of_flags(addrs[0]);
223 if (!flags)
224 continue;
225 i = addrs[0] & 0xff;
5840fc66 226 if (ofpci_verbose)
90181136 227 printk(" start: %llx, end: %llx, i: %x\n",
5840fc66 228 op_res->start, op_res->end, i);
a2fb23af
DM
229
230 if (PCI_BASE_ADDRESS_0 <= i && i <= PCI_BASE_ADDRESS_5) {
231 res = &dev->resource[(i - PCI_BASE_ADDRESS_0) >> 2];
232 } else if (i == dev->rom_base_reg) {
233 res = &dev->resource[PCI_ROM_RESOURCE];
92b19ff5 234 flags |= IORESOURCE_READONLY | IORESOURCE_SIZEALIGN;
a2fb23af
DM
235 } else {
236 printk(KERN_ERR "PCI: bad cfg reg num 0x%x\n", i);
237 continue;
238 }
239 res->start = op_res->start;
240 res->end = op_res->end;
241 res->flags = flags;
242 res->name = pci_name(dev);
243 }
244}
245
77d10d0e
DM
246static struct pci_dev *of_create_pci_dev(struct pci_pbm_info *pbm,
247 struct device_node *node,
248 struct pci_bus *bus, int devfn)
a2fb23af
DM
249{
250 struct dev_archdata *sd;
172d2d00 251 struct pci_slot *slot;
cd4cd730 252 struct platform_device *op;
a2fb23af
DM
253 struct pci_dev *dev;
254 const char *type;
01f94c4a 255 u32 class;
a2fb23af 256
8b1fce04 257 dev = pci_alloc_dev(bus);
a2fb23af
DM
258 if (!dev)
259 return NULL;
260
261 sd = &dev->dev.archdata;
262 sd->iommu = pbm->iommu;
263 sd->stc = &pbm->stc;
264 sd->host_controller = pbm;
ae05f87e 265 sd->op = op = of_find_device_by_node(node);
c1b1a5f1 266 sd->numa_node = pbm->numa_node;
a2fb23af 267
ae05f87e 268 sd = &op->dev.archdata;
ad7ad57c
DM
269 sd->iommu = pbm->iommu;
270 sd->stc = &pbm->stc;
c1b1a5f1 271 sd->numa_node = pbm->numa_node;
ad7ad57c 272
ae05f87e
DM
273 if (!strcmp(node->name, "ebus"))
274 of_propagate_archdata(op);
275
a2fb23af
DM
276 type = of_get_property(node, "device_type", NULL);
277 if (type == NULL)
278 type = "";
279
5840fc66
DM
280 if (ofpci_verbose)
281 printk(" create device, devfn: %x, type: %s\n",
282 devfn, type);
a2fb23af 283
a2fb23af
DM
284 dev->sysdata = node;
285 dev->dev.parent = bus->bridge;
286 dev->dev.bus = &pci_bus_type;
98d9f30c 287 dev->dev.of_node = of_node_get(node);
a2fb23af
DM
288 dev->devfn = devfn;
289 dev->multifunction = 0; /* maybe a lie? */
172d2d00
DM
290 set_pcie_port_type(dev);
291
292 list_for_each_entry(slot, &dev->bus->slots, list)
293 if (PCI_SLOT(dev->devfn) == slot->number)
294 dev->slot = slot;
a2fb23af 295
c26d3c01
DM
296 dev->vendor = of_getintprop_default(node, "vendor-id", 0xffff);
297 dev->device = of_getintprop_default(node, "device-id", 0xffff);
298 dev->subsystem_vendor =
299 of_getintprop_default(node, "subsystem-vendor-id", 0);
300 dev->subsystem_device =
301 of_getintprop_default(node, "subsystem-id", 0);
302
303 dev->cfg_size = pci_cfg_space_size(dev);
304
305 /* We can't actually use the firmware value, we have
306 * to read what is in the register right now. One
307 * reason is that in the case of IDE interfaces the
308 * firmware can sample the value before the the IDE
309 * interface is programmed into native mode.
310 */
311 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
312 dev->class = class >> 8;
313 dev->revision = class & 0xff;
314
2222c313 315 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(bus),
c26d3c01 316 dev->bus->number, PCI_SLOT(devfn), PCI_FUNC(devfn));
28f57e77 317
5840fc66
DM
318 if (ofpci_verbose)
319 printk(" class: 0x%x device name: %s\n",
320 dev->class, pci_name(dev));
a2fb23af 321
861fe906
DM
322 /* I have seen IDE devices which will not respond to
323 * the bmdma simplex check reads if bus mastering is
324 * disabled.
325 */
326 if ((dev->class >> 8) == PCI_CLASS_STORAGE_IDE)
327 pci_set_master(dev);
328
de7f2b1b 329 dev->current_state = PCI_UNKNOWN; /* unknown power state */
a2fb23af 330 dev->error_state = pci_channel_io_normal;
172d2d00 331 dev->dma_mask = 0xffffffff;
a2fb23af 332
44b50e5a 333 if (!strcmp(node->name, "pci")) {
c26d3c01 334 /* a PCI-PCI bridge */
a2fb23af
DM
335 dev->hdr_type = PCI_HEADER_TYPE_BRIDGE;
336 dev->rom_base_reg = PCI_ROM_ADDRESS1;
c26d3c01
DM
337 } else if (!strcmp(type, "cardbus")) {
338 dev->hdr_type = PCI_HEADER_TYPE_CARDBUS;
a2fb23af 339 } else {
c26d3c01
DM
340 dev->hdr_type = PCI_HEADER_TYPE_NORMAL;
341 dev->rom_base_reg = PCI_ROM_ADDRESS;
a2fb23af 342
1636f8ac 343 dev->irq = sd->op->archdata.irqs[0];
c26d3c01
DM
344 if (dev->irq == 0xffffffff)
345 dev->irq = PCI_IRQ_NONE;
a2fb23af 346 }
c26d3c01 347
a2fb23af
DM
348 pci_parse_of_addrs(sd->op, node, dev);
349
5840fc66
DM
350 if (ofpci_verbose)
351 printk(" adding to system ...\n");
a2fb23af
DM
352
353 pci_device_add(dev, bus);
354
355 return dev;
356}
357
b7c13f76 358static void apb_calc_first_last(u8 map, u32 *first_p, u32 *last_p)
01f94c4a
DM
359{
360 u32 idx, first, last;
361
362 first = 8;
363 last = 0;
364 for (idx = 0; idx < 8; idx++) {
365 if ((map & (1 << idx)) != 0) {
366 if (first > idx)
367 first = idx;
368 if (last < idx)
369 last = idx;
370 }
371 }
372
373 *first_p = first;
374 *last_p = last;
375}
376
377/* Cook up fake bus resources for SUNW,simba PCI bridges which lack
378 * a proper 'ranges' property.
379 */
b7c13f76
SR
380static void apb_fake_ranges(struct pci_dev *dev,
381 struct pci_bus *bus,
382 struct pci_pbm_info *pbm)
01f94c4a 383{
a031589b 384 struct pci_bus_region region;
01f94c4a
DM
385 struct resource *res;
386 u32 first, last;
387 u8 map;
388
389 pci_read_config_byte(dev, APB_IO_ADDRESS_MAP, &map);
390 apb_calc_first_last(map, &first, &last);
391 res = bus->resource[0];
01f94c4a 392 res->flags = IORESOURCE_IO;
a031589b
BH
393 region.start = (first << 21);
394 region.end = (last << 21) + ((1 << 21) - 1);
fc279850 395 pcibios_bus_to_resource(dev->bus, res, &region);
01f94c4a
DM
396
397 pci_read_config_byte(dev, APB_MEM_ADDRESS_MAP, &map);
398 apb_calc_first_last(map, &first, &last);
399 res = bus->resource[1];
01f94c4a 400 res->flags = IORESOURCE_MEM;
557fc587 401 region.start = (first << 29);
402 region.end = (last << 29) + ((1 << 29) - 1);
fc279850 403 pcibios_bus_to_resource(dev->bus, res, &region);
01f94c4a
DM
404}
405
b7c13f76
SR
406static void pci_of_scan_bus(struct pci_pbm_info *pbm,
407 struct device_node *node,
408 struct pci_bus *bus);
a2fb23af
DM
409
410#define GET_64BIT(prop, i) ((((u64) (prop)[(i)]) << 32) | (prop)[(i)+1])
411
b7c13f76
SR
412static void of_scan_pci_bridge(struct pci_pbm_info *pbm,
413 struct device_node *node,
414 struct pci_dev *dev)
a2fb23af
DM
415{
416 struct pci_bus *bus;
417 const u32 *busrange, *ranges;
01f94c4a 418 int len, i, simba;
a031589b 419 struct pci_bus_region region;
a2fb23af
DM
420 struct resource *res;
421 unsigned int flags;
422 u64 size;
423
5840fc66
DM
424 if (ofpci_verbose)
425 printk("of_scan_pci_bridge(%s)\n", node->full_name);
a2fb23af
DM
426
427 /* parse bus-range property */
428 busrange = of_get_property(node, "bus-range", &len);
429 if (busrange == NULL || len != 8) {
430 printk(KERN_DEBUG "Can't get bus-range for PCI-PCI bridge %s\n",
431 node->full_name);
432 return;
433 }
93a6423b
DM
434
435 if (ofpci_verbose)
436 printk(" Bridge bus range [%u --> %u]\n",
437 busrange[0], busrange[1]);
438
a2fb23af 439 ranges = of_get_property(node, "ranges", &len);
01f94c4a 440 simba = 0;
a2fb23af 441 if (ranges == NULL) {
a165b420 442 const char *model = of_get_property(node, "model", NULL);
8c2786cf 443 if (model && !strcmp(model, "SUNW,simba"))
01f94c4a 444 simba = 1;
a2fb23af
DM
445 }
446
447 bus = pci_add_new_bus(dev->bus, dev, busrange[0]);
448 if (!bus) {
449 printk(KERN_ERR "Failed to create pci bus for %s\n",
450 node->full_name);
451 return;
452 }
453
454 bus->primary = dev->bus->number;
3f1b540d 455 pci_bus_insert_busn_res(bus, busrange[0], busrange[1]);
a2fb23af
DM
456 bus->bridge_ctl = 0;
457
93a6423b
DM
458 if (ofpci_verbose)
459 printk(" Bridge ranges[%p] simba[%d]\n",
460 ranges, simba);
461
01f94c4a 462 /* parse ranges property, or cook one up by hand for Simba */
a2fb23af
DM
463 /* PCI #address-cells == 3 and #size-cells == 2 always */
464 res = &dev->resource[PCI_BRIDGE_RESOURCES];
465 for (i = 0; i < PCI_NUM_RESOURCES - PCI_BRIDGE_RESOURCES; ++i) {
466 res->flags = 0;
467 bus->resource[i] = res;
468 ++res;
469 }
01f94c4a
DM
470 if (simba) {
471 apb_fake_ranges(dev, bus, pbm);
8c2786cf
DM
472 goto after_ranges;
473 } else if (ranges == NULL) {
1c975931 474 pci_read_bridge_bases(bus);
8c2786cf 475 goto after_ranges;
01f94c4a 476 }
a2fb23af
DM
477 i = 1;
478 for (; len >= 32; len -= 32, ranges += 8) {
93a6423b
DM
479 u64 start;
480
481 if (ofpci_verbose)
482 printk(" RAW Range[%08x:%08x:%08x:%08x:%08x:%08x:"
483 "%08x:%08x]\n",
484 ranges[0], ranges[1], ranges[2], ranges[3],
485 ranges[4], ranges[5], ranges[6], ranges[7]);
486
a2fb23af
DM
487 flags = pci_parse_of_flags(ranges[0]);
488 size = GET_64BIT(ranges, 6);
489 if (flags == 0 || size == 0)
490 continue;
4afba24e
DM
491
492 /* On PCI-Express systems, PCI bridges that have no devices downstream
493 * have a bogus size value where the first 32-bit cell is 0xffffffff.
494 * This results in a bogus range where start + size overflows.
495 *
496 * Just skip these otherwise the kernel will complain when the resource
497 * tries to be claimed.
498 */
499 if (size >> 32 == 0xffffffff)
500 continue;
501
a2fb23af
DM
502 if (flags & IORESOURCE_IO) {
503 res = bus->resource[0];
504 if (res->flags) {
505 printk(KERN_ERR "PCI: ignoring extra I/O range"
506 " for bridge %s\n", node->full_name);
507 continue;
508 }
a2fb23af
DM
509 } else {
510 if (i >= PCI_NUM_RESOURCES - PCI_BRIDGE_RESOURCES) {
511 printk(KERN_ERR "PCI: too many memory ranges"
512 " for bridge %s\n", node->full_name);
513 continue;
514 }
515 res = bus->resource[i];
516 ++i;
a2fb23af
DM
517 }
518
a2fb23af 519 res->flags = flags;
93a6423b 520 region.start = start = GET_64BIT(ranges, 1);
a031589b 521 region.end = region.start + size - 1;
93a6423b
DM
522
523 if (ofpci_verbose)
524 printk(" Using flags[%08x] start[%016llx] size[%016llx]\n",
525 flags, start, size);
526
fc279850 527 pcibios_bus_to_resource(dev->bus, res, &region);
a2fb23af 528 }
8c2786cf 529after_ranges:
a2fb23af
DM
530 sprintf(bus->name, "PCI Bus %04x:%02x", pci_domain_nr(bus),
531 bus->number);
5840fc66
DM
532 if (ofpci_verbose)
533 printk(" bus name: %s\n", bus->name);
a2fb23af
DM
534
535 pci_of_scan_bus(pbm, node, bus);
536}
537
b7c13f76
SR
538static void pci_of_scan_bus(struct pci_pbm_info *pbm,
539 struct device_node *node,
540 struct pci_bus *bus)
a2fb23af
DM
541{
542 struct device_node *child;
543 const u32 *reg;
2cc7345f 544 int reglen, devfn, prev_devfn;
a2fb23af
DM
545 struct pci_dev *dev;
546
5840fc66
DM
547 if (ofpci_verbose)
548 printk("PCI: scan_bus[%s] bus no %d\n",
549 node->full_name, bus->number);
a2fb23af
DM
550
551 child = NULL;
2cc7345f 552 prev_devfn = -1;
a2fb23af 553 while ((child = of_get_next_child(node, child)) != NULL) {
5840fc66
DM
554 if (ofpci_verbose)
555 printk(" * %s\n", child->full_name);
a2fb23af
DM
556 reg = of_get_property(child, "reg", &reglen);
557 if (reg == NULL || reglen < 20)
558 continue;
2cc7345f 559
a2fb23af
DM
560 devfn = (reg[0] >> 8) & 0xff;
561
2cc7345f
DM
562 /* This is a workaround for some device trees
563 * which list PCI devices twice. On the V100
564 * for example, device number 3 is listed twice.
565 * Once as "pm" and once again as "lomp".
566 */
567 if (devfn == prev_devfn)
568 continue;
569 prev_devfn = devfn;
570
a2fb23af 571 /* create a new pci_dev for this device */
c26d3c01 572 dev = of_create_pci_dev(pbm, child, bus, devfn);
a2fb23af
DM
573 if (!dev)
574 continue;
5840fc66
DM
575 if (ofpci_verbose)
576 printk("PCI: dev header type: %x\n",
577 dev->hdr_type);
a2fb23af 578
2f22e68a 579 if (pci_is_bridge(dev))
a2fb23af
DM
580 of_scan_pci_bridge(pbm, child, dev);
581 }
582}
583
584static ssize_t
585show_pciobppath_attr(struct device * dev, struct device_attribute * attr, char * buf)
586{
587 struct pci_dev *pdev;
588 struct device_node *dp;
589
590 pdev = to_pci_dev(dev);
61c7a080 591 dp = pdev->dev.of_node;
a2fb23af
DM
592
593 return snprintf (buf, PAGE_SIZE, "%s\n", dp->full_name);
594}
595
596static DEVICE_ATTR(obppath, S_IRUSR | S_IRGRP | S_IROTH, show_pciobppath_attr, NULL);
597
b7c13f76 598static void pci_bus_register_of_sysfs(struct pci_bus *bus)
a2fb23af
DM
599{
600 struct pci_dev *dev;
a378fd0e 601 struct pci_bus *child_bus;
a2fb23af
DM
602 int err;
603
604 list_for_each_entry(dev, &bus->devices, bus_list) {
605 /* we don't really care if we can create this file or
606 * not, but we need to assign the result of the call
607 * or the world will fall under alien invasion and
608 * everybody will be frozen on a spaceship ready to be
609 * eaten on alpha centauri by some green and jelly
610 * humanoid.
611 */
612 err = sysfs_create_file(&dev->dev.kobj, &dev_attr_obppath.attr);
c6fee081 613 (void) err;
a2fb23af 614 }
a378fd0e
DM
615 list_for_each_entry(child_bus, &bus->children, node)
616 pci_bus_register_of_sysfs(child_bus);
a2fb23af
DM
617}
618
f1d25d37
DM
619static void pci_claim_bus_resources(struct pci_bus *bus)
620{
621 struct pci_bus *child_bus;
622 struct pci_dev *dev;
623
624 list_for_each_entry(dev, &bus->devices, bus_list) {
625 int i;
626
627 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
628 struct resource *r = &dev->resource[i];
629
630 if (r->parent || !r->start || !r->flags)
631 continue;
632
633 if (ofpci_verbose)
634 printk("PCI: Claiming %s: "
635 "Resource %d: %016llx..%016llx [%x]\n",
636 pci_name(dev), i,
637 (unsigned long long)r->start,
638 (unsigned long long)r->end,
639 (unsigned int)r->flags);
640
d10b730f 641 pci_claim_resource(dev, i);
f1d25d37
DM
642 }
643 }
644
645 list_for_each_entry(child_bus, &bus->children, node)
646 pci_claim_bus_resources(child_bus);
647}
648
b7c13f76
SR
649struct pci_bus *pci_scan_one_pbm(struct pci_pbm_info *pbm,
650 struct device *parent)
a2fb23af 651{
1a300107 652 LIST_HEAD(resources);
61c7a080 653 struct device_node *node = pbm->op->dev.of_node;
a2fb23af
DM
654 struct pci_bus *bus;
655
656 printk("PCI: Scanning PBM %s\n", node->full_name);
657
ac1edcc5
BH
658 pci_add_resource_offset(&resources, &pbm->io_space,
659 pbm->io_space.start);
660 pci_add_resource_offset(&resources, &pbm->mem_space,
661 pbm->mem_space.start);
3f1b540d
YL
662 pbm->busn.start = pbm->pci_first_busno;
663 pbm->busn.end = pbm->pci_last_busno;
664 pbm->busn.flags = IORESOURCE_BUS;
665 pci_add_resource(&resources, &pbm->busn);
1a300107
BH
666 bus = pci_create_root_bus(parent, pbm->pci_first_busno, pbm->pci_ops,
667 pbm, &resources);
a2fb23af
DM
668 if (!bus) {
669 printk(KERN_ERR "Failed to create bus for %s\n",
670 node->full_name);
1a300107 671 pci_free_resource_list(&resources);
a2fb23af
DM
672 return NULL;
673 }
a2fb23af 674
a2fb23af 675 pci_of_scan_bus(pbm, node, bus);
a2fb23af
DM
676 pci_bus_register_of_sysfs(bus);
677
f1d25d37 678 pci_claim_bus_resources(bus);
a0c8a4d9 679 pci_bus_add_devices(bus);
a2fb23af
DM
680 return bus;
681}
682
b7c13f76 683void pcibios_fixup_bus(struct pci_bus *pbus)
1da177e4 684{
1da177e4
LT
685}
686
3b7a17fc 687resource_size_t pcibios_align_resource(void *data, const struct resource *res,
b26b2d49 688 resource_size_t size, resource_size_t align)
1da177e4 689{
b26b2d49 690 return res->start;
1da177e4
LT
691}
692
a2fb23af 693int pcibios_enable_device(struct pci_dev *dev, int mask)
1da177e4 694{
a2fb23af
DM
695 u16 cmd, oldcmd;
696 int i;
697
698 pci_read_config_word(dev, PCI_COMMAND, &cmd);
699 oldcmd = cmd;
700
701 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
702 struct resource *res = &dev->resource[i];
703
704 /* Only set up the requested stuff */
705 if (!(mask & (1<<i)))
706 continue;
707
708 if (res->flags & IORESOURCE_IO)
709 cmd |= PCI_COMMAND_IO;
710 if (res->flags & IORESOURCE_MEM)
711 cmd |= PCI_COMMAND_MEMORY;
712 }
713
714 if (cmd != oldcmd) {
715 printk(KERN_DEBUG "PCI: Enabling device: (%s), cmd %x\n",
716 pci_name(dev), cmd);
717 /* Enable the appropriate bits in the PCI command register. */
718 pci_write_config_word(dev, PCI_COMMAND, cmd);
719 }
1da177e4
LT
720 return 0;
721}
722
1da177e4
LT
723/* Platform support for /proc/bus/pci/X/Y mmap()s. */
724
725/* If the user uses a host-bridge as the PCI device, he may use
726 * this to perform a raw mmap() of the I/O or MEM space behind
727 * that controller.
728 *
729 * This can be useful for execution of x86 PCI bios initialization code
730 * on a PCI card, like the xfree86 int10 stuff does.
731 */
732static int __pci_mmap_make_offset_bus(struct pci_dev *pdev, struct vm_area_struct *vma,
733 enum pci_mmap_state mmap_state)
734{
a2fb23af 735 struct pci_pbm_info *pbm = pdev->dev.archdata.host_controller;
1da177e4
LT
736 unsigned long space_size, user_offset, user_size;
737
3875c5c0 738 if (mmap_state == pci_mmap_io) {
28f65c11 739 space_size = resource_size(&pbm->io_space);
1da177e4 740 } else {
28f65c11 741 space_size = resource_size(&pbm->mem_space);
1da177e4
LT
742 }
743
744 /* Make sure the request is in range. */
745 user_offset = vma->vm_pgoff << PAGE_SHIFT;
746 user_size = vma->vm_end - vma->vm_start;
747
748 if (user_offset >= space_size ||
749 (user_offset + user_size) > space_size)
750 return -EINVAL;
751
3875c5c0
DM
752 if (mmap_state == pci_mmap_io) {
753 vma->vm_pgoff = (pbm->io_space.start +
754 user_offset) >> PAGE_SHIFT;
1da177e4 755 } else {
3875c5c0
DM
756 vma->vm_pgoff = (pbm->mem_space.start +
757 user_offset) >> PAGE_SHIFT;
1da177e4
LT
758 }
759
760 return 0;
761}
762
bbe0b5eb
DM
763/* Adjust vm_pgoff of VMA such that it is the physical page offset
764 * corresponding to the 32-bit pci bus offset for DEV requested by the user.
1da177e4
LT
765 *
766 * Basically, the user finds the base address for his device which he wishes
767 * to mmap. They read the 32-bit value from the config space base register,
768 * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
769 * offset parameter of mmap on /proc/bus/pci/XXX for that device.
770 *
771 * Returns negative error code on failure, zero on success.
772 */
bbe0b5eb
DM
773static int __pci_mmap_make_offset(struct pci_dev *pdev,
774 struct vm_area_struct *vma,
1da177e4
LT
775 enum pci_mmap_state mmap_state)
776{
bbe0b5eb
DM
777 unsigned long user_paddr, user_size;
778 int i, err;
1da177e4 779
bbe0b5eb
DM
780 /* First compute the physical address in vma->vm_pgoff,
781 * making sure the user offset is within range in the
782 * appropriate PCI space.
783 */
784 err = __pci_mmap_make_offset_bus(pdev, vma, mmap_state);
785 if (err)
786 return err;
787
788 /* If this is a mapping on a host bridge, any address
789 * is OK.
790 */
791 if ((pdev->class >> 8) == PCI_CLASS_BRIDGE_HOST)
792 return err;
793
794 /* Otherwise make sure it's in the range for one of the
795 * device's resources.
796 */
797 user_paddr = vma->vm_pgoff << PAGE_SHIFT;
798 user_size = vma->vm_end - vma->vm_start;
1da177e4 799
1da177e4 800 for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
bbe0b5eb 801 struct resource *rp = &pdev->resource[i];
5769907a 802 resource_size_t aligned_end;
1da177e4
LT
803
804 /* Active? */
805 if (!rp->flags)
806 continue;
807
808 /* Same type? */
809 if (i == PCI_ROM_RESOURCE) {
810 if (mmap_state != pci_mmap_mem)
811 continue;
812 } else {
813 if ((mmap_state == pci_mmap_io &&
814 (rp->flags & IORESOURCE_IO) == 0) ||
815 (mmap_state == pci_mmap_mem &&
816 (rp->flags & IORESOURCE_MEM) == 0))
817 continue;
818 }
819
5769907a
MD
820 /* Align the resource end to the next page address.
821 * PAGE_SIZE intentionally added instead of (PAGE_SIZE - 1),
822 * because actually we need the address of the next byte
823 * after rp->end.
824 */
825 aligned_end = (rp->end + PAGE_SIZE) & PAGE_MASK;
826
bbe0b5eb 827 if ((rp->start <= user_paddr) &&
5769907a 828 (user_paddr + user_size) <= aligned_end)
bbe0b5eb 829 break;
1da177e4
LT
830 }
831
bbe0b5eb 832 if (i > PCI_ROM_RESOURCE)
1da177e4
LT
833 return -EINVAL;
834
1da177e4
LT
835 return 0;
836}
837
1da177e4
LT
838/* Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
839 * device mapping.
840 */
841static void __pci_mmap_set_pgprot(struct pci_dev *dev, struct vm_area_struct *vma,
842 enum pci_mmap_state mmap_state)
843{
a7a6cac2 844 /* Our io_remap_pfn_range takes care of this, do nothing. */
1da177e4
LT
845}
846
847/* Perform the actual remap of the pages for a PCI device mapping, as appropriate
848 * for this architecture. The region in the process to map is described by vm_start
849 * and vm_end members of VMA, the base physical address is found in vm_pgoff.
850 * The pci device structure is provided so that architectures may make mapping
851 * decisions on a per-device or per-bus basis.
852 *
853 * Returns a negative error code on failure, zero on success.
854 */
855int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
856 enum pci_mmap_state mmap_state,
857 int write_combine)
858{
859 int ret;
860
861 ret = __pci_mmap_make_offset(dev, vma, mmap_state);
862 if (ret < 0)
863 return ret;
864
1da177e4
LT
865 __pci_mmap_set_pgprot(dev, vma, mmap_state);
866
14778d90 867 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
1da177e4
LT
868 ret = io_remap_pfn_range(vma, vma->vm_start,
869 vma->vm_pgoff,
870 vma->vm_end - vma->vm_start,
871 vma->vm_page_prot);
872 if (ret)
873 return ret;
874
1da177e4
LT
875 return 0;
876}
877
c1b1a5f1
DM
878#ifdef CONFIG_NUMA
879int pcibus_to_node(struct pci_bus *pbus)
880{
881 struct pci_pbm_info *pbm = pbus->sysdata;
882
883 return pbm->numa_node;
884}
885EXPORT_SYMBOL(pcibus_to_node);
886#endif
887
d3ae4b5b 888/* Return the domain number for this pci bus */
1da177e4
LT
889
890int pci_domain_nr(struct pci_bus *pbus)
891{
892 struct pci_pbm_info *pbm = pbus->sysdata;
893 int ret;
894
d3ae4b5b 895 if (!pbm) {
1da177e4
LT
896 ret = -ENXIO;
897 } else {
6c108f12 898 ret = pbm->index;
1da177e4
LT
899 }
900
901 return ret;
902}
903EXPORT_SYMBOL(pci_domain_nr);
904
35a17eb6
DM
905#ifdef CONFIG_PCI_MSI
906int arch_setup_msi_irq(struct pci_dev *pdev, struct msi_desc *desc)
907{
a2fb23af 908 struct pci_pbm_info *pbm = pdev->dev.archdata.host_controller;
44ed3c0c 909 unsigned int irq;
35a17eb6 910
e9870c4c 911 if (!pbm->setup_msi_irq)
35a17eb6
DM
912 return -EINVAL;
913
44ed3c0c 914 return pbm->setup_msi_irq(&irq, pdev, desc);
35a17eb6
DM
915}
916
44ed3c0c 917void arch_teardown_msi_irq(unsigned int irq)
35a17eb6 918{
394d441b 919 struct msi_desc *entry = irq_get_msi_desc(irq);
35a17eb6 920 struct pci_dev *pdev = entry->dev;
a2fb23af 921 struct pci_pbm_info *pbm = pdev->dev.archdata.host_controller;
35a17eb6 922
77d10d0e 923 if (pbm->teardown_msi_irq)
44ed3c0c 924 pbm->teardown_msi_irq(irq, pdev);
35a17eb6
DM
925}
926#endif /* !(CONFIG_PCI_MSI) */
927
ad7ad57c
DM
928static void ali_sound_dma_hack(struct pci_dev *pdev, int set_bit)
929{
930 struct pci_dev *ali_isa_bridge;
931 u8 val;
932
933 /* ALI sound chips generate 31-bits of DMA, a special register
934 * determines what bit 31 is emitted as.
935 */
936 ali_isa_bridge = pci_get_device(PCI_VENDOR_ID_AL,
937 PCI_DEVICE_ID_AL_M1533,
938 NULL);
939
940 pci_read_config_byte(ali_isa_bridge, 0x7e, &val);
941 if (set_bit)
942 val |= 0x01;
943 else
944 val &= ~0x01;
945 pci_write_config_byte(ali_isa_bridge, 0x7e, val);
946 pci_dev_put(ali_isa_bridge);
947}
948
ee664a92 949int pci64_dma_supported(struct pci_dev *pdev, u64 device_mask)
ad7ad57c
DM
950{
951 u64 dma_addr_mask;
952
953 if (pdev == NULL) {
954 dma_addr_mask = 0xffffffff;
955 } else {
956 struct iommu *iommu = pdev->dev.archdata.iommu;
957
958 dma_addr_mask = iommu->dma_addr_mask;
959
960 if (pdev->vendor == PCI_VENDOR_ID_AL &&
961 pdev->device == PCI_DEVICE_ID_AL_M5451 &&
962 device_mask == 0x7fffffff) {
963 ali_sound_dma_hack(pdev,
964 (dma_addr_mask & 0x80000000) != 0);
965 return 1;
966 }
967 }
968
969 if (device_mask >= (1UL << 32UL))
970 return 0;
971
972 return (device_mask & dma_addr_mask) == dma_addr_mask;
973}
974
bcea1db1
DM
975void pci_resource_to_user(const struct pci_dev *pdev, int bar,
976 const struct resource *rp, resource_size_t *start,
977 resource_size_t *end)
978{
979 struct pci_pbm_info *pbm = pdev->dev.archdata.host_controller;
980 unsigned long offset;
981
982 if (rp->flags & IORESOURCE_IO)
983 offset = pbm->io_space.start;
984 else
985 offset = pbm->mem_space.start;
986
987 *start = rp->start - offset;
988 *end = rp->end - offset;
989}
4c0eec7a 990
ba232a1f
MS
991void pcibios_set_master(struct pci_dev *dev)
992{
993 /* No special bus mastering setup handling */
994}
995
4c0eec7a
TH
996static int __init pcibios_init(void)
997{
998 pci_dfl_cache_line_size = 64 >> 2;
999 return 0;
1000}
1001subsys_initcall(pcibios_init);
2ef2d747
DM
1002
1003#ifdef CONFIG_SYSFS
f0c1a117
ES
1004
1005#define SLOT_NAME_SIZE 11 /* Max decimal digits + null in u32 */
1006
1007static void pcie_bus_slot_names(struct pci_bus *pbus)
1008{
1009 struct pci_dev *pdev;
1010 struct pci_bus *bus;
1011
1012 list_for_each_entry(pdev, &pbus->devices, bus_list) {
1013 char name[SLOT_NAME_SIZE];
1014 struct pci_slot *pci_slot;
1015 const u32 *slot_num;
1016 int len;
1017
1018 slot_num = of_get_property(pdev->dev.of_node,
1019 "physical-slot#", &len);
1020
1021 if (slot_num == NULL || len != 4)
1022 continue;
1023
1024 snprintf(name, sizeof(name), "%u", slot_num[0]);
1025 pci_slot = pci_create_slot(pbus, slot_num[0], name, NULL);
1026
1027 if (IS_ERR(pci_slot))
1028 pr_err("PCI: pci_create_slot returned %ld.\n",
1029 PTR_ERR(pci_slot));
1030 }
1031
1032 list_for_each_entry(bus, &pbus->children, node)
1033 pcie_bus_slot_names(bus);
1034}
1035
b7c13f76 1036static void pci_bus_slot_names(struct device_node *node, struct pci_bus *bus)
2ef2d747
DM
1037{
1038 const struct pci_slot_names {
1039 u32 slot_mask;
1040 char names[0];
1041 } *prop;
1042 const char *sp;
1043 int len, i;
1044 u32 mask;
1045
1046 prop = of_get_property(node, "slot-names", &len);
1047 if (!prop)
1048 return;
1049
1050 mask = prop->slot_mask;
1051 sp = prop->names;
1052
1053 if (ofpci_verbose)
1054 printk("PCI: Making slots for [%s] mask[0x%02x]\n",
1055 node->full_name, mask);
1056
1057 i = 0;
1058 while (mask) {
1059 struct pci_slot *pci_slot;
1060 u32 this_bit = 1 << i;
1061
1062 if (!(mask & this_bit)) {
1063 i++;
1064 continue;
1065 }
1066
1067 if (ofpci_verbose)
1068 printk("PCI: Making slot [%s]\n", sp);
1069
1070 pci_slot = pci_create_slot(bus, i, sp, NULL);
1071 if (IS_ERR(pci_slot))
1072 printk(KERN_ERR "PCI: pci_create_slot returned %ld\n",
1073 PTR_ERR(pci_slot));
1074
1075 sp += strlen(sp) + 1;
1076 mask &= ~this_bit;
1077 i++;
1078 }
1079}
1080
1081static int __init of_pci_slot_init(void)
1082{
1083 struct pci_bus *pbus = NULL;
1084
1085 while ((pbus = pci_find_next_bus(pbus)) != NULL) {
1086 struct device_node *node;
f0c1a117
ES
1087 struct pci_dev *pdev;
1088
1089 pdev = list_first_entry(&pbus->devices, struct pci_dev,
1090 bus_list);
2ef2d747 1091
f0c1a117
ES
1092 if (pdev && pci_is_pcie(pdev)) {
1093 pcie_bus_slot_names(pbus);
2ef2d747 1094 } else {
2ef2d747 1095
f0c1a117
ES
1096 if (pbus->self) {
1097
1098 /* PCI->PCI bridge */
1099 node = pbus->self->dev.of_node;
1100
1101 } else {
1102 struct pci_pbm_info *pbm = pbus->sysdata;
2ef2d747 1103
f0c1a117
ES
1104 /* Host PCI controller */
1105 node = pbm->op->dev.of_node;
1106 }
1107
1108 pci_bus_slot_names(node, pbus);
1109 }
2ef2d747
DM
1110 }
1111
1112 return 0;
1113}
1b925b57 1114device_initcall(of_pci_slot_init);
2ef2d747 1115#endif