]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/entry/entry_32.S
x86/entry/32, x86/boot/32: Use local labels
[mirror_ubuntu-artful-kernel.git] / arch / x86 / entry / entry_32.S
CommitLineData
1da177e4 1/*
a49976d1 2 * Copyright (C) 1991,1992 Linus Torvalds
1da177e4 3 *
a49976d1 4 * entry_32.S contains the system-call and low-level fault and trap handling routines.
1da177e4 5 *
39e8701f 6 * Stack layout while running C code:
a49976d1
IM
7 * ptrace needs to have all registers on the stack.
8 * If the order here is changed, it needs to be
9 * updated in fork.c:copy_process(), signal.c:do_signal(),
1da177e4
LT
10 * ptrace.c and ptrace.h
11 *
12 * 0(%esp) - %ebx
13 * 4(%esp) - %ecx
14 * 8(%esp) - %edx
9b47feb7 15 * C(%esp) - %esi
1da177e4
LT
16 * 10(%esp) - %edi
17 * 14(%esp) - %ebp
18 * 18(%esp) - %eax
19 * 1C(%esp) - %ds
20 * 20(%esp) - %es
464d1a78 21 * 24(%esp) - %fs
ccbeed3a
TH
22 * 28(%esp) - %gs saved iff !CONFIG_X86_32_LAZY_GS
23 * 2C(%esp) - orig_eax
24 * 30(%esp) - %eip
25 * 34(%esp) - %cs
26 * 38(%esp) - %eflags
27 * 3C(%esp) - %oldesp
28 * 40(%esp) - %oldss
1da177e4
LT
29 */
30
1da177e4 31#include <linux/linkage.h>
d7e7528b 32#include <linux/err.h>
1da177e4 33#include <asm/thread_info.h>
55f327fa 34#include <asm/irqflags.h>
1da177e4
LT
35#include <asm/errno.h>
36#include <asm/segment.h>
37#include <asm/smp.h>
0341c14d 38#include <asm/page_types.h>
be44d2aa 39#include <asm/percpu.h>
ab68ed98 40#include <asm/processor-flags.h>
395a59d0 41#include <asm/ftrace.h>
9b7dc567 42#include <asm/irq_vectors.h>
cd4d09ec 43#include <asm/cpufeatures.h>
b4ca46e4 44#include <asm/alternative-asm.h>
6837a54d 45#include <asm/asm.h>
e59d1b0a 46#include <asm/smap.h>
784d5699 47#include <asm/export.h>
1da177e4 48
ea714547
JO
49 .section .entry.text, "ax"
50
139ec7c4
RR
51/*
52 * We use macros for low-level operations which need to be overridden
53 * for paravirtualization. The following will never clobber any registers:
54 * INTERRUPT_RETURN (aka. "iret")
55 * GET_CR0_INTO_EAX (aka. "movl %cr0, %eax")
d75cd22f 56 * ENABLE_INTERRUPTS_SYSEXIT (aka "sti; sysexit").
139ec7c4
RR
57 *
58 * For DISABLE_INTERRUPTS/ENABLE_INTERRUPTS (aka "cli"/"sti"), you must
59 * specify what registers can be overwritten (CLBR_NONE, CLBR_EAX/EDX/ECX/ANY).
60 * Allowing a register to be clobbered can shrink the paravirt replacement
61 * enough to patch inline, increasing performance.
62 */
63
1da177e4 64#ifdef CONFIG_PREEMPT
a49976d1 65# define preempt_stop(clobbers) DISABLE_INTERRUPTS(clobbers); TRACE_IRQS_OFF
1da177e4 66#else
a49976d1
IM
67# define preempt_stop(clobbers)
68# define resume_kernel restore_all
1da177e4
LT
69#endif
70
55f327fa
IM
71.macro TRACE_IRQS_IRET
72#ifdef CONFIG_TRACE_IRQFLAGS
a49976d1
IM
73 testl $X86_EFLAGS_IF, PT_EFLAGS(%esp) # interrupts off?
74 jz 1f
55f327fa
IM
75 TRACE_IRQS_ON
761:
77#endif
78.endm
79
ccbeed3a
TH
80/*
81 * User gs save/restore
82 *
83 * %gs is used for userland TLS and kernel only uses it for stack
84 * canary which is required to be at %gs:20 by gcc. Read the comment
85 * at the top of stackprotector.h for more info.
86 *
87 * Local labels 98 and 99 are used.
88 */
89#ifdef CONFIG_X86_32_LAZY_GS
90
91 /* unfortunately push/pop can't be no-op */
92.macro PUSH_GS
a49976d1 93 pushl $0
ccbeed3a
TH
94.endm
95.macro POP_GS pop=0
a49976d1 96 addl $(4 + \pop), %esp
ccbeed3a
TH
97.endm
98.macro POP_GS_EX
99.endm
100
101 /* all the rest are no-op */
102.macro PTGS_TO_GS
103.endm
104.macro PTGS_TO_GS_EX
105.endm
106.macro GS_TO_REG reg
107.endm
108.macro REG_TO_PTGS reg
109.endm
110.macro SET_KERNEL_GS reg
111.endm
112
113#else /* CONFIG_X86_32_LAZY_GS */
114
115.macro PUSH_GS
a49976d1 116 pushl %gs
ccbeed3a
TH
117.endm
118
119.macro POP_GS pop=0
a49976d1 12098: popl %gs
ccbeed3a 121 .if \pop <> 0
9b47feb7 122 add $\pop, %esp
ccbeed3a
TH
123 .endif
124.endm
125.macro POP_GS_EX
126.pushsection .fixup, "ax"
a49976d1
IM
12799: movl $0, (%esp)
128 jmp 98b
ccbeed3a 129.popsection
a49976d1 130 _ASM_EXTABLE(98b, 99b)
ccbeed3a
TH
131.endm
132
133.macro PTGS_TO_GS
a49976d1 13498: mov PT_GS(%esp), %gs
ccbeed3a
TH
135.endm
136.macro PTGS_TO_GS_EX
137.pushsection .fixup, "ax"
a49976d1
IM
13899: movl $0, PT_GS(%esp)
139 jmp 98b
ccbeed3a 140.popsection
a49976d1 141 _ASM_EXTABLE(98b, 99b)
ccbeed3a
TH
142.endm
143
144.macro GS_TO_REG reg
a49976d1 145 movl %gs, \reg
ccbeed3a
TH
146.endm
147.macro REG_TO_PTGS reg
a49976d1 148 movl \reg, PT_GS(%esp)
ccbeed3a
TH
149.endm
150.macro SET_KERNEL_GS reg
a49976d1
IM
151 movl $(__KERNEL_STACK_CANARY), \reg
152 movl \reg, %gs
ccbeed3a
TH
153.endm
154
a49976d1 155#endif /* CONFIG_X86_32_LAZY_GS */
ccbeed3a 156
150ac78d 157.macro SAVE_ALL pt_regs_ax=%eax
f0d96110 158 cld
ccbeed3a 159 PUSH_GS
a49976d1
IM
160 pushl %fs
161 pushl %es
162 pushl %ds
150ac78d 163 pushl \pt_regs_ax
a49976d1
IM
164 pushl %ebp
165 pushl %edi
166 pushl %esi
167 pushl %edx
168 pushl %ecx
169 pushl %ebx
170 movl $(__USER_DS), %edx
171 movl %edx, %ds
172 movl %edx, %es
173 movl $(__KERNEL_PERCPU), %edx
174 movl %edx, %fs
ccbeed3a 175 SET_KERNEL_GS %edx
f0d96110 176.endm
1da177e4 177
f0d96110 178.macro RESTORE_INT_REGS
a49976d1
IM
179 popl %ebx
180 popl %ecx
181 popl %edx
182 popl %esi
183 popl %edi
184 popl %ebp
185 popl %eax
f0d96110 186.endm
1da177e4 187
ccbeed3a 188.macro RESTORE_REGS pop=0
f0d96110 189 RESTORE_INT_REGS
a49976d1
IM
1901: popl %ds
1912: popl %es
1923: popl %fs
ccbeed3a 193 POP_GS \pop
f0d96110 194.pushsection .fixup, "ax"
a49976d1
IM
1954: movl $0, (%esp)
196 jmp 1b
1975: movl $0, (%esp)
198 jmp 2b
1996: movl $0, (%esp)
200 jmp 3b
f95d47ca 201.popsection
a49976d1
IM
202 _ASM_EXTABLE(1b, 4b)
203 _ASM_EXTABLE(2b, 5b)
204 _ASM_EXTABLE(3b, 6b)
ccbeed3a 205 POP_GS_EX
f0d96110 206.endm
1da177e4 207
0100301b
BG
208/*
209 * %eax: prev task
210 * %edx: next task
211 */
212ENTRY(__switch_to_asm)
213 /*
214 * Save callee-saved registers
215 * This must match the order in struct inactive_task_frame
216 */
217 pushl %ebp
218 pushl %ebx
219 pushl %edi
220 pushl %esi
221
222 /* switch stack */
223 movl %esp, TASK_threadsp(%eax)
224 movl TASK_threadsp(%edx), %esp
225
226#ifdef CONFIG_CC_STACKPROTECTOR
227 movl TASK_stack_canary(%edx), %ebx
228 movl %ebx, PER_CPU_VAR(stack_canary)+stack_canary_offset
229#endif
230
231 /* restore callee-saved registers */
232 popl %esi
233 popl %edi
234 popl %ebx
235 popl %ebp
236
237 jmp __switch_to
238END(__switch_to_asm)
239
240/*
241 * A newly forked process directly context switches into this address.
242 *
243 * eax: prev task we switched from
616d2483
BG
244 * ebx: kernel thread func (NULL for user thread)
245 * edi: kernel thread arg
0100301b 246 */
1da177e4 247ENTRY(ret_from_fork)
a49976d1
IM
248 pushl %eax
249 call schedule_tail
a49976d1 250 popl %eax
39e8701f 251
616d2483
BG
252 testl %ebx, %ebx
253 jnz 1f /* kernel threads are uncommon */
254
2552:
39e8701f
AL
256 /* When we fork, we trace the syscall return in the child, too. */
257 movl %esp, %eax
258 call syscall_return_slowpath
259 jmp restore_all
39e8701f 260
616d2483
BG
261 /* kernel thread */
2621: movl %edi, %eax
263 call *%ebx
39e8701f 264 /*
616d2483
BG
265 * A kernel thread is allowed to return here after successfully
266 * calling do_execve(). Exit to userspace to complete the execve()
267 * syscall.
39e8701f 268 */
616d2483
BG
269 movl $0, PT_EAX(%esp)
270 jmp 2b
271END(ret_from_fork)
6783eaa2 272
1da177e4
LT
273/*
274 * Return to user mode is not as complex as all this looks,
275 * but we want the default path for a system call return to
276 * go as quickly as possible which is why some of this is
277 * less clear than it otherwise should be.
278 */
279
280 # userspace resumption stub bypassing syscall exit tracing
281 ALIGN
282ret_from_exception:
139ec7c4 283 preempt_stop(CLBR_ANY)
1da177e4 284ret_from_intr:
29a2e283 285#ifdef CONFIG_VM86
a49976d1
IM
286 movl PT_EFLAGS(%esp), %eax # mix EFLAGS and CS
287 movb PT_CS(%esp), %al
288 andl $(X86_EFLAGS_VM | SEGMENT_RPL_MASK), %eax
29a2e283
DA
289#else
290 /*
6783eaa2 291 * We can be coming here from child spawned by kernel_thread().
29a2e283 292 */
a49976d1
IM
293 movl PT_CS(%esp), %eax
294 andl $SEGMENT_RPL_MASK, %eax
29a2e283 295#endif
a49976d1
IM
296 cmpl $USER_RPL, %eax
297 jb resume_kernel # not returning to v8086 or userspace
f95d47ca 298
1da177e4 299ENTRY(resume_userspace)
5d73fc70 300 DISABLE_INTERRUPTS(CLBR_ANY)
e32e58a9 301 TRACE_IRQS_OFF
5d73fc70
AL
302 movl %esp, %eax
303 call prepare_exit_to_usermode
a49976d1 304 jmp restore_all
47a55cd7 305END(ret_from_exception)
1da177e4
LT
306
307#ifdef CONFIG_PREEMPT
308ENTRY(resume_kernel)
139ec7c4 309 DISABLE_INTERRUPTS(CLBR_ANY)
1b00255f 310.Lneed_resched:
a49976d1
IM
311 cmpl $0, PER_CPU_VAR(__preempt_count)
312 jnz restore_all
313 testl $X86_EFLAGS_IF, PT_EFLAGS(%esp) # interrupts off (exception path) ?
314 jz restore_all
315 call preempt_schedule_irq
1b00255f 316 jmp .Lneed_resched
47a55cd7 317END(resume_kernel)
1da177e4
LT
318#endif
319
f2b37575
AL
320GLOBAL(__begin_SYSENTER_singlestep_region)
321/*
322 * All code from here through __end_SYSENTER_singlestep_region is subject
323 * to being single-stepped if a user program sets TF and executes SYSENTER.
324 * There is absolutely nothing that we can do to prevent this from happening
325 * (thanks Intel!). To keep our handling of this situation as simple as
326 * possible, we handle TF just like AC and NT, except that our #DB handler
327 * will ignore all of the single-step traps generated in this range.
328 */
329
330#ifdef CONFIG_XEN
331/*
332 * Xen doesn't set %esp to be precisely what the normal SYSENTER
333 * entry point expects, so fix it up before using the normal path.
334 */
335ENTRY(xen_sysenter_target)
336 addl $5*4, %esp /* remove xen-provided frame */
1b00255f 337 jmp .Lsysenter_past_esp
f2b37575
AL
338#endif
339
fda57b22
AL
340/*
341 * 32-bit SYSENTER entry.
342 *
343 * 32-bit system calls through the vDSO's __kernel_vsyscall enter here
344 * if X86_FEATURE_SEP is available. This is the preferred system call
345 * entry on 32-bit systems.
346 *
347 * The SYSENTER instruction, in principle, should *only* occur in the
348 * vDSO. In practice, a small number of Android devices were shipped
349 * with a copy of Bionic that inlined a SYSENTER instruction. This
350 * never happened in any of Google's Bionic versions -- it only happened
351 * in a narrow range of Intel-provided versions.
352 *
353 * SYSENTER loads SS, ESP, CS, and EIP from previously programmed MSRs.
354 * IF and VM in RFLAGS are cleared (IOW: interrupts are off).
355 * SYSENTER does not save anything on the stack,
356 * and does not save old EIP (!!!), ESP, or EFLAGS.
357 *
358 * To avoid losing track of EFLAGS.VM (and thus potentially corrupting
359 * user and/or vm86 state), we explicitly disable the SYSENTER
360 * instruction in vm86 mode by reprogramming the MSRs.
361 *
362 * Arguments:
363 * eax system call number
364 * ebx arg1
365 * ecx arg2
366 * edx arg3
367 * esi arg4
368 * edi arg5
369 * ebp user stack
370 * 0(%ebp) arg6
371 */
4c8cd0c5 372ENTRY(entry_SYSENTER_32)
a49976d1 373 movl TSS_sysenter_sp0(%esp), %esp
1b00255f 374.Lsysenter_past_esp:
5f310f73 375 pushl $__USER_DS /* pt_regs->ss */
30bfa7b3 376 pushl %ebp /* pt_regs->sp (stashed in bp) */
5f310f73
AL
377 pushfl /* pt_regs->flags (except IF = 0) */
378 orl $X86_EFLAGS_IF, (%esp) /* Fix IF */
379 pushl $__USER_CS /* pt_regs->cs */
380 pushl $0 /* pt_regs->ip = 0 (placeholder) */
381 pushl %eax /* pt_regs->orig_ax */
382 SAVE_ALL pt_regs_ax=$-ENOSYS /* save rest */
383
67f590e8 384 /*
f2b37575
AL
385 * SYSENTER doesn't filter flags, so we need to clear NT, AC
386 * and TF ourselves. To save a few cycles, we can check whether
67f590e8
AL
387 * either was set instead of doing an unconditional popfq.
388 * This needs to happen before enabling interrupts so that
389 * we don't get preempted with NT set.
390 *
f2b37575
AL
391 * If TF is set, we will single-step all the way to here -- do_debug
392 * will ignore all the traps. (Yes, this is slow, but so is
393 * single-stepping in general. This allows us to avoid having
394 * a more complicated code to handle the case where a user program
395 * forces us to single-step through the SYSENTER entry code.)
396 *
67f590e8
AL
397 * NB.: .Lsysenter_fix_flags is a label with the code under it moved
398 * out-of-line as an optimization: NT is unlikely to be set in the
399 * majority of the cases and instead of polluting the I$ unnecessarily,
400 * we're keeping that code behind a branch which will predict as
401 * not-taken and therefore its instructions won't be fetched.
402 */
f2b37575 403 testl $X86_EFLAGS_NT|X86_EFLAGS_AC|X86_EFLAGS_TF, PT_EFLAGS(%esp)
67f590e8
AL
404 jnz .Lsysenter_fix_flags
405.Lsysenter_flags_fixed:
406
55f327fa 407 /*
5f310f73
AL
408 * User mode is traced as though IRQs are on, and SYSENTER
409 * turned them off.
e6e5494c 410 */
55f327fa 411 TRACE_IRQS_OFF
5f310f73
AL
412
413 movl %esp, %eax
414 call do_fast_syscall_32
91e2eea9
BO
415 /* XEN PV guests always use IRET path */
416 ALTERNATIVE "testl %eax, %eax; jz .Lsyscall_32_done", \
417 "jmp .Lsyscall_32_done", X86_FEATURE_XENPV
5f310f73
AL
418
419/* Opportunistic SYSEXIT */
420 TRACE_IRQS_ON /* User mode traces as IRQs on. */
421 movl PT_EIP(%esp), %edx /* pt_regs->ip */
422 movl PT_OLDESP(%esp), %ecx /* pt_regs->sp */
3bd29515
AL
4231: mov PT_FS(%esp), %fs
424 PTGS_TO_GS
5f310f73
AL
425 popl %ebx /* pt_regs->bx */
426 addl $2*4, %esp /* skip pt_regs->cx and pt_regs->dx */
427 popl %esi /* pt_regs->si */
428 popl %edi /* pt_regs->di */
429 popl %ebp /* pt_regs->bp */
430 popl %eax /* pt_regs->ax */
5f310f73 431
c2c9b52f
AL
432 /*
433 * Restore all flags except IF. (We restore IF separately because
434 * STI gives a one-instruction window in which we won't be interrupted,
435 * whereas POPF does not.)
436 */
437 addl $PT_EFLAGS-PT_DS, %esp /* point esp at pt_regs->flags */
438 btr $X86_EFLAGS_IF_BIT, (%esp)
439 popfl
440
5f310f73
AL
441 /*
442 * Return back to the vDSO, which will pop ecx and edx.
443 * Don't bother with DS and ES (they already contain __USER_DS).
444 */
88c15ec9
BO
445 sti
446 sysexit
af0575bb 447
a49976d1
IM
448.pushsection .fixup, "ax"
4492: movl $0, PT_FS(%esp)
450 jmp 1b
f95d47ca 451.popsection
a49976d1 452 _ASM_EXTABLE(1b, 2b)
ccbeed3a 453 PTGS_TO_GS_EX
67f590e8
AL
454
455.Lsysenter_fix_flags:
456 pushl $X86_EFLAGS_FIXED
457 popfl
458 jmp .Lsysenter_flags_fixed
f2b37575 459GLOBAL(__end_SYSENTER_singlestep_region)
4c8cd0c5 460ENDPROC(entry_SYSENTER_32)
1da177e4 461
fda57b22
AL
462/*
463 * 32-bit legacy system call entry.
464 *
465 * 32-bit x86 Linux system calls traditionally used the INT $0x80
466 * instruction. INT $0x80 lands here.
467 *
468 * This entry point can be used by any 32-bit perform system calls.
469 * Instances of INT $0x80 can be found inline in various programs and
470 * libraries. It is also used by the vDSO's __kernel_vsyscall
471 * fallback for hardware that doesn't support a faster entry method.
472 * Restarted 32-bit system calls also fall back to INT $0x80
473 * regardless of what instruction was originally used to do the system
474 * call. (64-bit programs can use INT $0x80 as well, but they can
475 * only run on 64-bit kernels and therefore land in
476 * entry_INT80_compat.)
477 *
478 * This is considered a slow path. It is not used by most libc
479 * implementations on modern hardware except during process startup.
480 *
481 * Arguments:
482 * eax system call number
483 * ebx arg1
484 * ecx arg2
485 * edx arg3
486 * esi arg4
487 * edi arg5
488 * ebp arg6
489 */
b2502b41 490ENTRY(entry_INT80_32)
e59d1b0a 491 ASM_CLAC
150ac78d 492 pushl %eax /* pt_regs->orig_ax */
5f310f73 493 SAVE_ALL pt_regs_ax=$-ENOSYS /* save rest */
150ac78d
AL
494
495 /*
a798f091
AL
496 * User mode is traced as though IRQs are on, and the interrupt gate
497 * turned them off.
150ac78d 498 */
a798f091 499 TRACE_IRQS_OFF
150ac78d
AL
500
501 movl %esp, %eax
a798f091 502 call do_int80_syscall_32
5f310f73 503.Lsyscall_32_done:
1da177e4
LT
504
505restore_all:
2e04bc76 506 TRACE_IRQS_IRET
1b00255f 507.Lrestore_all_notrace:
34273f41 508#ifdef CONFIG_X86_ESPFIX32
1b00255f 509 ALTERNATIVE "jmp .Lrestore_nocheck", "", X86_BUG_ESPFIX
58a5aac5 510
a49976d1
IM
511 movl PT_EFLAGS(%esp), %eax # mix EFLAGS, SS and CS
512 /*
513 * Warning: PT_OLDSS(%esp) contains the wrong/random values if we
514 * are returning to the kernel.
515 * See comments in process.c:copy_thread() for details.
516 */
517 movb PT_OLDSS(%esp), %ah
518 movb PT_CS(%esp), %al
519 andl $(X86_EFLAGS_VM | (SEGMENT_TI_MASK << 8) | SEGMENT_RPL_MASK), %eax
520 cmpl $((SEGMENT_LDT << 8) | USER_RPL), %eax
1b00255f 521 je .Lldt_ss # returning to user-space with LDT SS
34273f41 522#endif
1b00255f 523.Lrestore_nocheck:
a49976d1 524 RESTORE_REGS 4 # skip orig_eax/error_code
1b00255f 525.Lirq_return:
3701d863 526 INTERRUPT_RETURN
1b00255f 527
a49976d1
IM
528.section .fixup, "ax"
529ENTRY(iret_exc )
530 pushl $0 # no error code
531 pushl $do_iret_error
532 jmp error_code
1da177e4 533.previous
1b00255f 534 _ASM_EXTABLE(.Lirq_return, iret_exc)
1da177e4 535
34273f41 536#ifdef CONFIG_X86_ESPFIX32
1b00255f 537.Lldt_ss:
dc4c2a0a
AH
538/*
539 * Setup and switch to ESPFIX stack
540 *
541 * We're returning to userspace with a 16 bit stack. The CPU will not
542 * restore the high word of ESP for us on executing iret... This is an
543 * "official" bug of all the x86-compatible CPUs, which we can work
544 * around to make dosemu and wine happy. We do this by preloading the
545 * high word of ESP with the high word of the userspace ESP while
546 * compensating for the offset by changing to the ESPFIX segment with
547 * a base address that matches for the difference.
548 */
72c511dd 549#define GDT_ESPFIX_SS PER_CPU_VAR(gdt_page) + (GDT_ENTRY_ESPFIX_SS * 8)
a49976d1
IM
550 mov %esp, %edx /* load kernel esp */
551 mov PT_OLDESP(%esp), %eax /* load userspace esp */
552 mov %dx, %ax /* eax: new kernel esp */
9b47feb7
DV
553 sub %eax, %edx /* offset (low word is 0) */
554 shr $16, %edx
a49976d1
IM
555 mov %dl, GDT_ESPFIX_SS + 4 /* bits 16..23 */
556 mov %dh, GDT_ESPFIX_SS + 7 /* bits 24..31 */
557 pushl $__ESPFIX_SS
558 pushl %eax /* new kernel esp */
559 /*
560 * Disable interrupts, but do not irqtrace this section: we
2e04bc76 561 * will soon execute iret and the tracer was already set to
a49976d1
IM
562 * the irqstate after the IRET:
563 */
139ec7c4 564 DISABLE_INTERRUPTS(CLBR_EAX)
a49976d1 565 lss (%esp), %esp /* switch to espfix segment */
1b00255f 566 jmp .Lrestore_nocheck
34273f41 567#endif
b2502b41 568ENDPROC(entry_INT80_32)
1da177e4 569
f0d96110 570.macro FIXUP_ESPFIX_STACK
dc4c2a0a
AH
571/*
572 * Switch back for ESPFIX stack to the normal zerobased stack
573 *
574 * We can't call C functions using the ESPFIX stack. This code reads
575 * the high word of the segment base from the GDT and swiches to the
576 * normal stack and adjusts ESP with the matching offset.
577 */
34273f41 578#ifdef CONFIG_X86_ESPFIX32
dc4c2a0a 579 /* fixup the stack */
a49976d1
IM
580 mov GDT_ESPFIX_SS + 4, %al /* bits 16..23 */
581 mov GDT_ESPFIX_SS + 7, %ah /* bits 24..31 */
9b47feb7 582 shl $16, %eax
a49976d1
IM
583 addl %esp, %eax /* the adjusted stack pointer */
584 pushl $__KERNEL_DS
585 pushl %eax
586 lss (%esp), %esp /* switch to the normal stack segment */
34273f41 587#endif
f0d96110
TH
588.endm
589.macro UNWIND_ESPFIX_STACK
34273f41 590#ifdef CONFIG_X86_ESPFIX32
a49976d1 591 movl %ss, %eax
f0d96110 592 /* see if on espfix stack */
a49976d1
IM
593 cmpw $__ESPFIX_SS, %ax
594 jne 27f
595 movl $__KERNEL_DS, %eax
596 movl %eax, %ds
597 movl %eax, %es
f0d96110
TH
598 /* switch to normal stack */
599 FIXUP_ESPFIX_STACK
60027:
34273f41 601#endif
f0d96110 602.endm
1da177e4
LT
603
604/*
3304c9c3
DV
605 * Build the entry stubs with some assembler magic.
606 * We pack 1 stub into every 8-byte block.
1da177e4 607 */
3304c9c3 608 .align 8
1da177e4 609ENTRY(irq_entries_start)
3304c9c3
DV
610 vector=FIRST_EXTERNAL_VECTOR
611 .rept (FIRST_SYSTEM_VECTOR - FIRST_EXTERNAL_VECTOR)
a49976d1 612 pushl $(~vector+0x80) /* Note: always in signed byte range */
3304c9c3
DV
613 vector=vector+1
614 jmp common_interrupt
3304c9c3
DV
615 .align 8
616 .endr
47a55cd7
JB
617END(irq_entries_start)
618
55f327fa
IM
619/*
620 * the CPU automatically disables interrupts when executing an IRQ vector,
621 * so IRQ-flags tracing has to follow that:
622 */
b7c6244f 623 .p2align CONFIG_X86_L1_CACHE_SHIFT
1da177e4 624common_interrupt:
e59d1b0a 625 ASM_CLAC
a49976d1 626 addl $-0x80, (%esp) /* Adjust vector into the [-256, -1] range */
1da177e4 627 SAVE_ALL
55f327fa 628 TRACE_IRQS_OFF
a49976d1
IM
629 movl %esp, %eax
630 call do_IRQ
631 jmp ret_from_intr
47a55cd7 632ENDPROC(common_interrupt)
1da177e4 633
02cf94c3 634#define BUILD_INTERRUPT3(name, nr, fn) \
1da177e4 635ENTRY(name) \
e59d1b0a 636 ASM_CLAC; \
a49976d1 637 pushl $~(nr); \
fe7cacc1 638 SAVE_ALL; \
55f327fa 639 TRACE_IRQS_OFF \
a49976d1
IM
640 movl %esp, %eax; \
641 call fn; \
642 jmp ret_from_intr; \
47a55cd7 643ENDPROC(name)
1da177e4 644
cf910e83
SA
645
646#ifdef CONFIG_TRACING
a49976d1 647# define TRACE_BUILD_INTERRUPT(name, nr) BUILD_INTERRUPT3(trace_##name, nr, smp_trace_##name)
cf910e83 648#else
a49976d1 649# define TRACE_BUILD_INTERRUPT(name, nr)
cf910e83
SA
650#endif
651
a49976d1
IM
652#define BUILD_INTERRUPT(name, nr) \
653 BUILD_INTERRUPT3(name, nr, smp_##name); \
cf910e83 654 TRACE_BUILD_INTERRUPT(name, nr)
02cf94c3 655
1da177e4 656/* The include is where all of the SMP etc. interrupts come from */
1164dd00 657#include <asm/entry_arch.h>
1da177e4 658
1da177e4 659ENTRY(coprocessor_error)
e59d1b0a 660 ASM_CLAC
a49976d1
IM
661 pushl $0
662 pushl $do_coprocessor_error
663 jmp error_code
47a55cd7 664END(coprocessor_error)
1da177e4
LT
665
666ENTRY(simd_coprocessor_error)
e59d1b0a 667 ASM_CLAC
a49976d1 668 pushl $0
40d2e763
BG
669#ifdef CONFIG_X86_INVD_BUG
670 /* AMD 486 bug: invd from userspace calls exception 19 instead of #GP */
a49976d1
IM
671 ALTERNATIVE "pushl $do_general_protection", \
672 "pushl $do_simd_coprocessor_error", \
8e65f6e0 673 X86_FEATURE_XMM
40d2e763 674#else
a49976d1 675 pushl $do_simd_coprocessor_error
40d2e763 676#endif
a49976d1 677 jmp error_code
47a55cd7 678END(simd_coprocessor_error)
1da177e4
LT
679
680ENTRY(device_not_available)
e59d1b0a 681 ASM_CLAC
a49976d1
IM
682 pushl $-1 # mark this as an int
683 pushl $do_device_not_available
684 jmp error_code
47a55cd7 685END(device_not_available)
1da177e4 686
d3561b7f
RR
687#ifdef CONFIG_PARAVIRT
688ENTRY(native_iret)
3701d863 689 iret
6837a54d 690 _ASM_EXTABLE(native_iret, iret_exc)
47a55cd7 691END(native_iret)
d3561b7f
RR
692#endif
693
1da177e4 694ENTRY(overflow)
e59d1b0a 695 ASM_CLAC
a49976d1
IM
696 pushl $0
697 pushl $do_overflow
698 jmp error_code
47a55cd7 699END(overflow)
1da177e4
LT
700
701ENTRY(bounds)
e59d1b0a 702 ASM_CLAC
a49976d1
IM
703 pushl $0
704 pushl $do_bounds
705 jmp error_code
47a55cd7 706END(bounds)
1da177e4
LT
707
708ENTRY(invalid_op)
e59d1b0a 709 ASM_CLAC
a49976d1
IM
710 pushl $0
711 pushl $do_invalid_op
712 jmp error_code
47a55cd7 713END(invalid_op)
1da177e4
LT
714
715ENTRY(coprocessor_segment_overrun)
e59d1b0a 716 ASM_CLAC
a49976d1
IM
717 pushl $0
718 pushl $do_coprocessor_segment_overrun
719 jmp error_code
47a55cd7 720END(coprocessor_segment_overrun)
1da177e4
LT
721
722ENTRY(invalid_TSS)
e59d1b0a 723 ASM_CLAC
a49976d1
IM
724 pushl $do_invalid_TSS
725 jmp error_code
47a55cd7 726END(invalid_TSS)
1da177e4
LT
727
728ENTRY(segment_not_present)
e59d1b0a 729 ASM_CLAC
a49976d1
IM
730 pushl $do_segment_not_present
731 jmp error_code
47a55cd7 732END(segment_not_present)
1da177e4
LT
733
734ENTRY(stack_segment)
e59d1b0a 735 ASM_CLAC
a49976d1
IM
736 pushl $do_stack_segment
737 jmp error_code
47a55cd7 738END(stack_segment)
1da177e4 739
1da177e4 740ENTRY(alignment_check)
e59d1b0a 741 ASM_CLAC
a49976d1
IM
742 pushl $do_alignment_check
743 jmp error_code
47a55cd7 744END(alignment_check)
1da177e4 745
d28c4393 746ENTRY(divide_error)
e59d1b0a 747 ASM_CLAC
a49976d1
IM
748 pushl $0 # no error code
749 pushl $do_divide_error
750 jmp error_code
47a55cd7 751END(divide_error)
1da177e4
LT
752
753#ifdef CONFIG_X86_MCE
754ENTRY(machine_check)
e59d1b0a 755 ASM_CLAC
a49976d1
IM
756 pushl $0
757 pushl machine_check_vector
758 jmp error_code
47a55cd7 759END(machine_check)
1da177e4
LT
760#endif
761
762ENTRY(spurious_interrupt_bug)
e59d1b0a 763 ASM_CLAC
a49976d1
IM
764 pushl $0
765 pushl $do_spurious_interrupt_bug
766 jmp error_code
47a55cd7 767END(spurious_interrupt_bug)
1da177e4 768
5ead97c8
JF
769#ifdef CONFIG_XEN
770ENTRY(xen_hypervisor_callback)
a49976d1 771 pushl $-1 /* orig_ax = -1 => not a system call */
5ead97c8
JF
772 SAVE_ALL
773 TRACE_IRQS_OFF
9ec2b804 774
a49976d1
IM
775 /*
776 * Check to see if we got the event in the critical
777 * region in xen_iret_direct, after we've reenabled
778 * events and checked for pending events. This simulates
779 * iret instruction's behaviour where it delivers a
780 * pending interrupt when enabling interrupts:
781 */
782 movl PT_EIP(%esp), %eax
783 cmpl $xen_iret_start_crit, %eax
784 jb 1f
785 cmpl $xen_iret_end_crit, %eax
786 jae 1f
9ec2b804 787
a49976d1 788 jmp xen_iret_crit_fixup
e2a81baf 789
e2a81baf 790ENTRY(xen_do_upcall)
a49976d1
IM
7911: mov %esp, %eax
792 call xen_evtchn_do_upcall
fdfd811d 793#ifndef CONFIG_PREEMPT
a49976d1 794 call xen_maybe_preempt_hcall
fdfd811d 795#endif
a49976d1 796 jmp ret_from_intr
5ead97c8
JF
797ENDPROC(xen_hypervisor_callback)
798
a49976d1
IM
799/*
800 * Hypervisor uses this for application faults while it executes.
801 * We get here for two reasons:
802 * 1. Fault while reloading DS, ES, FS or GS
803 * 2. Fault while executing IRET
804 * Category 1 we fix up by reattempting the load, and zeroing the segment
805 * register if the load fails.
806 * Category 2 we fix up by jumping to do_iret_error. We cannot use the
807 * normal Linux return path in this case because if we use the IRET hypercall
808 * to pop the stack frame we end up in an infinite loop of failsafe callbacks.
809 * We distinguish between categories by maintaining a status value in EAX.
810 */
5ead97c8 811ENTRY(xen_failsafe_callback)
a49976d1
IM
812 pushl %eax
813 movl $1, %eax
8141: mov 4(%esp), %ds
8152: mov 8(%esp), %es
8163: mov 12(%esp), %fs
8174: mov 16(%esp), %gs
a349e23d
DV
818 /* EAX == 0 => Category 1 (Bad segment)
819 EAX != 0 => Category 2 (Bad IRET) */
a49976d1
IM
820 testl %eax, %eax
821 popl %eax
822 lea 16(%esp), %esp
823 jz 5f
824 jmp iret_exc
8255: pushl $-1 /* orig_ax = -1 => not a system call */
5ead97c8 826 SAVE_ALL
a49976d1
IM
827 jmp ret_from_exception
828
829.section .fixup, "ax"
8306: xorl %eax, %eax
831 movl %eax, 4(%esp)
832 jmp 1b
8337: xorl %eax, %eax
834 movl %eax, 8(%esp)
835 jmp 2b
8368: xorl %eax, %eax
837 movl %eax, 12(%esp)
838 jmp 3b
8399: xorl %eax, %eax
840 movl %eax, 16(%esp)
841 jmp 4b
5ead97c8 842.previous
a49976d1
IM
843 _ASM_EXTABLE(1b, 6b)
844 _ASM_EXTABLE(2b, 7b)
845 _ASM_EXTABLE(3b, 8b)
846 _ASM_EXTABLE(4b, 9b)
5ead97c8
JF
847ENDPROC(xen_failsafe_callback)
848
bc2b0331 849BUILD_INTERRUPT3(xen_hvm_callback_vector, HYPERVISOR_CALLBACK_VECTOR,
38e20b07
SY
850 xen_evtchn_do_upcall)
851
a49976d1 852#endif /* CONFIG_XEN */
bc2b0331
S
853
854#if IS_ENABLED(CONFIG_HYPERV)
855
856BUILD_INTERRUPT3(hyperv_callback_vector, HYPERVISOR_CALLBACK_VECTOR,
857 hyperv_vector_handler)
858
859#endif /* CONFIG_HYPERV */
5ead97c8 860
606576ce 861#ifdef CONFIG_FUNCTION_TRACER
d61f82d0
SR
862#ifdef CONFIG_DYNAMIC_FTRACE
863
864ENTRY(mcount)
d61f82d0
SR
865 ret
866END(mcount)
867
868ENTRY(ftrace_caller)
a49976d1
IM
869 pushl %eax
870 pushl %ecx
871 pushl %edx
872 pushl $0 /* Pass NULL as regs pointer */
873 movl 4*4(%esp), %eax
874 movl 0x4(%ebp), %edx
875 movl function_trace_op, %ecx
876 subl $MCOUNT_INSN_SIZE, %eax
d61f82d0
SR
877
878.globl ftrace_call
879ftrace_call:
a49976d1 880 call ftrace_stub
d61f82d0 881
a49976d1
IM
882 addl $4, %esp /* skip NULL pointer */
883 popl %edx
884 popl %ecx
885 popl %eax
1b00255f 886.Lftrace_ret:
5a45cfe1
SR
887#ifdef CONFIG_FUNCTION_GRAPH_TRACER
888.globl ftrace_graph_call
889ftrace_graph_call:
a49976d1 890 jmp ftrace_stub
5a45cfe1 891#endif
d61f82d0
SR
892
893.globl ftrace_stub
894ftrace_stub:
895 ret
896END(ftrace_caller)
897
4de72395
SR
898ENTRY(ftrace_regs_caller)
899 pushf /* push flags before compare (in cs location) */
4de72395
SR
900
901 /*
902 * i386 does not save SS and ESP when coming from kernel.
903 * Instead, to get sp, &regs->sp is used (see ptrace.h).
904 * Unfortunately, that means eflags must be at the same location
905 * as the current return ip is. We move the return ip into the
906 * ip location, and move flags into the return ip location.
907 */
a49976d1
IM
908 pushl 4(%esp) /* save return ip into ip slot */
909
910 pushl $0 /* Load 0 into orig_ax */
911 pushl %gs
912 pushl %fs
913 pushl %es
914 pushl %ds
915 pushl %eax
916 pushl %ebp
917 pushl %edi
918 pushl %esi
919 pushl %edx
920 pushl %ecx
921 pushl %ebx
922
923 movl 13*4(%esp), %eax /* Get the saved flags */
924 movl %eax, 14*4(%esp) /* Move saved flags into regs->flags location */
925 /* clobbering return ip */
926 movl $__KERNEL_CS, 13*4(%esp)
927
928 movl 12*4(%esp), %eax /* Load ip (1st parameter) */
929 subl $MCOUNT_INSN_SIZE, %eax /* Adjust ip */
930 movl 0x4(%ebp), %edx /* Load parent ip (2nd parameter) */
931 movl function_trace_op, %ecx /* Save ftrace_pos in 3rd parameter */
932 pushl %esp /* Save pt_regs as 4th parameter */
4de72395
SR
933
934GLOBAL(ftrace_regs_call)
a49976d1
IM
935 call ftrace_stub
936
937 addl $4, %esp /* Skip pt_regs */
938 movl 14*4(%esp), %eax /* Move flags back into cs */
939 movl %eax, 13*4(%esp) /* Needed to keep addl from modifying flags */
940 movl 12*4(%esp), %eax /* Get return ip from regs->ip */
941 movl %eax, 14*4(%esp) /* Put return ip back for ret */
942
943 popl %ebx
944 popl %ecx
945 popl %edx
946 popl %esi
947 popl %edi
948 popl %ebp
949 popl %eax
950 popl %ds
951 popl %es
952 popl %fs
953 popl %gs
954 addl $8, %esp /* Skip orig_ax and ip */
955 popf /* Pop flags at end (no addl to corrupt flags) */
1b00255f 956 jmp .Lftrace_ret
4de72395 957
4de72395 958 popf
a49976d1 959 jmp ftrace_stub
d61f82d0
SR
960#else /* ! CONFIG_DYNAMIC_FTRACE */
961
16444a8a 962ENTRY(mcount)
a49976d1
IM
963 cmpl $__PAGE_OFFSET, %esp
964 jb ftrace_stub /* Paging not enabled yet? */
af058ab0 965
a49976d1 966 cmpl $ftrace_stub, ftrace_trace_function
1b00255f 967 jnz .Ltrace
fb52607a 968#ifdef CONFIG_FUNCTION_GRAPH_TRACER
a49976d1
IM
969 cmpl $ftrace_stub, ftrace_graph_return
970 jnz ftrace_graph_caller
e49dc19c 971
a49976d1
IM
972 cmpl $ftrace_graph_entry_stub, ftrace_graph_entry
973 jnz ftrace_graph_caller
caf4b323 974#endif
16444a8a
ACM
975.globl ftrace_stub
976ftrace_stub:
977 ret
978
979 /* taken from glibc */
1b00255f 980.Ltrace:
a49976d1
IM
981 pushl %eax
982 pushl %ecx
983 pushl %edx
984 movl 0xc(%esp), %eax
985 movl 0x4(%ebp), %edx
986 subl $MCOUNT_INSN_SIZE, %eax
987
988 call *ftrace_trace_function
989
990 popl %edx
991 popl %ecx
992 popl %eax
993 jmp ftrace_stub
16444a8a 994END(mcount)
d61f82d0 995#endif /* CONFIG_DYNAMIC_FTRACE */
784d5699 996EXPORT_SYMBOL(mcount)
606576ce 997#endif /* CONFIG_FUNCTION_TRACER */
16444a8a 998
fb52607a
FW
999#ifdef CONFIG_FUNCTION_GRAPH_TRACER
1000ENTRY(ftrace_graph_caller)
a49976d1
IM
1001 pushl %eax
1002 pushl %ecx
1003 pushl %edx
1004 movl 0xc(%esp), %eax
1005 lea 0x4(%ebp), %edx
1006 movl (%ebp), %ecx
1007 subl $MCOUNT_INSN_SIZE, %eax
1008 call prepare_ftrace_return
1009 popl %edx
1010 popl %ecx
1011 popl %eax
e7d3737e 1012 ret
fb52607a 1013END(ftrace_graph_caller)
caf4b323
FW
1014
1015.globl return_to_handler
1016return_to_handler:
a49976d1
IM
1017 pushl %eax
1018 pushl %edx
1019 movl %ebp, %eax
1020 call ftrace_return_to_handler
1021 movl %eax, %ecx
1022 popl %edx
1023 popl %eax
1024 jmp *%ecx
e7d3737e 1025#endif
16444a8a 1026
25c74b10
SA
1027#ifdef CONFIG_TRACING
1028ENTRY(trace_page_fault)
25c74b10 1029 ASM_CLAC
a49976d1
IM
1030 pushl $trace_do_page_fault
1031 jmp error_code
25c74b10
SA
1032END(trace_page_fault)
1033#endif
1034
d211af05 1035ENTRY(page_fault)
e59d1b0a 1036 ASM_CLAC
a49976d1 1037 pushl $do_page_fault
d211af05
AH
1038 ALIGN
1039error_code:
ccbeed3a 1040 /* the function address is in %gs's slot on the stack */
a49976d1
IM
1041 pushl %fs
1042 pushl %es
1043 pushl %ds
1044 pushl %eax
1045 pushl %ebp
1046 pushl %edi
1047 pushl %esi
1048 pushl %edx
1049 pushl %ecx
1050 pushl %ebx
d211af05 1051 cld
a49976d1
IM
1052 movl $(__KERNEL_PERCPU), %ecx
1053 movl %ecx, %fs
d211af05 1054 UNWIND_ESPFIX_STACK
ccbeed3a 1055 GS_TO_REG %ecx
a49976d1
IM
1056 movl PT_GS(%esp), %edi # get the function address
1057 movl PT_ORIG_EAX(%esp), %edx # get the error code
1058 movl $-1, PT_ORIG_EAX(%esp) # no syscall to restart
ccbeed3a
TH
1059 REG_TO_PTGS %ecx
1060 SET_KERNEL_GS %ecx
a49976d1
IM
1061 movl $(__USER_DS), %ecx
1062 movl %ecx, %ds
1063 movl %ecx, %es
d211af05 1064 TRACE_IRQS_OFF
a49976d1
IM
1065 movl %esp, %eax # pt_regs pointer
1066 call *%edi
1067 jmp ret_from_exception
d211af05
AH
1068END(page_fault)
1069
d211af05 1070ENTRY(debug)
7536656f
AL
1071 /*
1072 * #DB can happen at the first instruction of
1073 * entry_SYSENTER_32 or in Xen's SYSENTER prologue. If this
1074 * happens, then we will be running on a very small stack. We
1075 * need to detect this condition and switch to the thread
1076 * stack before calling any C code at all.
1077 *
1078 * If you edit this code, keep in mind that NMIs can happen in here.
1079 */
e59d1b0a 1080 ASM_CLAC
a49976d1 1081 pushl $-1 # mark this as an int
d211af05 1082 SAVE_ALL
a49976d1
IM
1083 xorl %edx, %edx # error code 0
1084 movl %esp, %eax # pt_regs pointer
7536656f
AL
1085
1086 /* Are we currently on the SYSENTER stack? */
1087 PER_CPU(cpu_tss + CPU_TSS_SYSENTER_stack + SIZEOF_SYSENTER_stack, %ecx)
1088 subl %eax, %ecx /* ecx = (end of SYSENTER_stack) - esp */
1089 cmpl $SIZEOF_SYSENTER_stack, %ecx
1090 jb .Ldebug_from_sysenter_stack
1091
1092 TRACE_IRQS_OFF
1093 call do_debug
1094 jmp ret_from_exception
1095
1096.Ldebug_from_sysenter_stack:
1097 /* We're on the SYSENTER stack. Switch off. */
1098 movl %esp, %ebp
1099 movl PER_CPU_VAR(cpu_current_top_of_stack), %esp
1100 TRACE_IRQS_OFF
a49976d1 1101 call do_debug
7536656f 1102 movl %ebp, %esp
a49976d1 1103 jmp ret_from_exception
d211af05
AH
1104END(debug)
1105
1106/*
7536656f
AL
1107 * NMI is doubly nasty. It can happen on the first instruction of
1108 * entry_SYSENTER_32 (just like #DB), but it can also interrupt the beginning
1109 * of the #DB handler even if that #DB in turn hit before entry_SYSENTER_32
1110 * switched stacks. We handle both conditions by simply checking whether we
1111 * interrupted kernel code running on the SYSENTER stack.
d211af05
AH
1112 */
1113ENTRY(nmi)
e59d1b0a 1114 ASM_CLAC
34273f41 1115#ifdef CONFIG_X86_ESPFIX32
a49976d1
IM
1116 pushl %eax
1117 movl %ss, %eax
1118 cmpw $__ESPFIX_SS, %ax
1119 popl %eax
1b00255f 1120 je .Lnmi_espfix_stack
34273f41 1121#endif
7536656f
AL
1122
1123 pushl %eax # pt_regs->orig_ax
d211af05 1124 SAVE_ALL
a49976d1
IM
1125 xorl %edx, %edx # zero error code
1126 movl %esp, %eax # pt_regs pointer
7536656f
AL
1127
1128 /* Are we currently on the SYSENTER stack? */
1129 PER_CPU(cpu_tss + CPU_TSS_SYSENTER_stack + SIZEOF_SYSENTER_stack, %ecx)
1130 subl %eax, %ecx /* ecx = (end of SYSENTER_stack) - esp */
1131 cmpl $SIZEOF_SYSENTER_stack, %ecx
1132 jb .Lnmi_from_sysenter_stack
1133
1134 /* Not on SYSENTER stack. */
a49976d1 1135 call do_nmi
1b00255f 1136 jmp .Lrestore_all_notrace
d211af05 1137
7536656f
AL
1138.Lnmi_from_sysenter_stack:
1139 /*
1140 * We're on the SYSENTER stack. Switch off. No one (not even debug)
1141 * is using the thread stack right now, so it's safe for us to use it.
1142 */
1143 movl %esp, %ebp
1144 movl PER_CPU_VAR(cpu_current_top_of_stack), %esp
1145 call do_nmi
1146 movl %ebp, %esp
1b00255f 1147 jmp .Lrestore_all_notrace
d211af05 1148
34273f41 1149#ifdef CONFIG_X86_ESPFIX32
1b00255f 1150.Lnmi_espfix_stack:
131484c8 1151 /*
d211af05
AH
1152 * create the pointer to lss back
1153 */
a49976d1
IM
1154 pushl %ss
1155 pushl %esp
1156 addl $4, (%esp)
d211af05
AH
1157 /* copy the iret frame of 12 bytes */
1158 .rept 3
a49976d1 1159 pushl 16(%esp)
d211af05 1160 .endr
a49976d1 1161 pushl %eax
d211af05 1162 SAVE_ALL
a49976d1
IM
1163 FIXUP_ESPFIX_STACK # %eax == %esp
1164 xorl %edx, %edx # zero error code
1165 call do_nmi
d211af05 1166 RESTORE_REGS
a49976d1 1167 lss 12+4(%esp), %esp # back to espfix stack
1b00255f 1168 jmp .Lirq_return
34273f41 1169#endif
d211af05
AH
1170END(nmi)
1171
1172ENTRY(int3)
e59d1b0a 1173 ASM_CLAC
a49976d1 1174 pushl $-1 # mark this as an int
d211af05
AH
1175 SAVE_ALL
1176 TRACE_IRQS_OFF
a49976d1
IM
1177 xorl %edx, %edx # zero error code
1178 movl %esp, %eax # pt_regs pointer
1179 call do_int3
1180 jmp ret_from_exception
d211af05
AH
1181END(int3)
1182
1183ENTRY(general_protection)
a49976d1
IM
1184 pushl $do_general_protection
1185 jmp error_code
d211af05
AH
1186END(general_protection)
1187
631bc487
GN
1188#ifdef CONFIG_KVM_GUEST
1189ENTRY(async_page_fault)
e59d1b0a 1190 ASM_CLAC
a49976d1
IM
1191 pushl $do_async_page_fault
1192 jmp error_code
2ae9d293 1193END(async_page_fault)
631bc487 1194#endif
2deb4be2
AL
1195
1196ENTRY(rewind_stack_do_exit)
1197 /* Prevent any naive code from trying to unwind to our caller. */
1198 xorl %ebp, %ebp
1199
1200 movl PER_CPU_VAR(cpu_current_top_of_stack), %esi
1201 leal -TOP_OF_KERNEL_STACK_PADDING-PTREGS_SIZE(%esi), %esp
1202
1203 call do_exit
12041: jmp 1b
1205END(rewind_stack_do_exit)