]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/events/perf_event.h
perf/x86/intel: Rework the large PEBS setup code
[mirror_ubuntu-artful-kernel.git] / arch / x86 / events / perf_event.h
CommitLineData
de0428a7
KW
1/*
2 * Performance events x86 architecture header
3 *
4 * Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
5 * Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
6 * Copyright (C) 2009 Jaswinder Singh Rajput
7 * Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
90eec103 8 * Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra
de0428a7
KW
9 * Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10 * Copyright (C) 2009 Google, Inc., Stephane Eranian
11 *
12 * For licencing details see kernel-base/COPYING
13 */
14
15#include <linux/perf_event.h>
16
f1ad4488 17/* To enable MSR tracing please use the generic trace points. */
1c2ac3fd 18
de0428a7
KW
19/*
20 * | NHM/WSM | SNB |
21 * register -------------------------------
22 * | HT | no HT | HT | no HT |
23 *-----------------------------------------
24 * offcore | core | core | cpu | core |
25 * lbr_sel | core | core | cpu | core |
26 * ld_lat | cpu | core | cpu | core |
27 *-----------------------------------------
28 *
29 * Given that there is a small number of shared regs,
30 * we can pre-allocate their slot in the per-cpu
31 * per-core reg tables.
32 */
33enum extra_reg_type {
34 EXTRA_REG_NONE = -1, /* not used */
35
36 EXTRA_REG_RSP_0 = 0, /* offcore_response_0 */
37 EXTRA_REG_RSP_1 = 1, /* offcore_response_1 */
b36817e8 38 EXTRA_REG_LBR = 2, /* lbr_select */
f20093ee 39 EXTRA_REG_LDLAT = 3, /* ld_lat_threshold */
d0dc8494 40 EXTRA_REG_FE = 4, /* fe_* */
de0428a7
KW
41
42 EXTRA_REG_MAX /* number of entries needed */
43};
44
45struct event_constraint {
46 union {
47 unsigned long idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
48 u64 idxmsk64;
49 };
50 u64 code;
51 u64 cmask;
52 int weight;
bc1738f6 53 int overlap;
9fac2cf3 54 int flags;
de0428a7 55};
f20093ee 56/*
2f7f73a5 57 * struct hw_perf_event.flags flags
f20093ee 58 */
c857eb56
PZ
59#define PERF_X86_EVENT_PEBS_LDLAT 0x0001 /* ld+ldlat data address sampling */
60#define PERF_X86_EVENT_PEBS_ST 0x0002 /* st data address sampling */
61#define PERF_X86_EVENT_PEBS_ST_HSW 0x0004 /* haswell style datala, store */
62#define PERF_X86_EVENT_COMMITTED 0x0008 /* event passed commit_txn */
63#define PERF_X86_EVENT_PEBS_LD_HSW 0x0010 /* haswell style datala, load */
64#define PERF_X86_EVENT_PEBS_NA_HSW 0x0020 /* haswell style datala, unknown */
65#define PERF_X86_EVENT_EXCL 0x0040 /* HT exclusivity on counter */
66#define PERF_X86_EVENT_DYNAMIC 0x0080 /* dynamic alloc'd constraint */
67#define PERF_X86_EVENT_RDPMC_ALLOWED 0x0100 /* grant rdpmc permission */
cc1790cf 68#define PERF_X86_EVENT_EXCL_ACCT 0x0200 /* accounted EXCL event */
851559e3 69#define PERF_X86_EVENT_AUTO_RELOAD 0x0400 /* use PEBS auto-reload */
3569c0d7 70#define PERF_X86_EVENT_FREERUNNING 0x0800 /* use freerunning PEBS */
7911d3f7 71
de0428a7
KW
72
73struct amd_nb {
74 int nb_id; /* NorthBridge id */
75 int refcnt; /* reference count */
76 struct perf_event *owners[X86_PMC_IDX_MAX];
77 struct event_constraint event_constraints[X86_PMC_IDX_MAX];
78};
79
80/* The maximal number of PEBS events: */
70ab7003 81#define MAX_PEBS_EVENTS 8
de0428a7 82
3569c0d7
YZ
83/*
84 * Flags PEBS can handle without an PMI.
85 *
9c964efa
YZ
86 * TID can only be handled by flushing at context switch.
87 *
3569c0d7
YZ
88 */
89#define PEBS_FREERUNNING_FLAGS \
9c964efa 90 (PERF_SAMPLE_IP | PERF_SAMPLE_TID | PERF_SAMPLE_ADDR | \
3569c0d7
YZ
91 PERF_SAMPLE_ID | PERF_SAMPLE_CPU | PERF_SAMPLE_STREAM_ID | \
92 PERF_SAMPLE_DATA_SRC | PERF_SAMPLE_IDENTIFIER | \
93 PERF_SAMPLE_TRANSACTION)
94
de0428a7
KW
95/*
96 * A debug store configuration.
97 *
98 * We only support architectures that use 64bit fields.
99 */
100struct debug_store {
101 u64 bts_buffer_base;
102 u64 bts_index;
103 u64 bts_absolute_maximum;
104 u64 bts_interrupt_threshold;
105 u64 pebs_buffer_base;
106 u64 pebs_index;
107 u64 pebs_absolute_maximum;
108 u64 pebs_interrupt_threshold;
109 u64 pebs_event_reset[MAX_PEBS_EVENTS];
110};
111
112/*
113 * Per register state.
114 */
115struct er_account {
116 raw_spinlock_t lock; /* per-core: protect structure */
117 u64 config; /* extra MSR config */
118 u64 reg; /* extra MSR number */
119 atomic_t ref; /* reference count */
120};
121
122/*
123 * Per core/cpu state
124 *
125 * Used to coordinate shared registers between HT threads or
126 * among events on a single PMU.
127 */
128struct intel_shared_regs {
129 struct er_account regs[EXTRA_REG_MAX];
130 int refcnt; /* per-core: #HT threads */
131 unsigned core_id; /* per-core: core id */
132};
133
6f6539ca
MD
134enum intel_excl_state_type {
135 INTEL_EXCL_UNUSED = 0, /* counter is unused */
136 INTEL_EXCL_SHARED = 1, /* counter can be used by both threads */
137 INTEL_EXCL_EXCLUSIVE = 2, /* counter can be used by one thread only */
138};
139
140struct intel_excl_states {
6f6539ca 141 enum intel_excl_state_type state[X86_PMC_IDX_MAX];
e979121b 142 bool sched_started; /* true if scheduling has started */
6f6539ca
MD
143};
144
145struct intel_excl_cntrs {
146 raw_spinlock_t lock;
147
148 struct intel_excl_states states[2];
149
cc1790cf
PZ
150 union {
151 u16 has_exclusive[2];
152 u32 exclusive_present;
153 };
154
6f6539ca
MD
155 int refcnt; /* per-core: #HT threads */
156 unsigned core_id; /* per-core: core id */
157};
158
9a92e16f 159#define MAX_LBR_ENTRIES 32
de0428a7 160
90413464
SE
161enum {
162 X86_PERF_KFREE_SHARED = 0,
163 X86_PERF_KFREE_EXCL = 1,
164 X86_PERF_KFREE_MAX
165};
166
de0428a7
KW
167struct cpu_hw_events {
168 /*
169 * Generic x86 PMC bits
170 */
171 struct perf_event *events[X86_PMC_IDX_MAX]; /* in counter order */
172 unsigned long active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
173 unsigned long running[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
174 int enabled;
175
c347a2f1
PZ
176 int n_events; /* the # of events in the below arrays */
177 int n_added; /* the # last events in the below arrays;
178 they've never been enabled yet */
179 int n_txn; /* the # last events in the below arrays;
180 added in the current transaction */
de0428a7
KW
181 int assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
182 u64 tags[X86_PMC_IDX_MAX];
b371b594 183
de0428a7 184 struct perf_event *event_list[X86_PMC_IDX_MAX]; /* in enabled order */
b371b594
PZ
185 struct event_constraint *event_constraint[X86_PMC_IDX_MAX];
186
cc1790cf 187 int n_excl; /* the number of exclusive events */
de0428a7 188
fbbe0701 189 unsigned int txn_flags;
5a425294 190 int is_fake;
de0428a7
KW
191
192 /*
193 * Intel DebugStore bits
194 */
195 struct debug_store *ds;
196 u64 pebs_enabled;
09e61b4f
PZ
197 int n_pebs;
198 int n_large_pebs;
de0428a7
KW
199
200 /*
201 * Intel LBR bits
202 */
203 int lbr_users;
204 void *lbr_context;
205 struct perf_branch_stack lbr_stack;
206 struct perf_branch_entry lbr_entries[MAX_LBR_ENTRIES];
b36817e8 207 struct er_account *lbr_sel;
3e702ff6 208 u64 br_sel;
de0428a7 209
144d31e6
GN
210 /*
211 * Intel host/guest exclude bits
212 */
213 u64 intel_ctrl_guest_mask;
214 u64 intel_ctrl_host_mask;
215 struct perf_guest_switch_msr guest_switch_msrs[X86_PMC_IDX_MAX];
216
2b9e344d
PZ
217 /*
218 * Intel checkpoint mask
219 */
220 u64 intel_cp_status;
221
de0428a7
KW
222 /*
223 * manage shared (per-core, per-cpu) registers
224 * used on Intel NHM/WSM/SNB
225 */
226 struct intel_shared_regs *shared_regs;
6f6539ca
MD
227 /*
228 * manage exclusive counter access between hyperthread
229 */
230 struct event_constraint *constraint_list; /* in enable order */
231 struct intel_excl_cntrs *excl_cntrs;
232 int excl_thread_id; /* 0 or 1 */
de0428a7
KW
233
234 /*
235 * AMD specific bits
236 */
1018faa6
JR
237 struct amd_nb *amd_nb;
238 /* Inverted mask of bits to clear in the perf_ctr ctrl registers */
239 u64 perf_ctr_virt_mask;
de0428a7 240
90413464 241 void *kfree_on_online[X86_PERF_KFREE_MAX];
de0428a7
KW
242};
243
9fac2cf3 244#define __EVENT_CONSTRAINT(c, n, m, w, o, f) {\
de0428a7
KW
245 { .idxmsk64 = (n) }, \
246 .code = (c), \
247 .cmask = (m), \
248 .weight = (w), \
bc1738f6 249 .overlap = (o), \
9fac2cf3 250 .flags = f, \
de0428a7
KW
251}
252
253#define EVENT_CONSTRAINT(c, n, m) \
9fac2cf3 254 __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 0, 0)
bc1738f6 255
6f6539ca
MD
256#define INTEL_EXCLEVT_CONSTRAINT(c, n) \
257 __EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT, HWEIGHT(n),\
258 0, PERF_X86_EVENT_EXCL)
259
bc1738f6
RR
260/*
261 * The overlap flag marks event constraints with overlapping counter
262 * masks. This is the case if the counter mask of such an event is not
263 * a subset of any other counter mask of a constraint with an equal or
264 * higher weight, e.g.:
265 *
266 * c_overlaps = EVENT_CONSTRAINT_OVERLAP(0, 0x09, 0);
267 * c_another1 = EVENT_CONSTRAINT(0, 0x07, 0);
268 * c_another2 = EVENT_CONSTRAINT(0, 0x38, 0);
269 *
270 * The event scheduler may not select the correct counter in the first
271 * cycle because it needs to know which subsequent events will be
272 * scheduled. It may fail to schedule the events then. So we set the
273 * overlap flag for such constraints to give the scheduler a hint which
274 * events to select for counter rescheduling.
275 *
276 * Care must be taken as the rescheduling algorithm is O(n!) which
6a6256f9 277 * will increase scheduling cycles for an over-committed system
bc1738f6
RR
278 * dramatically. The number of such EVENT_CONSTRAINT_OVERLAP() macros
279 * and its counter masks must be kept at a minimum.
280 */
281#define EVENT_CONSTRAINT_OVERLAP(c, n, m) \
9fac2cf3 282 __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 1, 0)
de0428a7
KW
283
284/*
285 * Constraint on the Event code.
286 */
287#define INTEL_EVENT_CONSTRAINT(c, n) \
288 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT)
289
290/*
291 * Constraint on the Event code + UMask + fixed-mask
292 *
293 * filter mask to validate fixed counter events.
294 * the following filters disqualify for fixed counters:
295 * - inv
296 * - edge
297 * - cnt-mask
3a632cb2
AK
298 * - in_tx
299 * - in_tx_checkpointed
de0428a7
KW
300 * The other filters are supported by fixed counters.
301 * The any-thread option is supported starting with v3.
302 */
3a632cb2 303#define FIXED_EVENT_FLAGS (X86_RAW_EVENT_MASK|HSW_IN_TX|HSW_IN_TX_CHECKPOINTED)
de0428a7 304#define FIXED_EVENT_CONSTRAINT(c, n) \
3a632cb2 305 EVENT_CONSTRAINT(c, (1ULL << (32+n)), FIXED_EVENT_FLAGS)
de0428a7
KW
306
307/*
308 * Constraint on the Event code + UMask
309 */
310#define INTEL_UEVENT_CONSTRAINT(c, n) \
311 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)
312
b7883a1c
AK
313/* Constraint on specific umask bit only + event */
314#define INTEL_UBIT_EVENT_CONSTRAINT(c, n) \
315 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT|(c))
316
7550ddff
AK
317/* Like UEVENT_CONSTRAINT, but match flags too */
318#define INTEL_FLAGS_UEVENT_CONSTRAINT(c, n) \
319 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS)
320
e979121b
MD
321#define INTEL_EXCLUEVT_CONSTRAINT(c, n) \
322 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK, \
323 HWEIGHT(n), 0, PERF_X86_EVENT_EXCL)
324
f20093ee 325#define INTEL_PLD_CONSTRAINT(c, n) \
86a04461 326 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
f20093ee
SE
327 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LDLAT)
328
9ad64c0f 329#define INTEL_PST_CONSTRAINT(c, n) \
86a04461 330 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
9ad64c0f
SE
331 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST)
332
86a04461
AK
333/* Event constraint, but match on all event flags too. */
334#define INTEL_FLAGS_EVENT_CONSTRAINT(c, n) \
335 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS)
336
337/* Check only flags, but allow all event/umask */
338#define INTEL_ALL_EVENT_CONSTRAINT(code, n) \
339 EVENT_CONSTRAINT(code, n, X86_ALL_EVENT_FLAGS)
340
341/* Check flags and event code, and set the HSW store flag */
342#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_ST(code, n) \
343 __EVENT_CONSTRAINT(code, n, \
344 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
345 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
346
347/* Check flags and event code, and set the HSW load flag */
348#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_LD(code, n) \
b63b4b45 349 __EVENT_CONSTRAINT(code, n, \
86a04461
AK
350 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
351 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
352
b63b4b45
MD
353#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_XLD(code, n) \
354 __EVENT_CONSTRAINT(code, n, \
355 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
356 HWEIGHT(n), 0, \
357 PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
358
86a04461
AK
359/* Check flags and event code/umask, and set the HSW store flag */
360#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_ST(code, n) \
361 __EVENT_CONSTRAINT(code, n, \
362 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
f9134f36
AK
363 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
364
b63b4b45
MD
365#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XST(code, n) \
366 __EVENT_CONSTRAINT(code, n, \
367 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
368 HWEIGHT(n), 0, \
369 PERF_X86_EVENT_PEBS_ST_HSW|PERF_X86_EVENT_EXCL)
370
86a04461
AK
371/* Check flags and event code/umask, and set the HSW load flag */
372#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_LD(code, n) \
373 __EVENT_CONSTRAINT(code, n, \
374 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
375 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
376
b63b4b45
MD
377#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XLD(code, n) \
378 __EVENT_CONSTRAINT(code, n, \
379 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
380 HWEIGHT(n), 0, \
381 PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
382
86a04461
AK
383/* Check flags and event code/umask, and set the HSW N/A flag */
384#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_NA(code, n) \
385 __EVENT_CONSTRAINT(code, n, \
169b932a 386 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
86a04461
AK
387 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_NA_HSW)
388
389
cf30d52e
MD
390/*
391 * We define the end marker as having a weight of -1
392 * to enable blacklisting of events using a counter bitmask
393 * of zero and thus a weight of zero.
394 * The end marker has a weight that cannot possibly be
395 * obtained from counting the bits in the bitmask.
396 */
397#define EVENT_CONSTRAINT_END { .weight = -1 }
de0428a7 398
cf30d52e
MD
399/*
400 * Check for end marker with weight == -1
401 */
de0428a7 402#define for_each_event_constraint(e, c) \
cf30d52e 403 for ((e) = (c); (e)->weight != -1; (e)++)
de0428a7
KW
404
405/*
406 * Extra registers for specific events.
407 *
408 * Some events need large masks and require external MSRs.
409 * Those extra MSRs end up being shared for all events on
410 * a PMU and sometimes between PMU of sibling HT threads.
411 * In either case, the kernel needs to handle conflicting
412 * accesses to those extra, shared, regs. The data structure
413 * to manage those registers is stored in cpu_hw_event.
414 */
415struct extra_reg {
416 unsigned int event;
417 unsigned int msr;
418 u64 config_mask;
419 u64 valid_mask;
420 int idx; /* per_xxx->regs[] reg index */
338b522c 421 bool extra_msr_access;
de0428a7
KW
422};
423
424#define EVENT_EXTRA_REG(e, ms, m, vm, i) { \
338b522c
KL
425 .event = (e), \
426 .msr = (ms), \
427 .config_mask = (m), \
428 .valid_mask = (vm), \
429 .idx = EXTRA_REG_##i, \
430 .extra_msr_access = true, \
de0428a7
KW
431 }
432
433#define INTEL_EVENT_EXTRA_REG(event, msr, vm, idx) \
434 EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT, vm, idx)
435
f20093ee
SE
436#define INTEL_UEVENT_EXTRA_REG(event, msr, vm, idx) \
437 EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT | \
438 ARCH_PERFMON_EVENTSEL_UMASK, vm, idx)
439
440#define INTEL_UEVENT_PEBS_LDLAT_EXTRA_REG(c) \
441 INTEL_UEVENT_EXTRA_REG(c, \
442 MSR_PEBS_LD_LAT_THRESHOLD, \
443 0xffff, \
444 LDLAT)
445
de0428a7
KW
446#define EVENT_EXTRA_END EVENT_EXTRA_REG(0, 0, 0, 0, RSP_0)
447
448union perf_capabilities {
449 struct {
450 u64 lbr_format:6;
451 u64 pebs_trap:1;
452 u64 pebs_arch_reg:1;
453 u64 pebs_format:4;
454 u64 smm_freeze:1;
069e0c3c
AK
455 /*
456 * PMU supports separate counter range for writing
457 * values > 32bit.
458 */
459 u64 full_width_write:1;
de0428a7
KW
460 };
461 u64 capabilities;
462};
463
c1d6f42f
PZ
464struct x86_pmu_quirk {
465 struct x86_pmu_quirk *next;
466 void (*func)(void);
467};
468
f9b4eeb8
PZ
469union x86_pmu_config {
470 struct {
471 u64 event:8,
472 umask:8,
473 usr:1,
474 os:1,
475 edge:1,
476 pc:1,
477 interrupt:1,
478 __reserved1:1,
479 en:1,
480 inv:1,
481 cmask:8,
482 event2:4,
483 __reserved2:4,
484 go:1,
485 ho:1;
486 } bits;
487 u64 value;
488};
489
490#define X86_CONFIG(args...) ((union x86_pmu_config){.bits = {args}}).value
491
48070342
AS
492enum {
493 x86_lbr_exclusive_lbr,
8062382c 494 x86_lbr_exclusive_bts,
48070342
AS
495 x86_lbr_exclusive_pt,
496 x86_lbr_exclusive_max,
497};
498
de0428a7
KW
499/*
500 * struct x86_pmu - generic x86 pmu
501 */
502struct x86_pmu {
503 /*
504 * Generic x86 PMC bits
505 */
506 const char *name;
507 int version;
508 int (*handle_irq)(struct pt_regs *);
509 void (*disable_all)(void);
510 void (*enable_all)(int added);
511 void (*enable)(struct perf_event *);
512 void (*disable)(struct perf_event *);
513 int (*hw_config)(struct perf_event *event);
514 int (*schedule_events)(struct cpu_hw_events *cpuc, int n, int *assign);
515 unsigned eventsel;
516 unsigned perfctr;
4c1fd17a 517 int (*addr_offset)(int index, bool eventsel);
0fbdad07 518 int (*rdpmc_index)(int index);
de0428a7
KW
519 u64 (*event_map)(int);
520 int max_events;
521 int num_counters;
522 int num_counters_fixed;
523 int cntval_bits;
524 u64 cntval_mask;
ffb871bc
GN
525 union {
526 unsigned long events_maskl;
527 unsigned long events_mask[BITS_TO_LONGS(ARCH_PERFMON_EVENTS_COUNT)];
528 };
529 int events_mask_len;
de0428a7
KW
530 int apic;
531 u64 max_period;
532 struct event_constraint *
533 (*get_event_constraints)(struct cpu_hw_events *cpuc,
79cba822 534 int idx,
de0428a7
KW
535 struct perf_event *event);
536
537 void (*put_event_constraints)(struct cpu_hw_events *cpuc,
538 struct perf_event *event);
c5362c0c 539
c5362c0c
MD
540 void (*start_scheduling)(struct cpu_hw_events *cpuc);
541
0c41e756
PZ
542 void (*commit_scheduling)(struct cpu_hw_events *cpuc, int idx, int cntr);
543
c5362c0c
MD
544 void (*stop_scheduling)(struct cpu_hw_events *cpuc);
545
de0428a7 546 struct event_constraint *event_constraints;
c1d6f42f 547 struct x86_pmu_quirk *quirks;
de0428a7 548 int perfctr_second_write;
72db5596 549 bool late_ack;
294fe0f5 550 unsigned (*limit_period)(struct perf_event *event, unsigned l);
de0428a7 551
0c9d42ed
PZ
552 /*
553 * sysfs attrs
554 */
e97df763 555 int attr_rdpmc_broken;
0c9d42ed 556 int attr_rdpmc;
641cc938 557 struct attribute **format_attrs;
f20093ee 558 struct attribute **event_attrs;
0c9d42ed 559
a4747393 560 ssize_t (*events_sysfs_show)(char *page, u64 config);
1a6461b1 561 struct attribute **cpu_events;
a4747393 562
0c9d42ed
PZ
563 /*
564 * CPU Hotplug hooks
565 */
de0428a7
KW
566 int (*cpu_prepare)(int cpu);
567 void (*cpu_starting)(int cpu);
568 void (*cpu_dying)(int cpu);
569 void (*cpu_dead)(int cpu);
c93dc84c
PZ
570
571 void (*check_microcode)(void);
ba532500
YZ
572 void (*sched_task)(struct perf_event_context *ctx,
573 bool sched_in);
de0428a7
KW
574
575 /*
576 * Intel Arch Perfmon v2+
577 */
578 u64 intel_ctrl;
579 union perf_capabilities intel_cap;
580
581 /*
582 * Intel DebugStore bits
583 */
597ed953 584 unsigned int bts :1,
3e0091e2
PZ
585 bts_active :1,
586 pebs :1,
587 pebs_active :1,
72469764
AK
588 pebs_broken :1,
589 pebs_prec_dist :1;
de0428a7 590 int pebs_record_size;
e72daf3f 591 int pebs_buffer_size;
de0428a7
KW
592 void (*drain_pebs)(struct pt_regs *regs);
593 struct event_constraint *pebs_constraints;
0780c927 594 void (*pebs_aliases)(struct perf_event *event);
70ab7003 595 int max_pebs_events;
a7b58d21 596 unsigned long free_running_flags;
de0428a7
KW
597
598 /*
599 * Intel LBR
600 */
601 unsigned long lbr_tos, lbr_from, lbr_to; /* MSR base regs */
602 int lbr_nr; /* hardware stack size */
b36817e8
SE
603 u64 lbr_sel_mask; /* LBR_SELECT valid bits */
604 const int *lbr_sel_map; /* lbr_select mappings */
b7af41a1 605 bool lbr_double_abort; /* duplicated lbr aborts */
ccbebba4 606 bool lbr_pt_coexist; /* LBR may coexist with PT */
de0428a7 607
48070342
AS
608 /*
609 * Intel PT/LBR/BTS are exclusive
610 */
611 atomic_t lbr_exclusive[x86_lbr_exclusive_max];
612
32b62f44
PZ
613 /*
614 * AMD bits
615 */
616 unsigned int amd_nb_constraints : 1;
617
de0428a7
KW
618 /*
619 * Extra registers for events
620 */
621 struct extra_reg *extra_regs;
9a5e3fb5 622 unsigned int flags;
144d31e6
GN
623
624 /*
625 * Intel host/guest support (KVM)
626 */
627 struct perf_guest_switch_msr *(*guest_get_msrs)(int *nr);
de0428a7
KW
628};
629
e18bf526
YZ
630struct x86_perf_task_context {
631 u64 lbr_from[MAX_LBR_ENTRIES];
632 u64 lbr_to[MAX_LBR_ENTRIES];
50eab8f6 633 u64 lbr_info[MAX_LBR_ENTRIES];
b28ae956 634 int tos;
e18bf526
YZ
635 int lbr_callstack_users;
636 int lbr_stack_state;
637};
638
c1d6f42f
PZ
639#define x86_add_quirk(func_) \
640do { \
641 static struct x86_pmu_quirk __quirk __initdata = { \
642 .func = func_, \
643 }; \
644 __quirk.next = x86_pmu.quirks; \
645 x86_pmu.quirks = &__quirk; \
646} while (0)
647
9a5e3fb5
SE
648/*
649 * x86_pmu flags
650 */
651#define PMU_FL_NO_HT_SHARING 0x1 /* no hyper-threading resource sharing */
652#define PMU_FL_HAS_RSP_1 0x2 /* has 2 equivalent offcore_rsp regs */
6f6539ca 653#define PMU_FL_EXCL_CNTRS 0x4 /* has exclusive counter requirements */
b37609c3 654#define PMU_FL_EXCL_ENABLED 0x8 /* exclusive counter active */
de0428a7 655
3a54aaa0
SE
656#define EVENT_VAR(_id) event_attr_##_id
657#define EVENT_PTR(_id) &event_attr_##_id.attr.attr
658
659#define EVENT_ATTR(_name, _id) \
660static struct perf_pmu_events_attr EVENT_VAR(_id) = { \
661 .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
662 .id = PERF_COUNT_HW_##_id, \
663 .event_str = NULL, \
664};
665
666#define EVENT_ATTR_STR(_name, v, str) \
667static struct perf_pmu_events_attr event_attr_##v = { \
668 .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
669 .id = 0, \
670 .event_str = str, \
671};
672
fc07e9f9
AK
673#define EVENT_ATTR_STR_HT(_name, v, noht, ht) \
674static struct perf_pmu_events_ht_attr event_attr_##v = { \
675 .attr = __ATTR(_name, 0444, events_ht_sysfs_show, NULL),\
676 .id = 0, \
677 .event_str_noht = noht, \
678 .event_str_ht = ht, \
679}
680
de0428a7
KW
681extern struct x86_pmu x86_pmu __read_mostly;
682
e9d7f7cd
YZ
683static inline bool x86_pmu_has_lbr_callstack(void)
684{
685 return x86_pmu.lbr_sel_map &&
686 x86_pmu.lbr_sel_map[PERF_SAMPLE_BRANCH_CALL_STACK_SHIFT] > 0;
687}
688
de0428a7
KW
689DECLARE_PER_CPU(struct cpu_hw_events, cpu_hw_events);
690
691int x86_perf_event_set_period(struct perf_event *event);
692
693/*
694 * Generalized hw caching related hw_event table, filled
695 * in on a per model basis. A value of 0 means
696 * 'not supported', -1 means 'hw_event makes no sense on
697 * this CPU', any other value means the raw hw_event
698 * ID.
699 */
700
701#define C(x) PERF_COUNT_HW_CACHE_##x
702
703extern u64 __read_mostly hw_cache_event_ids
704 [PERF_COUNT_HW_CACHE_MAX]
705 [PERF_COUNT_HW_CACHE_OP_MAX]
706 [PERF_COUNT_HW_CACHE_RESULT_MAX];
707extern u64 __read_mostly hw_cache_extra_regs
708 [PERF_COUNT_HW_CACHE_MAX]
709 [PERF_COUNT_HW_CACHE_OP_MAX]
710 [PERF_COUNT_HW_CACHE_RESULT_MAX];
711
712u64 x86_perf_event_update(struct perf_event *event);
713
de0428a7
KW
714static inline unsigned int x86_pmu_config_addr(int index)
715{
4c1fd17a
JS
716 return x86_pmu.eventsel + (x86_pmu.addr_offset ?
717 x86_pmu.addr_offset(index, true) : index);
de0428a7
KW
718}
719
720static inline unsigned int x86_pmu_event_addr(int index)
721{
4c1fd17a
JS
722 return x86_pmu.perfctr + (x86_pmu.addr_offset ?
723 x86_pmu.addr_offset(index, false) : index);
de0428a7
KW
724}
725
0fbdad07
JS
726static inline int x86_pmu_rdpmc_index(int index)
727{
728 return x86_pmu.rdpmc_index ? x86_pmu.rdpmc_index(index) : index;
729}
730
48070342
AS
731int x86_add_exclusive(unsigned int what);
732
733void x86_del_exclusive(unsigned int what);
734
6b099d9b
AS
735int x86_reserve_hardware(void);
736
737void x86_release_hardware(void);
738
48070342
AS
739void hw_perf_lbr_event_destroy(struct perf_event *event);
740
de0428a7
KW
741int x86_setup_perfctr(struct perf_event *event);
742
743int x86_pmu_hw_config(struct perf_event *event);
744
745void x86_pmu_disable_all(void);
746
747static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc,
748 u64 enable_mask)
749{
1018faa6
JR
750 u64 disable_mask = __this_cpu_read(cpu_hw_events.perf_ctr_virt_mask);
751
de0428a7
KW
752 if (hwc->extra_reg.reg)
753 wrmsrl(hwc->extra_reg.reg, hwc->extra_reg.config);
1018faa6 754 wrmsrl(hwc->config_base, (hwc->config | enable_mask) & ~disable_mask);
de0428a7
KW
755}
756
757void x86_pmu_enable_all(int added);
758
b371b594 759int perf_assign_events(struct event_constraint **constraints, int n,
cc1790cf 760 int wmin, int wmax, int gpmax, int *assign);
de0428a7
KW
761int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign);
762
763void x86_pmu_stop(struct perf_event *event, int flags);
764
765static inline void x86_pmu_disable_event(struct perf_event *event)
766{
767 struct hw_perf_event *hwc = &event->hw;
768
769 wrmsrl(hwc->config_base, hwc->config);
770}
771
772void x86_pmu_enable_event(struct perf_event *event);
773
774int x86_pmu_handle_irq(struct pt_regs *regs);
775
776extern struct event_constraint emptyconstraint;
777
778extern struct event_constraint unconstrained;
779
3e702ff6
SE
780static inline bool kernel_ip(unsigned long ip)
781{
782#ifdef CONFIG_X86_32
783 return ip > PAGE_OFFSET;
784#else
785 return (long)ip < 0;
786#endif
787}
788
d07bdfd3
PZ
789/*
790 * Not all PMUs provide the right context information to place the reported IP
791 * into full context. Specifically segment registers are typically not
792 * supplied.
793 *
794 * Assuming the address is a linear address (it is for IBS), we fake the CS and
795 * vm86 mode using the known zero-based code segment and 'fix up' the registers
796 * to reflect this.
797 *
798 * Intel PEBS/LBR appear to typically provide the effective address, nothing
799 * much we can do about that but pray and treat it like a linear address.
800 */
801static inline void set_linear_ip(struct pt_regs *regs, unsigned long ip)
802{
803 regs->cs = kernel_ip(ip) ? __KERNEL_CS : __USER_CS;
804 if (regs->flags & X86_VM_MASK)
805 regs->flags ^= (PERF_EFLAGS_VM | X86_VM_MASK);
806 regs->ip = ip;
807}
808
0bf79d44 809ssize_t x86_event_sysfs_show(char *page, u64 config, u64 event);
20550a43 810ssize_t intel_event_sysfs_show(char *page, u64 config);
43c032fe 811
47732d88
AK
812struct attribute **merge_attr(struct attribute **a, struct attribute **b);
813
a49ac9f8
HR
814ssize_t events_sysfs_show(struct device *dev, struct device_attribute *attr,
815 char *page);
fc07e9f9
AK
816ssize_t events_ht_sysfs_show(struct device *dev, struct device_attribute *attr,
817 char *page);
a49ac9f8 818
de0428a7
KW
819#ifdef CONFIG_CPU_SUP_AMD
820
821int amd_pmu_init(void);
822
823#else /* CONFIG_CPU_SUP_AMD */
824
825static inline int amd_pmu_init(void)
826{
827 return 0;
828}
829
830#endif /* CONFIG_CPU_SUP_AMD */
831
832#ifdef CONFIG_CPU_SUP_INTEL
833
48070342
AS
834static inline bool intel_pmu_has_bts(struct perf_event *event)
835{
836 if (event->attr.config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS &&
837 !event->attr.freq && event->hw.sample_period == 1)
838 return true;
839
840 return false;
841}
842
de0428a7
KW
843int intel_pmu_save_and_restart(struct perf_event *event);
844
845struct event_constraint *
79cba822
SE
846x86_get_event_constraints(struct cpu_hw_events *cpuc, int idx,
847 struct perf_event *event);
de0428a7
KW
848
849struct intel_shared_regs *allocate_shared_regs(int cpu);
850
851int intel_pmu_init(void);
852
853void init_debug_store_on_cpu(int cpu);
854
855void fini_debug_store_on_cpu(int cpu);
856
857void release_ds_buffers(void);
858
859void reserve_ds_buffers(void);
860
861extern struct event_constraint bts_constraint;
862
863void intel_pmu_enable_bts(u64 config);
864
865void intel_pmu_disable_bts(void);
866
867int intel_pmu_drain_bts_buffer(void);
868
869extern struct event_constraint intel_core2_pebs_event_constraints[];
870
871extern struct event_constraint intel_atom_pebs_event_constraints[];
872
1fa64180
YZ
873extern struct event_constraint intel_slm_pebs_event_constraints[];
874
8b92c3a7
KL
875extern struct event_constraint intel_glm_pebs_event_constraints[];
876
de0428a7
KW
877extern struct event_constraint intel_nehalem_pebs_event_constraints[];
878
879extern struct event_constraint intel_westmere_pebs_event_constraints[];
880
881extern struct event_constraint intel_snb_pebs_event_constraints[];
882
20a36e39
SE
883extern struct event_constraint intel_ivb_pebs_event_constraints[];
884
3044318f
AK
885extern struct event_constraint intel_hsw_pebs_event_constraints[];
886
b3e62463
SE
887extern struct event_constraint intel_bdw_pebs_event_constraints[];
888
9a92e16f
AK
889extern struct event_constraint intel_skl_pebs_event_constraints[];
890
de0428a7
KW
891struct event_constraint *intel_pebs_constraints(struct perf_event *event);
892
893void intel_pmu_pebs_enable(struct perf_event *event);
894
895void intel_pmu_pebs_disable(struct perf_event *event);
896
897void intel_pmu_pebs_enable_all(void);
898
899void intel_pmu_pebs_disable_all(void);
900
9c964efa
YZ
901void intel_pmu_pebs_sched_task(struct perf_event_context *ctx, bool sched_in);
902
de0428a7
KW
903void intel_ds_init(void);
904
2a0ad3b3
YZ
905void intel_pmu_lbr_sched_task(struct perf_event_context *ctx, bool sched_in);
906
19fc9ddd
DCC
907u64 lbr_from_signext_quirk_wr(u64 val);
908
de0428a7
KW
909void intel_pmu_lbr_reset(void);
910
911void intel_pmu_lbr_enable(struct perf_event *event);
912
913void intel_pmu_lbr_disable(struct perf_event *event);
914
1a78d937 915void intel_pmu_lbr_enable_all(bool pmi);
de0428a7
KW
916
917void intel_pmu_lbr_disable_all(void);
918
919void intel_pmu_lbr_read(void);
920
921void intel_pmu_lbr_init_core(void);
922
923void intel_pmu_lbr_init_nhm(void);
924
925void intel_pmu_lbr_init_atom(void);
926
f21d5adc
KL
927void intel_pmu_lbr_init_slm(void);
928
c5cc2cd9
SE
929void intel_pmu_lbr_init_snb(void);
930
e9d7f7cd
YZ
931void intel_pmu_lbr_init_hsw(void);
932
9a92e16f
AK
933void intel_pmu_lbr_init_skl(void);
934
1e7b9390
HC
935void intel_pmu_lbr_init_knl(void);
936
e17dc653
AK
937void intel_pmu_pebs_data_source_nhm(void);
938
60ce0fbd
SE
939int intel_pmu_setup_lbr_filter(struct perf_event *event);
940
52ca9ced
AS
941void intel_pt_interrupt(void);
942
8062382c
AS
943int intel_bts_interrupt(void);
944
945void intel_bts_enable_local(void);
946
947void intel_bts_disable_local(void);
948
de0428a7
KW
949int p4_pmu_init(void);
950
951int p6_pmu_init(void);
952
e717bf4e
VW
953int knc_pmu_init(void);
954
b37609c3
SE
955static inline int is_ht_workaround_enabled(void)
956{
957 return !!(x86_pmu.flags & PMU_FL_EXCL_ENABLED);
958}
47732d88 959
de0428a7
KW
960#else /* CONFIG_CPU_SUP_INTEL */
961
962static inline void reserve_ds_buffers(void)
963{
964}
965
966static inline void release_ds_buffers(void)
967{
968}
969
970static inline int intel_pmu_init(void)
971{
972 return 0;
973}
974
975static inline struct intel_shared_regs *allocate_shared_regs(int cpu)
976{
977 return NULL;
978}
979
cc1790cf
PZ
980static inline int is_ht_workaround_enabled(void)
981{
982 return 0;
983}
de0428a7 984#endif /* CONFIG_CPU_SUP_INTEL */