]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/include/asm/apic.h
x86: remove update_apic from x86_quirks, fix
[mirror_ubuntu-artful-kernel.git] / arch / x86 / include / asm / apic.h
CommitLineData
1965aae3
PA
1#ifndef _ASM_X86_APIC_H
2#define _ASM_X86_APIC_H
67c5fc5c 3
e2780a68 4#include <linux/cpumask.h>
67c5fc5c 5#include <linux/delay.h>
e2780a68 6#include <linux/pm.h>
593f4a78
MR
7
8#include <asm/alternative.h>
e2780a68 9#include <asm/cpufeature.h>
67c5fc5c 10#include <asm/processor.h>
e2780a68
IM
11#include <asm/apicdef.h>
12#include <asm/atomic.h>
13#include <asm/fixmap.h>
14#include <asm/mpspec.h>
67c5fc5c 15#include <asm/system.h>
13c88fb5 16#include <asm/msr.h>
67c5fc5c
TG
17
18#define ARCH_APICTIMER_STOPS_ON_C3 1
19
67c5fc5c
TG
20/*
21 * Debugging macros
22 */
23#define APIC_QUIET 0
24#define APIC_VERBOSE 1
25#define APIC_DEBUG 2
26
27/*
28 * Define the default level of output to be very little
29 * This can be turned up by using apic=verbose for more
30 * information and apic=debug for _lots_ of information.
31 * apic_verbosity is defined in apic.c
32 */
33#define apic_printk(v, s, a...) do { \
34 if ((v) <= apic_verbosity) \
35 printk(s, ##a); \
36 } while (0)
37
38
160d8dac 39#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
67c5fc5c 40extern void generic_apic_probe(void);
160d8dac
IM
41#else
42static inline void generic_apic_probe(void)
43{
44}
45#endif
67c5fc5c
TG
46
47#ifdef CONFIG_X86_LOCAL_APIC
48
baa13188 49extern unsigned int apic_verbosity;
67c5fc5c 50extern int local_apic_timer_c2_ok;
67c5fc5c 51
3c999f14 52extern int disable_apic;
0939e4fd
IM
53
54#ifdef CONFIG_SMP
55extern void __inquire_remote_apic(int apicid);
56#else /* CONFIG_SMP */
57static inline void __inquire_remote_apic(int apicid)
58{
59}
60#endif /* CONFIG_SMP */
61
62static inline void default_inquire_remote_apic(int apicid)
63{
64 if (apic_verbosity >= APIC_DEBUG)
65 __inquire_remote_apic(apicid);
66}
67
67c5fc5c
TG
68/*
69 * Basic functions accessing APICs.
70 */
71#ifdef CONFIG_PARAVIRT
72#include <asm/paravirt.h>
96a388de 73#else
67c5fc5c
TG
74#define setup_boot_clock setup_boot_APIC_clock
75#define setup_secondary_clock setup_secondary_APIC_clock
96a388de 76#endif
67c5fc5c 77
129d8bc8 78#ifdef CONFIG_X86_VSMP
aa7d8e25 79extern int is_vsmp_box(void);
129d8bc8
YL
80#else
81static inline int is_vsmp_box(void)
82{
83 return 0;
84}
85#endif
2b97df06
JS
86extern void xapic_wait_icr_idle(void);
87extern u32 safe_xapic_wait_icr_idle(void);
2b97df06
JS
88extern void xapic_icr_write(u32, u32);
89extern int setup_profiling_timer(unsigned int);
aa7d8e25 90
1b374e4d 91static inline void native_apic_mem_write(u32 reg, u32 v)
67c5fc5c 92{
593f4a78 93 volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
67c5fc5c 94
593f4a78
MR
95 alternative_io("movl %0, %1", "xchgl %0, %1", X86_FEATURE_11AP,
96 ASM_OUTPUT2("=r" (v), "=m" (*addr)),
97 ASM_OUTPUT2("0" (v), "m" (*addr)));
67c5fc5c
TG
98}
99
1b374e4d 100static inline u32 native_apic_mem_read(u32 reg)
67c5fc5c
TG
101{
102 return *((volatile u32 *)(APIC_BASE + reg));
103}
104
c1eeb2de
YL
105extern void native_apic_wait_icr_idle(void);
106extern u32 native_safe_apic_wait_icr_idle(void);
107extern void native_apic_icr_write(u32 low, u32 id);
108extern u64 native_apic_icr_read(void);
109
110#ifdef CONFIG_X86_X2APIC
13c88fb5
SS
111static inline void native_apic_msr_write(u32 reg, u32 v)
112{
113 if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
114 reg == APIC_LVR)
115 return;
116
117 wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
118}
119
120static inline u32 native_apic_msr_read(u32 reg)
121{
122 u32 low, high;
123
124 if (reg == APIC_DFR)
125 return -1;
126
127 rdmsr(APIC_BASE_MSR + (reg >> 4), low, high);
128 return low;
129}
130
c1eeb2de
YL
131static inline void native_x2apic_wait_icr_idle(void)
132{
133 /* no need to wait for icr idle in x2apic */
134 return;
135}
136
137static inline u32 native_safe_x2apic_wait_icr_idle(void)
138{
139 /* no need to wait for icr idle in x2apic */
140 return 0;
141}
142
143static inline void native_x2apic_icr_write(u32 low, u32 id)
144{
145 wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
146}
147
148static inline u64 native_x2apic_icr_read(void)
149{
150 unsigned long val;
151
152 rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
153 return val;
154}
155
ef1f87aa 156extern int x2apic, x2apic_phys;
6e1cb38a
SS
157extern void check_x2apic(void);
158extern void enable_x2apic(void);
159extern void enable_IR_x2apic(void);
160extern void x2apic_icr_write(u32 low, u32 id);
a11b5abe
YL
161static inline int x2apic_enabled(void)
162{
163 int msr, msr2;
164
165 if (!cpu_has_x2apic)
166 return 0;
167
168 rdmsr(MSR_IA32_APICBASE, msr, msr2);
169 if (msr & X2APIC_ENABLE)
170 return 1;
171 return 0;
172}
173#else
06cd9a7d
YL
174static inline void check_x2apic(void)
175{
176}
177static inline void enable_x2apic(void)
178{
179}
180static inline void enable_IR_x2apic(void)
181{
182}
183static inline int x2apic_enabled(void)
184{
185 return 0;
186}
c535b6a1 187#endif
1b374e4d 188
67c5fc5c
TG
189extern int get_physical_broadcast(void);
190
06cd9a7d 191#ifdef CONFIG_X86_X2APIC
89027d35
SS
192static inline void ack_x2APIC_irq(void)
193{
194 /* Docs say use 0 for future compatibility */
195 native_apic_msr_write(APIC_EOI, 0);
196}
197#endif
198
67c5fc5c
TG
199extern int lapic_get_maxlvt(void);
200extern void clear_local_APIC(void);
201extern void connect_bsp_APIC(void);
202extern void disconnect_bsp_APIC(int virt_wire_setup);
203extern void disable_local_APIC(void);
204extern void lapic_shutdown(void);
205extern int verify_local_APIC(void);
206extern void cache_APIC_registers(void);
207extern void sync_Arb_IDs(void);
208extern void init_bsp_APIC(void);
209extern void setup_local_APIC(void);
739f33b3 210extern void end_local_APIC_setup(void);
67c5fc5c 211extern void init_apic_mappings(void);
67c5fc5c
TG
212extern void setup_boot_APIC_clock(void);
213extern void setup_secondary_APIC_clock(void);
214extern int APIC_init_uniprocessor(void);
e9427101 215extern void enable_NMI_through_LVT0(void);
67c5fc5c
TG
216
217/*
218 * On 32bit this is mach-xxx local
219 */
220#ifdef CONFIG_X86_64
8643f9d0 221extern void early_init_lapic_mapping(void);
8fbbc4b4
AK
222extern int apic_is_clustered_box(void);
223#else
224static inline int apic_is_clustered_box(void)
225{
226 return 0;
227}
67c5fc5c
TG
228#endif
229
7b83dae7
RR
230extern u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask);
231extern u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask);
67c5fc5c 232
67c5fc5c
TG
233
234#else /* !CONFIG_X86_LOCAL_APIC */
235static inline void lapic_shutdown(void) { }
236#define local_apic_timer_c2_ok 1
f3294a33 237static inline void init_apic_mappings(void) { }
d3ec5cae 238static inline void disable_local_APIC(void) { }
67c5fc5c
TG
239
240#endif /* !CONFIG_X86_LOCAL_APIC */
241
1f75ed0c
IM
242#ifdef CONFIG_X86_64
243#define SET_APIC_ID(x) (apic->set_apic_id(x))
244#else
245
1f75ed0c
IM
246#endif
247
e2780a68
IM
248/*
249 * Copyright 2004 James Cleverdon, IBM.
250 * Subject to the GNU Public License, v.2
251 *
252 * Generic APIC sub-arch data struct.
253 *
254 * Hacked for x86-64 by James Cleverdon from i386 architecture code by
255 * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
256 * James Cleverdon.
257 */
be163a15 258struct apic {
e2780a68
IM
259 char *name;
260
261 int (*probe)(void);
262 int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
263 int (*apic_id_registered)(void);
264
265 u32 irq_delivery_mode;
266 u32 irq_dest_mode;
267
268 const struct cpumask *(*target_cpus)(void);
269
270 int disable_esr;
271
272 int dest_logical;
273 unsigned long (*check_apicid_used)(physid_mask_t bitmap, int apicid);
274 unsigned long (*check_apicid_present)(int apicid);
275
276 void (*vector_allocation_domain)(int cpu, struct cpumask *retmask);
277 void (*init_apic_ldr)(void);
278
279 physid_mask_t (*ioapic_phys_id_map)(physid_mask_t map);
280
281 void (*setup_apic_routing)(void);
282 int (*multi_timer_check)(int apic, int irq);
283 int (*apicid_to_node)(int logical_apicid);
284 int (*cpu_to_logical_apicid)(int cpu);
285 int (*cpu_present_to_apicid)(int mps_cpu);
286 physid_mask_t (*apicid_to_cpu_present)(int phys_apicid);
287 void (*setup_portio_remap)(void);
288 int (*check_phys_apicid_present)(int boot_cpu_physical_apicid);
289 void (*enable_apic_mode)(void);
290 int (*phys_pkg_id)(int cpuid_apic, int index_msb);
291
292 /*
be163a15 293 * When one of the next two hooks returns 1 the apic
e2780a68
IM
294 * is switched to this. Essentially they are additional
295 * probe functions:
296 */
297 int (*mps_oem_check)(struct mpc_table *mpc, char *oem, char *productid);
298
299 unsigned int (*get_apic_id)(unsigned long x);
300 unsigned long (*set_apic_id)(unsigned int id);
301 unsigned long apic_id_mask;
302
303 unsigned int (*cpu_mask_to_apicid)(const struct cpumask *cpumask);
304 unsigned int (*cpu_mask_to_apicid_and)(const struct cpumask *cpumask,
305 const struct cpumask *andmask);
306
307 /* ipi */
308 void (*send_IPI_mask)(const struct cpumask *mask, int vector);
309 void (*send_IPI_mask_allbutself)(const struct cpumask *mask,
310 int vector);
311 void (*send_IPI_allbutself)(int vector);
312 void (*send_IPI_all)(int vector);
313 void (*send_IPI_self)(int vector);
314
315 /* wakeup_secondary_cpu */
316 int (*wakeup_cpu)(int apicid, unsigned long start_eip);
317
318 int trampoline_phys_low;
319 int trampoline_phys_high;
320
321 void (*wait_for_init_deassert)(atomic_t *deassert);
322 void (*smp_callin_clear_local_apic)(void);
e2780a68
IM
323 void (*inquire_remote_apic)(int apicid);
324
325 /* apic ops */
326 u32 (*read)(u32 reg);
327 void (*write)(u32 reg, u32 v);
328 u64 (*icr_read)(void);
329 void (*icr_write)(u32 low, u32 high);
330 void (*wait_icr_idle)(void);
331 u32 (*safe_wait_icr_idle)(void);
332};
333
0917c01f
IM
334/*
335 * Pointer to the local APIC driver in use on this system (there's
336 * always just one such driver in use - the kernel decides via an
337 * early probing process which one it picks - and then sticks to it):
338 */
be163a15 339extern struct apic *apic;
0917c01f
IM
340
341/*
342 * APIC functionality to boot other CPUs - only used on SMP:
343 */
344#ifdef CONFIG_SMP
2b6163bf
YL
345extern atomic_t init_deasserted;
346extern int wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip);
347extern int wakeup_secondary_cpu_via_init(int apicid, unsigned long start_eip);
0917c01f
IM
348#else
349static inline int
350wakeup_secondary_cpu_via_init(int apicid, unsigned long start_eip)
351{
352 return 0;
353}
354#endif
e2780a68
IM
355
356static inline u32 apic_read(u32 reg)
357{
358 return apic->read(reg);
359}
360
361static inline void apic_write(u32 reg, u32 val)
362{
363 apic->write(reg, val);
364}
365
366static inline u64 apic_icr_read(void)
367{
368 return apic->icr_read();
369}
370
371static inline void apic_icr_write(u32 low, u32 high)
372{
373 apic->icr_write(low, high);
374}
375
376static inline void apic_wait_icr_idle(void)
377{
378 apic->wait_icr_idle();
379}
380
381static inline u32 safe_apic_wait_icr_idle(void)
382{
383 return apic->safe_wait_icr_idle();
384}
385
386
387static inline void ack_APIC_irq(void)
388{
389 /*
390 * ack_APIC_irq() actually gets compiled as a single instruction
391 * ... yummie.
392 */
393
394 /* Docs say use 0 for future compatibility */
395 apic_write(APIC_EOI, 0);
396}
397
398static inline unsigned default_get_apic_id(unsigned long x)
399{
400 unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
401
402 if (APIC_XAPIC(ver))
403 return (x >> 24) & 0xFF;
404 else
405 return (x >> 24) & 0x0F;
406}
407
408/*
409 * Warm reset vector default position:
410 */
411#define DEFAULT_TRAMPOLINE_PHYS_LOW 0x467
412#define DEFAULT_TRAMPOLINE_PHYS_HIGH 0x469
413
2b6163bf 414#ifdef CONFIG_X86_64
be163a15
IM
415extern struct apic apic_flat;
416extern struct apic apic_physflat;
417extern struct apic apic_x2apic_cluster;
418extern struct apic apic_x2apic_phys;
e2780a68
IM
419extern int default_acpi_madt_oem_check(char *, char *);
420
421extern void apic_send_IPI_self(int vector);
422
be163a15 423extern struct apic apic_x2apic_uv_x;
e2780a68
IM
424DECLARE_PER_CPU(int, x2apic_extra_bits);
425
426extern int default_cpu_present_to_apicid(int mps_cpu);
427extern int default_check_phys_apicid_present(int boot_cpu_physical_apicid);
428#endif
429
430static inline void default_wait_for_init_deassert(atomic_t *deassert)
431{
432 while (!atomic_read(deassert))
433 cpu_relax();
434 return;
435}
436
437extern void generic_bigsmp_probe(void);
438
439
440#ifdef CONFIG_X86_LOCAL_APIC
441
442#include <asm/smp.h>
443
444#define APIC_DFR_VALUE (APIC_DFR_FLAT)
445
446static inline const struct cpumask *default_target_cpus(void)
447{
448#ifdef CONFIG_SMP
449 return cpu_online_mask;
450#else
451 return cpumask_of(0);
452#endif
453}
454
455DECLARE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid);
456
457
458static inline unsigned int read_apic_id(void)
459{
460 unsigned int reg;
461
462 reg = apic_read(APIC_ID);
463
464 return apic->get_apic_id(reg);
465}
466
467extern void default_setup_apic_routing(void);
468
469#ifdef CONFIG_X86_32
470/*
471 * Set up the logical destination ID.
472 *
473 * Intel recommends to set DFR, LDR and TPR before enabling
474 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
475 * document number 292116). So here it goes...
476 */
477extern void default_init_apic_ldr(void);
478
479static inline int default_apic_id_registered(void)
480{
481 return physid_isset(read_apic_id(), phys_cpu_present_map);
482}
483
484static inline unsigned int
485default_cpu_mask_to_apicid(const struct cpumask *cpumask)
486{
487 return cpumask_bits(cpumask)[0];
488}
489
490static inline unsigned int
491default_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
492 const struct cpumask *andmask)
493{
494 unsigned long mask1 = cpumask_bits(cpumask)[0];
495 unsigned long mask2 = cpumask_bits(andmask)[0];
496 unsigned long mask3 = cpumask_bits(cpu_online_mask)[0];
497
498 return (unsigned int)(mask1 & mask2 & mask3);
499}
500
501static inline int default_phys_pkg_id(int cpuid_apic, int index_msb)
502{
503 return cpuid_apic >> index_msb;
504}
505
506extern int default_apicid_to_node(int logical_apicid);
507
508#endif
509
510static inline unsigned long default_check_apicid_used(physid_mask_t bitmap, int apicid)
511{
512 return physid_isset(apicid, bitmap);
513}
514
515static inline unsigned long default_check_apicid_present(int bit)
516{
517 return physid_isset(bit, phys_cpu_present_map);
518}
519
520static inline physid_mask_t default_ioapic_phys_id_map(physid_mask_t phys_map)
521{
522 return phys_map;
523}
524
525/* Mapping from cpu number to logical apicid */
526static inline int default_cpu_to_logical_apicid(int cpu)
527{
528 return 1 << cpu;
529}
530
531static inline int __default_cpu_present_to_apicid(int mps_cpu)
532{
533 if (mps_cpu < nr_cpu_ids && cpu_present(mps_cpu))
534 return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
535 else
536 return BAD_APICID;
537}
538
539static inline int
540__default_check_phys_apicid_present(int boot_cpu_physical_apicid)
541{
542 return physid_isset(boot_cpu_physical_apicid, phys_cpu_present_map);
543}
544
545#ifdef CONFIG_X86_32
546static inline int default_cpu_present_to_apicid(int mps_cpu)
547{
548 return __default_cpu_present_to_apicid(mps_cpu);
549}
550
551static inline int
552default_check_phys_apicid_present(int boot_cpu_physical_apicid)
553{
554 return __default_check_phys_apicid_present(boot_cpu_physical_apicid);
555}
556#else
557extern int default_cpu_present_to_apicid(int mps_cpu);
558extern int default_check_phys_apicid_present(int boot_cpu_physical_apicid);
559#endif
560
561static inline physid_mask_t default_apicid_to_cpu_present(int phys_apicid)
562{
563 return physid_mask_of_physid(phys_apicid);
564}
565
566#endif /* CONFIG_X86_LOCAL_APIC */
567
2f205bc4
IM
568#ifdef CONFIG_X86_32
569extern u8 cpu_2_logical_apicid[NR_CPUS];
570#endif
571
1965aae3 572#endif /* _ASM_X86_APIC_H */