]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/x86/include/asm/intel-mid.h
x86/mm: Simplify p[g4um]d_page() macros
[mirror_ubuntu-bionic-kernel.git] / arch / x86 / include / asm / intel-mid.h
CommitLineData
af2730f6 1/*
05454c26 2 * intel-mid.h: Intel MID specific setup code
af2730f6
JP
3 *
4 * (C) Copyright 2009 Intel Corporation
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; version 2
9 * of the License.
10 */
05454c26
KS
11#ifndef _ASM_X86_INTEL_MID_H
12#define _ASM_X86_INTEL_MID_H
c20b5c33
FT
13
14#include <linux/sfi.h>
5823d089 15#include <linux/pci.h>
40a96d54 16#include <linux/platform_device.h>
c20b5c33 17
712b6aa8 18extern int intel_mid_pci_init(void);
5823d089 19extern int intel_mid_pci_set_power_state(struct pci_dev *pdev, pci_power_t state);
e8a6123e 20extern pci_power_t intel_mid_pci_get_power_state(struct pci_dev *pdev);
5823d089 21
bda7b072
AS
22extern void intel_mid_pwr_power_off(void);
23
5823d089
AS
24#define INTEL_MID_PWR_LSS_OFFSET 4
25#define INTEL_MID_PWR_LSS_TYPE (1 << 7)
26
27extern int intel_mid_pwr_get_lss_id(struct pci_dev *pdev);
28
40a96d54 29extern int get_gpio_by_name(const char *name);
7309282c 30extern int __init sfi_parse_mrtc(struct sfi_table_header *table);
aeedb370 31extern int __init sfi_parse_mtmr(struct sfi_table_header *table);
7309282c
FT
32extern int sfi_mrtc_num;
33extern struct sfi_rtc_table_entry sfi_mrtc_array[];
af2730f6 34
49c72a0a
KS
35/*
36 * Here defines the array of devices platform data that IAFW would export
37 * through SFI "DEVS" table, we use name and type to match the device and
38 * its platform data.
39 */
40struct devs_id {
41 char name[SFI_NAME_LEN + 1];
42 u8 type;
43 u8 delay;
a01b3391 44 u8 msic;
49c72a0a 45 void *(*get_platform_data)(void *info);
49c72a0a
KS
46};
47
06a3fcc4
AS
48#define sfi_device(i) \
49 static const struct devs_id *const __intel_mid_sfi_##i##_dev __used \
40a96d54
DC
50 __attribute__((__section__(".x86_intel_mid_dev.init"))) = &i
51
05f310e2
AS
52/**
53* struct mid_sd_board_info - template for SD device creation
54* @name: identifies the driver
55* @bus_num: board-specific identifier for a given SD controller
56* @max_clk: the maximum frequency device supports
57* @platform_data: the particular data stored there is driver-specific
58*/
59struct mid_sd_board_info {
60 char name[SFI_NAME_LEN];
61 int bus_num;
62 unsigned short addr;
63 u32 max_clk;
64 void *platform_data;
65};
66
a0c173bd
JP
67/*
68 * Medfield is the follow-up of Moorestown, it combines two chip solution into
69 * one. Other than that it also added always-on and constant tsc and lapic
70 * timers. Medfield is the platform name, and the chip name is called Penwell
71 * we treat Medfield/Penwell as a variant of Moorestown. Penwell can be
72 * identified via MSRs.
73 */
712b6aa8 74enum intel_mid_cpu_type {
1a8359e4 75 /* 1 was Moorestown */
712b6aa8 76 INTEL_MID_CPU_CHIP_PENWELL = 2,
85611e3f 77 INTEL_MID_CPU_CHIP_CLOVERVIEW,
bc20aa48 78 INTEL_MID_CPU_CHIP_TANGIER,
a0c173bd
JP
79};
80
712b6aa8 81extern enum intel_mid_cpu_type __intel_mid_cpu_chip;
35d47699 82
85611e3f
KS
83/**
84 * struct intel_mid_ops - Interface between intel-mid & sub archs
85 * @arch_setup: arch_setup function to re-initialize platform
06a3fcc4 86 * structures (x86_init, x86_platform_init)
85611e3f
KS
87 *
88 * This structure can be extended if any new interface is required
89 * between intel-mid & its sub arch files.
90 */
91struct intel_mid_ops {
92 void (*arch_setup)(void);
93};
94
95/* Helper API's for INTEL_MID_OPS_INIT */
06a3fcc4
AS
96#define DECLARE_INTEL_MID_OPS_INIT(cpuname, cpuid) \
97 [cpuid] = get_##cpuname##_ops
85611e3f
KS
98
99/* Maximum number of CPU ops */
06a3fcc4 100#define MAX_CPU_OPS(a) (sizeof(a)/sizeof(void *))
85611e3f
KS
101
102/*
103 * For every new cpu addition, a weak get_<cpuname>_ops() function needs be
104 * declared in arch/x86/platform/intel_mid/intel_mid_weak_decls.h.
105 */
06a3fcc4
AS
106#define INTEL_MID_OPS_INIT { \
107 DECLARE_INTEL_MID_OPS_INIT(penwell, INTEL_MID_CPU_CHIP_PENWELL), \
108 DECLARE_INTEL_MID_OPS_INIT(cloverview, INTEL_MID_CPU_CHIP_CLOVERVIEW), \
109 DECLARE_INTEL_MID_OPS_INIT(tangier, INTEL_MID_CPU_CHIP_TANGIER) \
85611e3f
KS
110};
111
35d47699
MN
112#ifdef CONFIG_X86_INTEL_MID
113
712b6aa8 114static inline enum intel_mid_cpu_type intel_mid_identify_cpu(void)
a75af580 115{
712b6aa8 116 return __intel_mid_cpu_chip;
a75af580
PA
117}
118
40a96d54
DC
119static inline bool intel_mid_has_msic(void)
120{
121 return (intel_mid_identify_cpu() == INTEL_MID_CPU_CHIP_PENWELL);
122}
123
35d47699
MN
124#else /* !CONFIG_X86_INTEL_MID */
125
06a3fcc4
AS
126#define intel_mid_identify_cpu() 0
127#define intel_mid_has_msic() 0
35d47699
MN
128
129#endif /* !CONFIG_X86_INTEL_MID */
130
712b6aa8
KS
131enum intel_mid_timer_options {
132 INTEL_MID_TIMER_DEFAULT,
133 INTEL_MID_TIMER_APBT_ONLY,
134 INTEL_MID_TIMER_LAPIC_APBT,
a0c173bd
JP
135};
136
712b6aa8 137extern enum intel_mid_timer_options intel_mid_timer_options;
14671386 138
0a915326
DB
139/*
140 * Penwell uses spread spectrum clock, so the freq number is not exactly
141 * the same as reported by MSR based on SDM.
142 */
06a3fcc4
AS
143#define FSB_FREQ_83SKU 83200
144#define FSB_FREQ_100SKU 99840
145#define FSB_FREQ_133SKU 133000
85611e3f 146
06a3fcc4
AS
147#define FSB_FREQ_167SKU 167000
148#define FSB_FREQ_200SKU 200000
149#define FSB_FREQ_267SKU 267000
150#define FSB_FREQ_333SKU 333000
151#define FSB_FREQ_400SKU 400000
85611e3f
KS
152
153/* Bus Select SoC Fuse value */
06a3fcc4
AS
154#define BSEL_SOC_FUSE_MASK 0x7
155/* FSB 133MHz */
156#define BSEL_SOC_FUSE_001 0x1
157/* FSB 100MHz */
158#define BSEL_SOC_FUSE_101 0x5
159/* FSB 83MHz */
160#define BSEL_SOC_FUSE_111 0x7
0a915326 161
06a3fcc4
AS
162#define SFI_MTMR_MAX_NUM 8
163#define SFI_MRTC_MAX 8
16ab5395 164
1da4b1c6
FT
165extern void intel_scu_devices_create(void);
166extern void intel_scu_devices_destroy(void);
167
7309282c 168/* VRTC timer */
06a3fcc4
AS
169#define MRST_VRTC_MAP_SZ 1024
170/* #define MRST_VRTC_PGOFFSET 0xc00 */
7309282c 171
712b6aa8 172extern void intel_mid_rtc_init(void);
7309282c 173
06a3fcc4
AS
174/* The offset for the mapping of global gpio pin to irq */
175#define INTEL_MID_IRQ_OFFSET 0x100
40a96d54 176
05454c26 177#endif /* _ASM_X86_INTEL_MID_H */