]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/x86/include/asm/io_apic.h
x86, apic: Mask IO-APIC and PIC unconditionally on LAPIC resume
[mirror_ubuntu-bionic-kernel.git] / arch / x86 / include / asm / io_apic.h
CommitLineData
1965aae3
PA
1#ifndef _ASM_X86_IO_APIC_H
2#define _ASM_X86_IO_APIC_H
e1d91978 3
a1a33fa3 4#include <linux/types.h>
e1d91978
TG
5#include <asm/mpspec.h>
6#include <asm/apicdef.h>
9d6a4d08 7#include <asm/irq_vectors.h>
4a8e2a31 8#include <asm/x86_init.h>
e1d91978
TG
9/*
10 * Intel IO-APIC support for SMP and UP systems.
11 *
12 * Copyright (C) 1997, 1998, 1999, 2000 Ingo Molnar
13 */
14
d3f020d2
CG
15/* I/O Unit Redirection Table */
16#define IO_APIC_REDIR_VECTOR_MASK 0x000FF
17#define IO_APIC_REDIR_DEST_LOGICAL 0x00800
18#define IO_APIC_REDIR_DEST_PHYSICAL 0x00000
19#define IO_APIC_REDIR_SEND_PENDING (1 << 12)
20#define IO_APIC_REDIR_REMOTE_IRR (1 << 14)
21#define IO_APIC_REDIR_LEVEL_TRIGGER (1 << 15)
22#define IO_APIC_REDIR_MASKED (1 << 16)
23
e1d91978
TG
24/*
25 * The structure of the IO-APIC:
26 */
27union IO_APIC_reg_00 {
28 u32 raw;
29 struct {
30 u32 __reserved_2 : 14,
31 LTS : 1,
32 delivery_type : 1,
33 __reserved_1 : 8,
34 ID : 8;
35 } __attribute__ ((packed)) bits;
36};
37
38union IO_APIC_reg_01 {
39 u32 raw;
40 struct {
41 u32 version : 8,
42 __reserved_2 : 7,
43 PRQ : 1,
44 entries : 8,
45 __reserved_1 : 8;
46 } __attribute__ ((packed)) bits;
47};
48
49union IO_APIC_reg_02 {
50 u32 raw;
51 struct {
52 u32 __reserved_2 : 24,
53 arbitration : 4,
54 __reserved_1 : 4;
55 } __attribute__ ((packed)) bits;
56};
57
58union IO_APIC_reg_03 {
59 u32 raw;
60 struct {
61 u32 boot_DT : 1,
62 __reserved_1 : 31;
63 } __attribute__ ((packed)) bits;
64};
65
e1d91978
TG
66struct IO_APIC_route_entry {
67 __u32 vector : 8,
68 delivery_mode : 3, /* 000: FIXED
69 * 001: lowest prio
70 * 111: ExtINT
71 */
72 dest_mode : 1, /* 0: physical, 1: logical */
73 delivery_status : 1,
74 polarity : 1,
75 irr : 1,
76 trigger : 1, /* 0: edge, 1: level */
77 mask : 1, /* 0: enabled, 1: disabled */
78 __reserved_2 : 15;
79
e1d91978
TG
80 __u32 __reserved_3 : 24,
81 dest : 8;
e1d91978 82} __attribute__ ((packed));
e1d91978 83
89027d35
SS
84struct IR_IO_APIC_route_entry {
85 __u64 vector : 8,
86 zero : 3,
87 index2 : 1,
88 delivery_status : 1,
89 polarity : 1,
90 irr : 1,
91 trigger : 1,
92 mask : 1,
93 reserved : 31,
94 format : 1,
95 index : 15;
e1d91978
TG
96} __attribute__ ((packed));
97
abb00522
TG
98#define IOAPIC_AUTO -1
99#define IOAPIC_EDGE 0
100#define IOAPIC_LEVEL 1
101
e1d91978
TG
102#ifdef CONFIG_X86_IO_APIC
103
104/*
105 * # of IO-APICs and # of IRQ routing registers
106 */
107extern int nr_ioapics;
e1d91978 108
d5371430
SS
109extern int mpc_ioapic_id(int ioapic);
110extern unsigned int mpc_ioapic_addr(int ioapic);
c040aaeb 111extern struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int ioapic);
a1a33fa3 112
d5371430 113#define MP_MAX_IOAPIC_PIN 127
e1d91978
TG
114
115/* # of MP IRQ source entries */
116extern int mp_irq_entries;
117
118/* MP IRQ source entries */
c2c21745 119extern struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
e1d91978
TG
120
121/* non-0 if default (table-less) MP configuration */
122extern int mpc_default_type;
123
124/* Older SiS APIC requires we rewrite the index register */
125extern int sis_apic_bug;
126
127/* 1 if "noapic" boot option passed */
128extern int skip_ioapic_setup;
129
a9322f64
SA
130/* 1 if "noapic" boot option passed */
131extern int noioapicquirk;
132
9197979b
SA
133/* -1 if "noapic" boot option passed */
134extern int noioapicreroute;
135
35542c5e
MR
136/* 1 if the timer IRQ uses the '8259A Virtual Wire' mode */
137extern int timer_through_8259;
138
e1d91978
TG
139/*
140 * If we use the IO-APIC for IRQ routing, disable automatic
141 * assignment of PCI IRQ's.
142 */
143#define io_apic_assign_pci_irqs \
144 (mp_irq_entries && !skip_ioapic_setup && io_apic_irqs)
145
e5198075
YL
146struct io_apic_irq_attr;
147extern int io_apic_set_pci_routing(struct device *dev, int irq,
148 struct io_apic_irq_attr *irq_attr);
18dce6ba 149void setup_IO_APIC_irq_extra(u32 gsi);
857fdc53 150extern void ioapic_insert_resources(void);
e1d91978 151
20443598 152int io_apic_setup_irq_pin_once(unsigned int irq, int node, struct io_apic_irq_attr *attr);
ff973d04 153
31dce14a
SS
154extern int save_ioapic_entries(void);
155extern void mask_ioapic_entries(void);
156extern int restore_ioapic_entries(void);
4dc2f96c 157
7b586d71 158extern int get_nr_irqs_gsi(void);
9d6a4d08 159
de934103 160extern void setup_ioapic_ids_from_mpc(void);
a38c5380 161extern void setup_ioapic_ids_from_mpc_nocheck(void);
2a4ab640
FT
162
163struct mp_ioapic_gsi{
eddb0c55
EB
164 u32 gsi_base;
165 u32 gsi_end;
2a4ab640
FT
166};
167extern struct mp_ioapic_gsi mp_gsi_routing[];
a4384df3 168extern u32 gsi_top;
eddb0c55
EB
169int mp_find_ioapic(u32 gsi);
170int mp_find_ioapic_pin(int ioapic, u32 gsi);
2a4ab640 171void __init mp_register_ioapic(int id, u32 address, u32 gsi_base);
05ddafb1 172extern void __init pre_init_apic_IRQ0(void);
2a4ab640 173
2d8009ba
FT
174extern void mp_save_irq(struct mpc_intsrc *m);
175
7167d08e
HK
176extern void disable_ioapic_support(void);
177
4a8e2a31
KRW
178extern void __init native_io_apic_init_mappings(void);
179extern unsigned int native_io_apic_read(unsigned int apic, unsigned int reg);
180extern void native_io_apic_write(unsigned int apic, unsigned int reg, unsigned int val);
181extern void native_io_apic_modify(unsigned int apic, unsigned int reg, unsigned int val);
182
183static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
184{
185 return x86_io_apic_ops.read(apic, reg);
186}
187
188static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
189{
190 x86_io_apic_ops.write(apic, reg, value);
191}
192static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
193{
194 x86_io_apic_ops.modify(apic, reg, value);
195}
e1d91978 196#else /* !CONFIG_X86_IO_APIC */
78f28b7c 197
e1d91978 198#define io_apic_assign_pci_irqs 0
de934103 199#define setup_ioapic_ids_from_mpc x86_init_noop
35542c5e 200static const int timer_through_8259 = 0;
857fdc53 201static inline void ioapic_insert_resources(void) { }
a4384df3 202#define gsi_top (NR_IRQS_LEGACY)
eddb0c55 203static inline int mp_find_ioapic(u32 gsi) { return 0; }
78f28b7c 204
4966e1af
JP
205struct io_apic_irq_attr;
206static inline int io_apic_set_pci_routing(struct device *dev, int irq,
207 struct io_apic_irq_attr *irq_attr) { return 0; }
7d0f1926 208
31dce14a 209static inline int save_ioapic_entries(void)
7d0f1926
HK
210{
211 return -ENOMEM;
212}
213
31dce14a
SS
214static inline void mask_ioapic_entries(void) { }
215static inline int restore_ioapic_entries(void)
7d0f1926
HK
216{
217 return -ENOMEM;
218}
219
b6a1432d 220static inline void mp_save_irq(struct mpc_intsrc *m) { };
7167d08e 221static inline void disable_ioapic_support(void) { }
4a8e2a31
KRW
222#define native_io_apic_init_mappings NULL
223#define native_io_apic_read NULL
224#define native_io_apic_write NULL
225#define native_io_apic_modify NULL
96a388de 226#endif
e1d91978 227
1965aae3 228#endif /* _ASM_X86_IO_APIC_H */