]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/include/asm/kvm_emulate.h
kvm: svm: Use the hardware provided GPA instead of page walk
[mirror_ubuntu-artful-kernel.git] / arch / x86 / include / asm / kvm_emulate.h
CommitLineData
6aa8b732
AK
1/******************************************************************************
2 * x86_emulate.h
3 *
4 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
5 *
6 * Copyright (c) 2005 Keir Fraser
7 *
8 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
9 */
10
1965aae3
PA
11#ifndef _ASM_X86_KVM_X86_EMULATE_H
12#define _ASM_X86_KVM_X86_EMULATE_H
6aa8b732 13
38ba30ba
GN
14#include <asm/desc_defs.h>
15
6aa8b732 16struct x86_emulate_ctxt;
c4f035c6
AK
17enum x86_intercept;
18enum x86_intercept_stage;
6aa8b732 19
da9cb575
AK
20struct x86_exception {
21 u8 vector;
22 bool error_code_valid;
23 u16 error_code;
6389ee94
AK
24 bool nested_page_fault;
25 u64 address; /* cr2 or nested page fault gpa */
da9cb575
AK
26};
27
8a76d7f2
JR
28/*
29 * This struct is used to carry enough information from the instruction
30 * decoder to main KVM so that a decision can be made whether the
31 * instruction needs to be intercepted or not.
32 */
33struct x86_instruction_info {
34 u8 intercept; /* which intercept */
35 u8 rep_prefix; /* rep prefix? */
36 u8 modrm_mod; /* mod part of modrm */
37 u8 modrm_reg; /* index of register used */
38 u8 modrm_rm; /* rm part of modrm */
39 u64 src_val; /* value of source operand */
6cbc5f5a 40 u64 dst_val; /* value of destination operand */
8a76d7f2
JR
41 u8 src_bytes; /* size of source operand */
42 u8 dst_bytes; /* size of destination operand */
43 u8 ad_bytes; /* size of src/dst address */
44 u64 next_rip; /* rip following the instruction */
45};
46
6aa8b732
AK
47/*
48 * x86_emulate_ops:
49 *
50 * These operations represent the instruction emulator's interface to memory.
51 * There are two categories of operation: those that act on ordinary memory
52 * regions (*_std), and those that act on memory regions known to require
53 * special treatment or emulation (*_emulated).
54 *
55 * The emulator assumes that an instruction accesses only one 'emulated memory'
56 * location, that this location is the given linear faulting address (cr2), and
57 * that this is one of the instruction's data operands. Instruction fetches and
58 * stack operations are assumed never to access emulated memory. The emulator
59 * automatically deduces which operand of a string-move operation is accessing
60 * emulated memory, and assumes that the other operand accesses normal memory.
61 *
62 * NOTES:
63 * 1. The emulator isn't very smart about emulated vs. standard memory.
64 * 'Emulated memory' access addresses should be checked for sanity.
65 * 'Normal memory' accesses may fault, and the caller must arrange to
66 * detect and handle reentrancy into the emulator via recursive faults.
67 * Accesses may be unaligned and may cross page boundaries.
68 * 2. If the access fails (cannot emulate, or a standard access faults) then
69 * it is up to the memop to propagate the fault to the guest VM via
70 * some out-of-band mechanism, unknown to the emulator. The memop signals
71 * failure by returning X86EMUL_PROPAGATE_FAULT to the emulator, which will
72 * then immediately bail.
73 * 3. Valid access sizes are 1, 2, 4 and 8 bytes. On x86/32 systems only
74 * cmpxchg8b_emulated need support 8-byte accesses.
75 * 4. The emulator cannot handle 64-bit mode emulation on an x86/32 system.
76 */
77/* Access completed successfully: continue emulation as normal. */
78#define X86EMUL_CONTINUE 0
79/* Access is unhandleable: bail from emulation and return error to caller. */
80#define X86EMUL_UNHANDLEABLE 1
81/* Terminate emulation but return success to the caller. */
82#define X86EMUL_PROPAGATE_FAULT 2 /* propagate a generated fault to guest */
e680080e
GN
83#define X86EMUL_RETRY_INSTR 3 /* retry the instruction for some reason */
84#define X86EMUL_CMPXCHG_FAILED 4 /* cmpxchg did not see expected value */
c3cd7ffa 85#define X86EMUL_IO_NEEDED 5 /* IO is needed to complete emulation */
c4f035c6 86#define X86EMUL_INTERCEPTED 6 /* Intercepted by nested VMCB/VMCS */
e680080e 87
6aa8b732 88struct x86_emulate_ops {
dd856efa
AK
89 /*
90 * read_gpr: read a general purpose register (rax - r15)
91 *
92 * @reg: gpr number.
93 */
94 ulong (*read_gpr)(struct x86_emulate_ctxt *ctxt, unsigned reg);
95 /*
96 * write_gpr: write a general purpose register (rax - r15)
97 *
98 * @reg: gpr number.
99 * @val: value to write.
100 */
101 void (*write_gpr)(struct x86_emulate_ctxt *ctxt, unsigned reg, ulong val);
6aa8b732
AK
102 /*
103 * read_std: Read bytes of standard (non-emulated/special) memory.
1871c602 104 * Used for descriptor reading.
6aa8b732
AK
105 * @addr: [IN ] Linear address from which to read.
106 * @val: [OUT] Value read from memory, zero-extended to 'u_long'.
107 * @bytes: [IN ] Number of bytes to read from memory.
108 */
0f65dd70
AK
109 int (*read_std)(struct x86_emulate_ctxt *ctxt,
110 unsigned long addr, void *val,
111 unsigned int bytes,
bcc55cba 112 struct x86_exception *fault);
1871c602 113
7a036a6f
RK
114 /*
115 * read_phys: Read bytes of standard (non-emulated/special) memory.
116 * Used for descriptor reading.
117 * @addr: [IN ] Physical address from which to read.
118 * @val: [OUT] Value read from memory.
119 * @bytes: [IN ] Number of bytes to read from memory.
120 */
121 int (*read_phys)(struct x86_emulate_ctxt *ctxt, unsigned long addr,
122 void *val, unsigned int bytes);
123
2dafc6c2
GN
124 /*
125 * write_std: Write bytes of standard (non-emulated/special) memory.
126 * Used for descriptor writing.
127 * @addr: [IN ] Linear address to which to write.
128 * @val: [OUT] Value write to memory, zero-extended to 'u_long'.
129 * @bytes: [IN ] Number of bytes to write to memory.
130 */
0f65dd70
AK
131 int (*write_std)(struct x86_emulate_ctxt *ctxt,
132 unsigned long addr, void *val, unsigned int bytes,
bcc55cba 133 struct x86_exception *fault);
1871c602
GN
134 /*
135 * fetch: Read bytes of standard (non-emulated/special) memory.
136 * Used for instruction fetch.
137 * @addr: [IN ] Linear address from which to read.
138 * @val: [OUT] Value read from memory, zero-extended to 'u_long'.
139 * @bytes: [IN ] Number of bytes to read from memory.
140 */
0f65dd70
AK
141 int (*fetch)(struct x86_emulate_ctxt *ctxt,
142 unsigned long addr, void *val, unsigned int bytes,
bcc55cba 143 struct x86_exception *fault);
6aa8b732
AK
144
145 /*
146 * read_emulated: Read bytes from emulated/special memory area.
147 * @addr: [IN ] Linear address from which to read.
148 * @val: [OUT] Value read from memory, zero-extended to 'u_long'.
149 * @bytes: [IN ] Number of bytes to read from memory.
150 */
0f65dd70
AK
151 int (*read_emulated)(struct x86_emulate_ctxt *ctxt,
152 unsigned long addr, void *val, unsigned int bytes,
153 struct x86_exception *fault);
6aa8b732
AK
154
155 /*
0d178975 156 * write_emulated: Write bytes to emulated/special memory area.
6aa8b732
AK
157 * @addr: [IN ] Linear address to which to write.
158 * @val: [IN ] Value to write to memory (low-order bytes used as
159 * required).
160 * @bytes: [IN ] Number of bytes to write to memory.
161 */
0f65dd70
AK
162 int (*write_emulated)(struct x86_emulate_ctxt *ctxt,
163 unsigned long addr, const void *val,
0c7825e6 164 unsigned int bytes,
0f65dd70 165 struct x86_exception *fault);
6aa8b732
AK
166
167 /*
168 * cmpxchg_emulated: Emulate an atomic (LOCKed) CMPXCHG operation on an
169 * emulated/special memory area.
170 * @addr: [IN ] Linear address to access.
171 * @old: [IN ] Value expected to be current at @addr.
172 * @new: [IN ] Value to write to @addr.
173 * @bytes: [IN ] Number of bytes to access using CMPXCHG.
174 */
0f65dd70
AK
175 int (*cmpxchg_emulated)(struct x86_emulate_ctxt *ctxt,
176 unsigned long addr,
0c7825e6
JP
177 const void *old,
178 const void *new,
179 unsigned int bytes,
0f65dd70 180 struct x86_exception *fault);
3cb16fe7 181 void (*invlpg)(struct x86_emulate_ctxt *ctxt, ulong addr);
cf8f70bf 182
ca1d4a9e
AK
183 int (*pio_in_emulated)(struct x86_emulate_ctxt *ctxt,
184 int size, unsigned short port, void *val,
185 unsigned int count);
cf8f70bf 186
ca1d4a9e
AK
187 int (*pio_out_emulated)(struct x86_emulate_ctxt *ctxt,
188 int size, unsigned short port, const void *val,
189 unsigned int count);
cf8f70bf 190
1aa36616
AK
191 bool (*get_segment)(struct x86_emulate_ctxt *ctxt, u16 *selector,
192 struct desc_struct *desc, u32 *base3, int seg);
193 void (*set_segment)(struct x86_emulate_ctxt *ctxt, u16 selector,
194 struct desc_struct *desc, u32 base3, int seg);
4bff1e86
AK
195 unsigned long (*get_cached_segment_base)(struct x86_emulate_ctxt *ctxt,
196 int seg);
197 void (*get_gdt)(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt);
198 void (*get_idt)(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt);
1ac9d0cf
AK
199 void (*set_gdt)(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt);
200 void (*set_idt)(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt);
717746e3
AK
201 ulong (*get_cr)(struct x86_emulate_ctxt *ctxt, int cr);
202 int (*set_cr)(struct x86_emulate_ctxt *ctxt, int cr, ulong val);
203 int (*cpl)(struct x86_emulate_ctxt *ctxt);
204 int (*get_dr)(struct x86_emulate_ctxt *ctxt, int dr, ulong *dest);
205 int (*set_dr)(struct x86_emulate_ctxt *ctxt, int dr, ulong value);
64d60670
PB
206 u64 (*get_smbase)(struct x86_emulate_ctxt *ctxt);
207 void (*set_smbase)(struct x86_emulate_ctxt *ctxt, u64 smbase);
717746e3
AK
208 int (*set_msr)(struct x86_emulate_ctxt *ctxt, u32 msr_index, u64 data);
209 int (*get_msr)(struct x86_emulate_ctxt *ctxt, u32 msr_index, u64 *pdata);
67f4d428 210 int (*check_pmc)(struct x86_emulate_ctxt *ctxt, u32 pmc);
222d21aa 211 int (*read_pmc)(struct x86_emulate_ctxt *ctxt, u32 pmc, u64 *pdata);
6c3287f7 212 void (*halt)(struct x86_emulate_ctxt *ctxt);
bcaf5cc5 213 void (*wbinvd)(struct x86_emulate_ctxt *ctxt);
d6aa1000 214 int (*fix_hypercall)(struct x86_emulate_ctxt *ctxt);
5037f6f3
AK
215 void (*get_fpu)(struct x86_emulate_ctxt *ctxt); /* disables preempt */
216 void (*put_fpu)(struct x86_emulate_ctxt *ctxt); /* reenables preempt */
2953538e 217 int (*intercept)(struct x86_emulate_ctxt *ctxt,
8a76d7f2 218 struct x86_instruction_info *info,
c4f035c6 219 enum x86_intercept_stage stage);
bdb42f5a 220
0017f93a
AK
221 void (*get_cpuid)(struct x86_emulate_ctxt *ctxt,
222 u32 *eax, u32 *ebx, u32 *ecx, u32 *edx);
801806d9 223 void (*set_nmi_mask)(struct x86_emulate_ctxt *ctxt, bool masked);
6aa8b732
AK
224};
225
1253791d
AK
226typedef u32 __attribute__((vector_size(16))) sse128_t;
227
e4e03ded
LV
228/* Type, address-of, and value of an instruction's operand. */
229struct operand {
b3356bf0 230 enum { OP_REG, OP_MEM, OP_MEM_STR, OP_IMM, OP_XMM, OP_MM, OP_NONE } type;
e4e03ded 231 unsigned int bytes;
b3356bf0 232 unsigned int count;
16518d5a
AK
233 union {
234 unsigned long orig_val;
235 u64 orig_val64;
236 };
1a6440ae
AK
237 union {
238 unsigned long *reg;
90de84f5
AK
239 struct segmented_address {
240 ulong ea;
241 unsigned seg;
242 } mem;
1253791d 243 unsigned xmm;
cbe2c9d3 244 unsigned mm;
1a6440ae 245 } addr;
414e6277
GN
246 union {
247 unsigned long val;
16518d5a 248 u64 val64;
54cfdb3e 249 char valptr[sizeof(sse128_t)];
1253791d 250 sse128_t vec_val;
cbe2c9d3 251 u64 mm_val;
b3356bf0 252 void *data;
414e6277 253 };
e4e03ded
LV
254};
255
62266869
AK
256struct fetch_cache {
257 u8 data[15];
17052f16
PB
258 u8 *ptr;
259 u8 *end;
62266869
AK
260};
261
7b262e90
GN
262struct read_cache {
263 u8 data[1024];
264 unsigned long pos;
265 unsigned long end;
266};
267
9d1b39a9
GN
268/* Execution mode, passed to the emulator. */
269enum x86emul_mode {
270 X86EMUL_MODE_REAL, /* Real mode. */
271 X86EMUL_MODE_VM86, /* Virtual 8086 mode. */
272 X86EMUL_MODE_PROT16, /* 16-bit protected mode. */
273 X86EMUL_MODE_PROT32, /* 32-bit protected mode. */
274 X86EMUL_MODE_PROT64, /* 64-bit (long) mode. */
275};
276
a584539b
PB
277/* These match some of the HF_* flags defined in kvm_host.h */
278#define X86EMUL_GUEST_MASK (1 << 5) /* VCPU is in guest-mode */
64d60670
PB
279#define X86EMUL_SMM_MASK (1 << 6)
280#define X86EMUL_SMM_INSIDE_NMI_MASK (1 << 7)
a584539b 281
9dac77fa 282struct x86_emulate_ctxt {
0225fb50 283 const struct x86_emulate_ops *ops;
9dac77fa
AK
284
285 /* Register state before/after emulation. */
286 unsigned long eflags;
287 unsigned long eip; /* eip before instruction emulation */
288 /* Emulated execution mode, represented by an X86EMUL_MODE value. */
9d1b39a9 289 enum x86emul_mode mode;
9dac77fa
AK
290
291 /* interruptibility state, as a result of execution of STI or MOV SS */
292 int interruptibility;
a584539b 293 int emul_flags;
9dac77fa 294
9dac77fa 295 bool perm_ok; /* do not check permissions if true */
b51e974f 296 bool ud; /* inject an #UD if host doesn't support insn */
9dac77fa
AK
297
298 bool have_exception;
299 struct x86_exception exception;
300
1ce19dc1
BP
301 /*
302 * decode cache
303 */
304
305 /* current opcode length in bytes */
306 u8 opcode_len;
e4e03ded 307 u8 b;
c4f035c6 308 u8 intercept;
e4e03ded
LV
309 u8 op_bytes;
310 u8 ad_bytes;
311 struct operand src;
0dc8d10f 312 struct operand src2;
e4e03ded 313 struct operand dst;
ef65c889 314 int (*execute)(struct x86_emulate_ctxt *ctxt);
d09beabd 315 int (*check_perm)(struct x86_emulate_ctxt *ctxt);
41061cdb
BD
316 /*
317 * The following six fields are cleared together,
318 * the rest are initialized unconditionally in x86_decode_insn
319 * or elsewhere
320 */
c44b4c6a
BD
321 bool rip_relative;
322 u8 rex_prefix;
323 u8 lock_prefix;
324 u8 rep_prefix;
c44b4c6a
BD
325 /* bitmaps of registers in _regs[] that can be read */
326 u32 regs_valid;
327 /* bitmaps of registers in _regs[] that have been written */
328 u32 regs_dirty;
e4e03ded
LV
329 /* modrm */
330 u8 modrm;
331 u8 modrm_mod;
332 u8 modrm_reg;
333 u8 modrm_rm;
09ee57cd 334 u8 modrm_seg;
573e80fe 335 u8 seg_override;
c44b4c6a 336 u64 d;
36dd9bb5 337 unsigned long _eip;
cbd27ee7 338 struct operand memop;
b5c9ff73 339 /* Fields above regs are cleared together. */
dd856efa 340 unsigned long _regs[NR_VCPU_REGS];
f09ed83e 341 struct operand *memopp;
62266869 342 struct fetch_cache fetch;
7b262e90 343 struct read_cache io_read;
9de41573 344 struct read_cache mem_read;
e4e03ded
LV
345};
346
90e0a28f 347/* Repeat String Operation Prefix */
1d6b114f
AK
348#define REPE_PREFIX 0xf3
349#define REPNE_PREFIX 0xf2
90e0a28f 350
c2226fc9
SB
351/* CPUID vendors */
352#define X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx 0x68747541
353#define X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx 0x444d4163
354#define X86EMUL_CPUID_VENDOR_AuthenticAMD_edx 0x69746e65
355
356#define X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx 0x69444d41
357#define X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx 0x21726574
358#define X86EMUL_CPUID_VENDOR_AMDisbetterI_edx 0x74656273
359
360#define X86EMUL_CPUID_VENDOR_GenuineIntel_ebx 0x756e6547
361#define X86EMUL_CPUID_VENDOR_GenuineIntel_ecx 0x6c65746e
362#define X86EMUL_CPUID_VENDOR_GenuineIntel_edx 0x49656e69
363
c4f035c6 364enum x86_intercept_stage {
40e19b51 365 X86_ICTP_NONE = 0, /* Allow zero-init to not match anything */
c4f035c6
AK
366 X86_ICPT_PRE_EXCEPT,
367 X86_ICPT_POST_EXCEPT,
368 X86_ICPT_POST_MEMACCESS,
369};
370
371enum x86_intercept {
372 x86_intercept_none,
cfec82cb
JR
373 x86_intercept_cr_read,
374 x86_intercept_cr_write,
375 x86_intercept_clts,
3c6e276f
AK
376 x86_intercept_lmsw,
377 x86_intercept_smsw,
3b88e41a
JR
378 x86_intercept_dr_read,
379 x86_intercept_dr_write,
3c6e276f
AK
380 x86_intercept_lidt,
381 x86_intercept_sidt,
382 x86_intercept_lgdt,
383 x86_intercept_sgdt,
384 x86_intercept_lldt,
385 x86_intercept_sldt,
386 x86_intercept_ltr,
387 x86_intercept_str,
388 x86_intercept_rdtsc,
389 x86_intercept_rdpmc,
390 x86_intercept_pushf,
391 x86_intercept_popf,
392 x86_intercept_cpuid,
393 x86_intercept_rsm,
394 x86_intercept_iret,
395 x86_intercept_intn,
396 x86_intercept_invd,
397 x86_intercept_pause,
398 x86_intercept_hlt,
399 x86_intercept_invlpg,
400 x86_intercept_invlpga,
401 x86_intercept_vmrun,
402 x86_intercept_vmload,
403 x86_intercept_vmsave,
404 x86_intercept_vmmcall,
405 x86_intercept_stgi,
406 x86_intercept_clgi,
407 x86_intercept_skinit,
408 x86_intercept_rdtscp,
409 x86_intercept_icebp,
410 x86_intercept_wbinvd,
411 x86_intercept_monitor,
412 x86_intercept_mwait,
8061252e
JR
413 x86_intercept_rdmsr,
414 x86_intercept_wrmsr,
f6511935
JR
415 x86_intercept_in,
416 x86_intercept_ins,
417 x86_intercept_out,
418 x86_intercept_outs,
c4f035c6
AK
419
420 nr_x86_intercepts
421};
422
6aa8b732 423/* Host execution mode. */
d73fa29a 424#if defined(CONFIG_X86_32)
6aa8b732 425#define X86EMUL_MODE_HOST X86EMUL_MODE_PROT32
05b3e0c2 426#elif defined(CONFIG_X86_64)
6aa8b732
AK
427#define X86EMUL_MODE_HOST X86EMUL_MODE_PROT64
428#endif
429
dc25e89e 430int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len);
1cb3f3ae 431bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt);
d2ddd1c4
GN
432#define EMULATION_FAILED -1
433#define EMULATION_OK 0
434#define EMULATION_RESTART 1
775fde86 435#define EMULATION_INTERCEPTED 2
1498507a 436void init_decode_cache(struct x86_emulate_ctxt *ctxt);
9aabc88f 437int x86_emulate_insn(struct x86_emulate_ctxt *ctxt);
38ba30ba 438int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
7f3d35fd 439 u16 tss_selector, int idt_index, int reason,
e269fb21 440 bool has_error_code, u32 error_code);
7b105ca2 441int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq);
dd856efa
AK
442void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt);
443void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt);
0f89b207 444bool emulator_can_use_gpa(struct x86_emulate_ctxt *ctxt);
dd856efa 445
1965aae3 446#endif /* _ASM_X86_KVM_X86_EMULATE_H */