]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/include/asm/kvm_host.h
KVM: x86: dynamic kvm_apic_map
[mirror_ubuntu-artful-kernel.git] / arch / x86 / include / asm / kvm_host.h
CommitLineData
a656c8ef 1/*
043405e1
CO
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This header defines architecture specific interfaces, x86 version
5 *
6 * This work is licensed under the terms of the GNU GPL, version 2. See
7 * the COPYING file in the top-level directory.
8 *
9 */
10
1965aae3
PA
11#ifndef _ASM_X86_KVM_HOST_H
12#define _ASM_X86_KVM_HOST_H
043405e1 13
34c16eec
ZX
14#include <linux/types.h>
15#include <linux/mm.h>
e930bffe 16#include <linux/mmu_notifier.h>
229456fc 17#include <linux/tracepoint.h>
f5f48ee1 18#include <linux/cpumask.h>
f5132b01 19#include <linux/irq_work.h>
34c16eec
ZX
20
21#include <linux/kvm.h>
22#include <linux/kvm_para.h>
edf88417 23#include <linux/kvm_types.h>
f5132b01 24#include <linux/perf_event.h>
d828199e
MT
25#include <linux/pvclock_gtod.h>
26#include <linux/clocksource.h>
87276880 27#include <linux/irqbypass.h>
5c919412 28#include <linux/hyperv.h>
34c16eec 29
50d0a0f9 30#include <asm/pvclock-abi.h>
e01a1b57 31#include <asm/desc.h>
0bed3b56 32#include <asm/mtrr.h>
9962d032 33#include <asm/msr-index.h>
3ee89722 34#include <asm/asm.h>
21ebbeda 35#include <asm/kvm_page_track.h>
e01a1b57 36
cbf64358 37#define KVM_MAX_VCPUS 255
757883de 38#define KVM_SOFT_MAX_VCPUS 240
1d4e7e3c 39#define KVM_USER_MEM_SLOTS 509
0743247f
AW
40/* memory slots that are not exposed to userspace */
41#define KVM_PRIVATE_MEM_SLOTS 3
bbacc0c1 42#define KVM_MEM_SLOTS_NUM (KVM_USER_MEM_SLOTS + KVM_PRIVATE_MEM_SLOTS)
93a5cef0 43
69a9f69b 44#define KVM_PIO_PAGE_OFFSET 1
542472b5 45#define KVM_COALESCED_MMIO_PAGE_OFFSET 2
14ebda33 46#define KVM_HALT_POLL_NS_DEFAULT 400000
69a9f69b 47
8175e5b7
AG
48#define KVM_IRQCHIP_NUM_PINS KVM_IOAPIC_NUM_PINS
49
2860c4b1
PB
50/* x86-specific vcpu->requests bit members */
51#define KVM_REQ_MIGRATE_TIMER 8
52#define KVM_REQ_REPORT_TPR_ACCESS 9
53#define KVM_REQ_TRIPLE_FAULT 10
54#define KVM_REQ_MMU_SYNC 11
55#define KVM_REQ_CLOCK_UPDATE 12
56#define KVM_REQ_DEACTIVATE_FPU 13
57#define KVM_REQ_EVENT 14
58#define KVM_REQ_APF_HALT 15
59#define KVM_REQ_STEAL_UPDATE 16
60#define KVM_REQ_NMI 17
61#define KVM_REQ_PMU 18
62#define KVM_REQ_PMI 19
63#define KVM_REQ_SMI 20
64#define KVM_REQ_MASTERCLOCK_UPDATE 21
65#define KVM_REQ_MCLOCK_INPROGRESS 22
66#define KVM_REQ_SCAN_IOAPIC 23
67#define KVM_REQ_GLOBAL_CLOCK_UPDATE 24
68#define KVM_REQ_APIC_PAGE_RELOAD 25
69#define KVM_REQ_HV_CRASH 26
70#define KVM_REQ_IOAPIC_EOI_EXIT 27
71#define KVM_REQ_HV_RESET 28
72#define KVM_REQ_HV_EXIT 29
73#define KVM_REQ_HV_STIMER 30
74
cfec82cb
JR
75#define CR0_RESERVED_BITS \
76 (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
77 | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
78 | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
79
346874c9 80#define CR3_L_MODE_RESERVED_BITS 0xFFFFFF0000000000ULL
cfaa790a 81#define CR3_PCID_INVD BIT_64(63)
cfec82cb
JR
82#define CR4_RESERVED_BITS \
83 (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
84 | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
ad756a16 85 | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR | X86_CR4_PCIDE \
afcbf13f 86 | X86_CR4_OSXSAVE | X86_CR4_SMEP | X86_CR4_FSGSBASE \
b9baba86
HH
87 | X86_CR4_OSXMMEXCPT | X86_CR4_VMXE | X86_CR4_SMAP \
88 | X86_CR4_PKE))
cfec82cb
JR
89
90#define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
91
92
cd6e8f87 93
cd6e8f87 94#define INVALID_PAGE (~(hpa_t)0)
dd180b3e
XG
95#define VALID_PAGE(x) ((x) != INVALID_PAGE)
96
cd6e8f87
ZX
97#define UNMAPPED_GVA (~(gpa_t)0)
98
ec04b260 99/* KVM Hugepage definitions for x86 */
04326caa 100#define KVM_NR_PAGE_SIZES 3
82855413
JR
101#define KVM_HPAGE_GFN_SHIFT(x) (((x) - 1) * 9)
102#define KVM_HPAGE_SHIFT(x) (PAGE_SHIFT + KVM_HPAGE_GFN_SHIFT(x))
ec04b260
JR
103#define KVM_HPAGE_SIZE(x) (1UL << KVM_HPAGE_SHIFT(x))
104#define KVM_HPAGE_MASK(x) (~(KVM_HPAGE_SIZE(x) - 1))
105#define KVM_PAGES_PER_HPAGE(x) (KVM_HPAGE_SIZE(x) / PAGE_SIZE)
05da4558 106
6d9d41e5
CD
107static inline gfn_t gfn_to_index(gfn_t gfn, gfn_t base_gfn, int level)
108{
109 /* KVM_HPAGE_GFN_SHIFT(PT_PAGE_TABLE_LEVEL) must be 0. */
110 return (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
111 (base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
112}
113
d657a98e
ZX
114#define KVM_PERMILLE_MMU_PAGES 20
115#define KVM_MIN_ALLOC_MMU_PAGES 64
1ae0a13d
DE
116#define KVM_MMU_HASH_SHIFT 10
117#define KVM_NUM_MMU_PAGES (1 << KVM_MMU_HASH_SHIFT)
d657a98e
ZX
118#define KVM_MIN_FREE_MMU_PAGES 5
119#define KVM_REFILL_PAGES 25
73c1160c 120#define KVM_MAX_CPUID_ENTRIES 80
0bed3b56 121#define KVM_NR_FIXED_MTRR_REGION 88
0d234daf 122#define KVM_NR_VAR_MTRR 8
d657a98e 123
af585b92
GN
124#define ASYNC_PF_PER_VCPU 64
125
5fdbf976 126enum kvm_reg {
2b3ccfa0
ZX
127 VCPU_REGS_RAX = 0,
128 VCPU_REGS_RCX = 1,
129 VCPU_REGS_RDX = 2,
130 VCPU_REGS_RBX = 3,
131 VCPU_REGS_RSP = 4,
132 VCPU_REGS_RBP = 5,
133 VCPU_REGS_RSI = 6,
134 VCPU_REGS_RDI = 7,
135#ifdef CONFIG_X86_64
136 VCPU_REGS_R8 = 8,
137 VCPU_REGS_R9 = 9,
138 VCPU_REGS_R10 = 10,
139 VCPU_REGS_R11 = 11,
140 VCPU_REGS_R12 = 12,
141 VCPU_REGS_R13 = 13,
142 VCPU_REGS_R14 = 14,
143 VCPU_REGS_R15 = 15,
144#endif
5fdbf976 145 VCPU_REGS_RIP,
2b3ccfa0
ZX
146 NR_VCPU_REGS
147};
148
6de4f3ad
AK
149enum kvm_reg_ex {
150 VCPU_EXREG_PDPTR = NR_VCPU_REGS,
aff48baa 151 VCPU_EXREG_CR3,
6de12732 152 VCPU_EXREG_RFLAGS,
2fb92db1 153 VCPU_EXREG_SEGMENTS,
6de4f3ad
AK
154};
155
2b3ccfa0 156enum {
81609e3e 157 VCPU_SREG_ES,
2b3ccfa0 158 VCPU_SREG_CS,
81609e3e 159 VCPU_SREG_SS,
2b3ccfa0 160 VCPU_SREG_DS,
2b3ccfa0
ZX
161 VCPU_SREG_FS,
162 VCPU_SREG_GS,
2b3ccfa0
ZX
163 VCPU_SREG_TR,
164 VCPU_SREG_LDTR,
165};
166
56e82318 167#include <asm/kvm_emulate.h>
2b3ccfa0 168
d657a98e
ZX
169#define KVM_NR_MEM_OBJS 40
170
42dbaa5a
JK
171#define KVM_NR_DB_REGS 4
172
173#define DR6_BD (1 << 13)
174#define DR6_BS (1 << 14)
6f43ed01
NA
175#define DR6_RTM (1 << 16)
176#define DR6_FIXED_1 0xfffe0ff0
177#define DR6_INIT 0xffff0ff0
178#define DR6_VOLATILE 0x0001e00f
42dbaa5a
JK
179
180#define DR7_BP_EN_MASK 0x000000ff
181#define DR7_GE (1 << 9)
182#define DR7_GD (1 << 13)
183#define DR7_FIXED_1 0x00000400
6f43ed01 184#define DR7_VOLATILE 0xffff2bff
42dbaa5a 185
c205fb7d
NA
186#define PFERR_PRESENT_BIT 0
187#define PFERR_WRITE_BIT 1
188#define PFERR_USER_BIT 2
189#define PFERR_RSVD_BIT 3
190#define PFERR_FETCH_BIT 4
be94f6b7 191#define PFERR_PK_BIT 5
c205fb7d
NA
192
193#define PFERR_PRESENT_MASK (1U << PFERR_PRESENT_BIT)
194#define PFERR_WRITE_MASK (1U << PFERR_WRITE_BIT)
195#define PFERR_USER_MASK (1U << PFERR_USER_BIT)
196#define PFERR_RSVD_MASK (1U << PFERR_RSVD_BIT)
197#define PFERR_FETCH_MASK (1U << PFERR_FETCH_BIT)
be94f6b7 198#define PFERR_PK_MASK (1U << PFERR_PK_BIT)
c205fb7d 199
41383771
GN
200/* apic attention bits */
201#define KVM_APIC_CHECK_VAPIC 0
ae7a2a3f
MT
202/*
203 * The following bit is set with PV-EOI, unset on EOI.
204 * We detect PV-EOI changes by guest by comparing
205 * this bit with PV-EOI in guest memory.
206 * See the implementation in apic_update_pv_eoi.
207 */
208#define KVM_APIC_PV_EOI_PENDING 1
41383771 209
d84f1e07
FW
210struct kvm_kernel_irq_routing_entry;
211
d657a98e
ZX
212/*
213 * We don't want allocation failures within the mmu code, so we preallocate
214 * enough memory for a single page fault in a cache.
215 */
216struct kvm_mmu_memory_cache {
217 int nobjs;
218 void *objects[KVM_NR_MEM_OBJS];
219};
220
21ebbeda
XG
221/*
222 * the pages used as guest page table on soft mmu are tracked by
223 * kvm_memory_slot.arch.gfn_track which is 16 bits, so the role bits used
224 * by indirect shadow page can not be more than 15 bits.
225 *
226 * Currently, we used 14 bits that are @level, @cr4_pae, @quadrant, @access,
227 * @nxe, @cr0_wp, @smep_andnot_wp and @smap_andnot_wp.
228 */
d657a98e
ZX
229union kvm_mmu_page_role {
230 unsigned word;
231 struct {
7d76b4d3 232 unsigned level:4;
5b7e0102 233 unsigned cr4_pae:1;
7d76b4d3 234 unsigned quadrant:2;
f6e2c02b 235 unsigned direct:1;
7d76b4d3 236 unsigned access:3;
2e53d63a 237 unsigned invalid:1;
9645bb56 238 unsigned nxe:1;
3dbe1415 239 unsigned cr0_wp:1;
411c588d 240 unsigned smep_andnot_wp:1;
0be0226f 241 unsigned smap_andnot_wp:1;
699023e2
PB
242 unsigned :8;
243
244 /*
245 * This is left at the top of the word so that
246 * kvm_memslots_for_spte_role can extract it with a
247 * simple shift. While there is room, give it a whole
248 * byte so it is also faster to load it from memory.
249 */
250 unsigned smm:8;
d657a98e
ZX
251 };
252};
253
018aabb5
TY
254struct kvm_rmap_head {
255 unsigned long val;
256};
257
d657a98e
ZX
258struct kvm_mmu_page {
259 struct list_head link;
260 struct hlist_node hash_link;
261
262 /*
263 * The following two entries are used to key the shadow page in the
264 * hash table.
265 */
266 gfn_t gfn;
267 union kvm_mmu_page_role role;
268
269 u64 *spt;
270 /* hold the gfn of each spte inside spt */
271 gfn_t *gfns;
4731d4c7 272 bool unsync;
0571d366 273 int root_count; /* Currently serving as active root */
60c8aec6 274 unsigned int unsync_children;
018aabb5 275 struct kvm_rmap_head parent_ptes; /* rmap pointers to parent sptes */
f6f8adee
XG
276
277 /* The page is obsolete if mmu_valid_gen != kvm->arch.mmu_valid_gen. */
5304b8d3 278 unsigned long mmu_valid_gen;
f6f8adee 279
0074ff63 280 DECLARE_BITMAP(unsync_child_bitmap, 512);
c2a2ac2b
XG
281
282#ifdef CONFIG_X86_32
accaefe0
XG
283 /*
284 * Used out of the mmu-lock to avoid reading spte values while an
285 * update is in progress; see the comments in __get_spte_lockless().
286 */
c2a2ac2b
XG
287 int clear_spte_count;
288#endif
289
0cbf8e43 290 /* Number of writes since the last time traversal visited this page. */
e5691a81 291 atomic_t write_flooding_count;
d657a98e
ZX
292};
293
1c08364c
AK
294struct kvm_pio_request {
295 unsigned long count;
1c08364c
AK
296 int in;
297 int port;
298 int size;
1c08364c
AK
299};
300
a0a64f50
XG
301struct rsvd_bits_validate {
302 u64 rsvd_bits_mask[2][4];
303 u64 bad_mt_xwr;
304};
305
d657a98e
ZX
306/*
307 * x86 supports 3 paging modes (4-level 64-bit, 3-level 64-bit, and 2-level
308 * 32-bit). The kvm_mmu structure abstracts the details of the current mmu
309 * mode.
310 */
311struct kvm_mmu {
f43addd4 312 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long root);
5777ed34 313 unsigned long (*get_cr3)(struct kvm_vcpu *vcpu);
e4e517b4 314 u64 (*get_pdptr)(struct kvm_vcpu *vcpu, int index);
78b2c54a
XG
315 int (*page_fault)(struct kvm_vcpu *vcpu, gva_t gva, u32 err,
316 bool prefault);
6389ee94
AK
317 void (*inject_page_fault)(struct kvm_vcpu *vcpu,
318 struct x86_exception *fault);
1871c602 319 gpa_t (*gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t gva, u32 access,
ab9ae313 320 struct x86_exception *exception);
54987b7a
PB
321 gpa_t (*translate_gpa)(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
322 struct x86_exception *exception);
e8bc217a 323 int (*sync_page)(struct kvm_vcpu *vcpu,
a4a8e6f7 324 struct kvm_mmu_page *sp);
a7052897 325 void (*invlpg)(struct kvm_vcpu *vcpu, gva_t gva);
0f53b5b1 326 void (*update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
7c562522 327 u64 *spte, const void *pte);
d657a98e
ZX
328 hpa_t root_hpa;
329 int root_level;
330 int shadow_root_level;
a770f6f2 331 union kvm_mmu_page_role base_role;
c5a78f2b 332 bool direct_map;
d657a98e 333
97d64b78
AK
334 /*
335 * Bitmap; bit set = permission fault
336 * Byte index: page fault error code [4:1]
337 * Bit index: pte permissions in ACC_* format
338 */
339 u8 permissions[16];
340
2d344105
HH
341 /*
342 * The pkru_mask indicates if protection key checks are needed. It
343 * consists of 16 domains indexed by page fault error code bits [4:1],
344 * with PFEC.RSVD replaced by ACC_USER_MASK from the page tables.
345 * Each domain has 2 bits which are ANDed with AD and WD from PKRU.
346 */
347 u32 pkru_mask;
348
d657a98e 349 u64 *pae_root;
81407ca5 350 u64 *lm_root;
c258b62b
XG
351
352 /*
353 * check zero bits on shadow page table entries, these
354 * bits include not only hardware reserved bits but also
355 * the bits spte never used.
356 */
357 struct rsvd_bits_validate shadow_zero_check;
358
a0a64f50 359 struct rsvd_bits_validate guest_rsvd_check;
ff03a073 360
6bb69c9b
PB
361 /* Can have large pages at levels 2..last_nonleaf_level-1. */
362 u8 last_nonleaf_level;
6fd01b71 363
2d48a985
JR
364 bool nx;
365
ff03a073 366 u64 pdptrs[4]; /* pae */
d657a98e
ZX
367};
368
f5132b01
GN
369enum pmc_type {
370 KVM_PMC_GP = 0,
371 KVM_PMC_FIXED,
372};
373
374struct kvm_pmc {
375 enum pmc_type type;
376 u8 idx;
377 u64 counter;
378 u64 eventsel;
379 struct perf_event *perf_event;
380 struct kvm_vcpu *vcpu;
381};
382
383struct kvm_pmu {
384 unsigned nr_arch_gp_counters;
385 unsigned nr_arch_fixed_counters;
386 unsigned available_event_types;
387 u64 fixed_ctr_ctrl;
388 u64 global_ctrl;
389 u64 global_status;
390 u64 global_ovf_ctrl;
391 u64 counter_bitmask[2];
392 u64 global_ctrl_mask;
103af0a9 393 u64 reserved_bits;
f5132b01 394 u8 version;
15c7ad51
RR
395 struct kvm_pmc gp_counters[INTEL_PMC_MAX_GENERIC];
396 struct kvm_pmc fixed_counters[INTEL_PMC_MAX_FIXED];
f5132b01
GN
397 struct irq_work irq_work;
398 u64 reprogram_pmi;
399};
400
25462f7f
WH
401struct kvm_pmu_ops;
402
360b948d
PB
403enum {
404 KVM_DEBUGREG_BP_ENABLED = 1,
c77fb5fe 405 KVM_DEBUGREG_WONT_EXIT = 2,
ae561ede 406 KVM_DEBUGREG_RELOAD = 4,
360b948d
PB
407};
408
86fd5270
XG
409struct kvm_mtrr_range {
410 u64 base;
411 u64 mask;
19efffa2 412 struct list_head node;
86fd5270
XG
413};
414
70109e7d 415struct kvm_mtrr {
86fd5270 416 struct kvm_mtrr_range var_ranges[KVM_NR_VAR_MTRR];
70109e7d 417 mtrr_type fixed_ranges[KVM_NR_FIXED_MTRR_REGION];
10fac2dc 418 u64 deftype;
19efffa2
XG
419
420 struct list_head head;
70109e7d
XG
421};
422
1f4b34f8
AS
423/* Hyper-V SynIC timer */
424struct kvm_vcpu_hv_stimer {
425 struct hrtimer timer;
426 int index;
427 u64 config;
428 u64 count;
429 u64 exp_time;
430 struct hv_message msg;
431 bool msg_pending;
432};
433
5c919412
AS
434/* Hyper-V synthetic interrupt controller (SynIC)*/
435struct kvm_vcpu_hv_synic {
436 u64 version;
437 u64 control;
438 u64 msg_page;
439 u64 evt_page;
440 atomic64_t sint[HV_SYNIC_SINT_COUNT];
441 atomic_t sint_to_gsi[HV_SYNIC_SINT_COUNT];
442 DECLARE_BITMAP(auto_eoi_bitmap, 256);
443 DECLARE_BITMAP(vec_bitmap, 256);
444 bool active;
445};
446
e83d5887
AS
447/* Hyper-V per vcpu emulation context */
448struct kvm_vcpu_hv {
449 u64 hv_vapic;
9eec50b8 450 s64 runtime_offset;
5c919412 451 struct kvm_vcpu_hv_synic synic;
db397571 452 struct kvm_hyperv_exit exit;
1f4b34f8
AS
453 struct kvm_vcpu_hv_stimer stimer[HV_SYNIC_STIMER_COUNT];
454 DECLARE_BITMAP(stimer_pending_bitmap, HV_SYNIC_STIMER_COUNT);
e83d5887
AS
455};
456
ad312c7c 457struct kvm_vcpu_arch {
5fdbf976
MT
458 /*
459 * rip and regs accesses must go through
460 * kvm_{register,rip}_{read,write} functions.
461 */
462 unsigned long regs[NR_VCPU_REGS];
463 u32 regs_avail;
464 u32 regs_dirty;
34c16eec
ZX
465
466 unsigned long cr0;
e8467fda 467 unsigned long cr0_guest_owned_bits;
34c16eec
ZX
468 unsigned long cr2;
469 unsigned long cr3;
470 unsigned long cr4;
fc78f519 471 unsigned long cr4_guest_owned_bits;
34c16eec 472 unsigned long cr8;
1371d904 473 u32 hflags;
f6801dff 474 u64 efer;
34c16eec
ZX
475 u64 apic_base;
476 struct kvm_lapic *apic; /* kernel irqchip context */
d62caabb 477 bool apicv_active;
6308630b 478 DECLARE_BITMAP(ioapic_handled_vectors, 256);
41383771 479 unsigned long apic_attention;
e1035715 480 int32_t apic_arb_prio;
34c16eec 481 int mp_state;
34c16eec 482 u64 ia32_misc_enable_msr;
64d60670 483 u64 smbase;
b209749f 484 bool tpr_access_reporting;
20300099 485 u64 ia32_xss;
34c16eec 486
14dfe855
JR
487 /*
488 * Paging state of the vcpu
489 *
490 * If the vcpu runs in guest mode with two level paging this still saves
491 * the paging mode of the l1 guest. This context is always used to
492 * handle faults.
493 */
34c16eec 494 struct kvm_mmu mmu;
8df25a32 495
6539e738
JR
496 /*
497 * Paging state of an L2 guest (used for nested npt)
498 *
499 * This context will save all necessary information to walk page tables
500 * of the an L2 guest. This context is only initialized for page table
501 * walking and not for faulting since we never handle l2 page faults on
502 * the host.
503 */
504 struct kvm_mmu nested_mmu;
505
14dfe855
JR
506 /*
507 * Pointer to the mmu context currently used for
508 * gva_to_gpa translations.
509 */
510 struct kvm_mmu *walk_mmu;
511
53c07b18 512 struct kvm_mmu_memory_cache mmu_pte_list_desc_cache;
34c16eec
ZX
513 struct kvm_mmu_memory_cache mmu_page_cache;
514 struct kvm_mmu_memory_cache mmu_page_header_cache;
515
98918833 516 struct fpu guest_fpu;
2acf923e 517 u64 xcr0;
d7876f1b 518 u64 guest_supported_xcr0;
4344ee98 519 u32 guest_xstate_size;
34c16eec 520
34c16eec
ZX
521 struct kvm_pio_request pio;
522 void *pio_data;
523
66fd3f7f
GN
524 u8 event_exit_inst_len;
525
298101da
AK
526 struct kvm_queued_exception {
527 bool pending;
528 bool has_error_code;
ce7ddec4 529 bool reinject;
298101da
AK
530 u8 nr;
531 u32 error_code;
532 } exception;
533
937a7eae
AK
534 struct kvm_queued_interrupt {
535 bool pending;
66fd3f7f 536 bool soft;
937a7eae
AK
537 u8 nr;
538 } interrupt;
539
34c16eec
ZX
540 int halt_request; /* real mode on Intel only */
541
542 int cpuid_nent;
07716717 543 struct kvm_cpuid_entry2 cpuid_entries[KVM_MAX_CPUID_ENTRIES];
5a4f55cd
EK
544
545 int maxphyaddr;
546
34c16eec
ZX
547 /* emulate context */
548
549 struct x86_emulate_ctxt emulate_ctxt;
7ae441ea
GN
550 bool emulate_regs_need_sync_to_vcpu;
551 bool emulate_regs_need_sync_from_vcpu;
716d51ab 552 int (*complete_userspace_io)(struct kvm_vcpu *vcpu);
18068523
GOC
553
554 gpa_t time;
50d0a0f9 555 struct pvclock_vcpu_time_info hv_clock;
e48672fa 556 unsigned int hw_tsc_khz;
0b79459b
AH
557 struct gfn_to_hva_cache pv_time;
558 bool pv_time_enabled;
51d59c6b
MT
559 /* set guest stopped flag in pvclock flags field */
560 bool pvclock_set_guest_stopped_request;
c9aaa895
GC
561
562 struct {
563 u64 msr_val;
564 u64 last_steal;
c9aaa895
GC
565 struct gfn_to_hva_cache stime;
566 struct kvm_steal_time steal;
567 } st;
568
1d5f066e 569 u64 last_guest_tsc;
6f526ec5 570 u64 last_host_tsc;
0dd6a6ed 571 u64 tsc_offset_adjustment;
e26101b1
ZA
572 u64 this_tsc_nsec;
573 u64 this_tsc_write;
0d3da0d2 574 u64 this_tsc_generation;
c285545f 575 bool tsc_catchup;
cc578287
ZA
576 bool tsc_always_catchup;
577 s8 virtual_tsc_shift;
578 u32 virtual_tsc_mult;
579 u32 virtual_tsc_khz;
ba904635 580 s64 ia32_tsc_adjust_msr;
ad721883 581 u64 tsc_scaling_ratio;
3419ffc8 582
7460fb4a
AK
583 atomic_t nmi_queued; /* unprocessed asynchronous NMIs */
584 unsigned nmi_pending; /* NMI queued after currently running handler */
585 bool nmi_injected; /* Trying to inject an NMI this entry */
f077825a 586 bool smi_pending; /* SMI queued after currently running handler */
9ba075a6 587
70109e7d 588 struct kvm_mtrr mtrr_state;
7cb060a9 589 u64 pat;
42dbaa5a 590
360b948d 591 unsigned switch_db_regs;
42dbaa5a
JK
592 unsigned long db[KVM_NR_DB_REGS];
593 unsigned long dr6;
594 unsigned long dr7;
595 unsigned long eff_db[KVM_NR_DB_REGS];
c8639010 596 unsigned long guest_debug_dr7;
890ca9ae
HY
597
598 u64 mcg_cap;
599 u64 mcg_status;
600 u64 mcg_ctl;
c45dcc71 601 u64 mcg_ext_ctl;
890ca9ae 602 u64 *mce_banks;
94fe45da 603
bebb106a
XG
604 /* Cache MMIO info */
605 u64 mmio_gva;
606 unsigned access;
607 gfn_t mmio_gfn;
56f17dd3 608 u64 mmio_gen;
bebb106a 609
f5132b01
GN
610 struct kvm_pmu pmu;
611
94fe45da 612 /* used for guest single stepping over the given code position */
94fe45da 613 unsigned long singlestep_rip;
f92653ee 614
e83d5887 615 struct kvm_vcpu_hv hyperv;
f5f48ee1
SY
616
617 cpumask_var_t wbinvd_dirty_mask;
af585b92 618
1cb3f3ae
XG
619 unsigned long last_retry_eip;
620 unsigned long last_retry_addr;
621
af585b92
GN
622 struct {
623 bool halted;
624 gfn_t gfns[roundup_pow_of_two(ASYNC_PF_PER_VCPU)];
344d9588
GN
625 struct gfn_to_hva_cache data;
626 u64 msr_val;
7c90705b 627 u32 id;
6adba527 628 bool send_user_only;
af585b92 629 } apf;
2b036c6b
BO
630
631 /* OSVW MSRs (AMD only) */
632 struct {
633 u64 length;
634 u64 status;
635 } osvw;
ae7a2a3f
MT
636
637 struct {
638 u64 msr_val;
639 struct gfn_to_hva_cache data;
640 } pv_eoi;
93c05d3e
XG
641
642 /*
643 * Indicate whether the access faults on its page table in guest
644 * which is set when fix page fault and used to detect unhandeable
645 * instruction.
646 */
647 bool write_fault_to_shadow_pgtable;
25d92081
YZ
648
649 /* set at EPT violation at this point */
650 unsigned long exit_qualification;
6aef266c
SV
651
652 /* pv related host specific info */
653 struct {
654 bool pv_unhalted;
655 } pv;
7543a635
SR
656
657 int pending_ioapic_eoi;
1c1a9ce9 658 int pending_external_vector;
34c16eec
ZX
659};
660
db3fe4eb 661struct kvm_lpage_info {
92f94f1e 662 int disallow_lpage;
db3fe4eb
TY
663};
664
665struct kvm_arch_memory_slot {
018aabb5 666 struct kvm_rmap_head *rmap[KVM_NR_PAGE_SIZES];
db3fe4eb 667 struct kvm_lpage_info *lpage_info[KVM_NR_PAGE_SIZES - 1];
21ebbeda 668 unsigned short *gfn_track[KVM_PAGE_TRACK_MAX];
db3fe4eb
TY
669};
670
3548a259
RK
671/*
672 * We use as the mode the number of bits allocated in the LDR for the
673 * logical processor ID. It happens that these are all powers of two.
674 * This makes it is very easy to detect cases where the APICs are
675 * configured for multiple modes; in that case, we cannot use the map and
676 * hence cannot use kvm_irq_delivery_to_apic_fast either.
677 */
678#define KVM_APIC_MODE_XAPIC_CLUSTER 4
679#define KVM_APIC_MODE_XAPIC_FLAT 8
680#define KVM_APIC_MODE_X2APIC 16
681
1e08ec4a
GN
682struct kvm_apic_map {
683 struct rcu_head rcu;
3548a259 684 u8 mode;
0ca52e7b 685 u32 max_apic_id;
e45115b6
RK
686 union {
687 struct kvm_lapic *xapic_flat_map[8];
688 struct kvm_lapic *xapic_cluster_map[16][4];
689 };
0ca52e7b 690 struct kvm_lapic *phys_map[];
1e08ec4a
GN
691};
692
e83d5887
AS
693/* Hyper-V emulation context */
694struct kvm_hv {
695 u64 hv_guest_os_id;
696 u64 hv_hypercall;
697 u64 hv_tsc_page;
e7d9513b
AS
698
699 /* Hyper-v based guest crash (NT kernel bugcheck) parameters */
700 u64 hv_crash_param[HV_X64_MSR_CRASH_PARAMS];
701 u64 hv_crash_ctl;
e83d5887
AS
702};
703
fef9cce0 704struct kvm_arch {
49d5ca26 705 unsigned int n_used_mmu_pages;
f05e70ac 706 unsigned int n_requested_mmu_pages;
39de71ec 707 unsigned int n_max_mmu_pages;
332b207d 708 unsigned int indirect_shadow_pages;
5304b8d3 709 unsigned long mmu_valid_gen;
f05e70ac
ZX
710 struct hlist_head mmu_page_hash[KVM_NUM_MMU_PAGES];
711 /*
712 * Hash table of struct kvm_mmu_page.
713 */
714 struct list_head active_mmu_pages;
365c8868 715 struct list_head zapped_obsolete_pages;
13d268ca 716 struct kvm_page_track_notifier_node mmu_sp_tracker;
0eb05bf2 717 struct kvm_page_track_notifier_head track_notifier_head;
365c8868 718
4d5c5d0f 719 struct list_head assigned_dev_head;
19de40a8 720 struct iommu_domain *iommu_domain;
d96eb2c6 721 bool iommu_noncoherent;
e0f0bbc5
AW
722#define __KVM_HAVE_ARCH_NONCOHERENT_DMA
723 atomic_t noncoherent_dma_count;
5544eb9b
PB
724#define __KVM_HAVE_ARCH_ASSIGNED_DEVICE
725 atomic_t assigned_device_count;
d7deeeb0
ZX
726 struct kvm_pic *vpic;
727 struct kvm_ioapic *vioapic;
7837699f 728 struct kvm_pit *vpit;
42720138 729 atomic_t vapics_in_nmi_mode;
1e08ec4a
GN
730 struct mutex apic_map_lock;
731 struct kvm_apic_map *apic_map;
bfc6d222 732
bfc6d222 733 unsigned int tss_addr;
c24ae0dc 734 bool apic_access_page_done;
18068523
GOC
735
736 gpa_t wall_clock;
b7ebfb05 737
b7ebfb05 738 bool ept_identity_pagetable_done;
b927a3ce 739 gpa_t ept_identity_map_addr;
5550af4d
SY
740
741 unsigned long irq_sources_bitmap;
afbcf7ab 742 s64 kvmclock_offset;
038f8c11 743 raw_spinlock_t tsc_write_lock;
f38e098f 744 u64 last_tsc_nsec;
f38e098f 745 u64 last_tsc_write;
5d3cb0f6 746 u32 last_tsc_khz;
e26101b1
ZA
747 u64 cur_tsc_nsec;
748 u64 cur_tsc_write;
749 u64 cur_tsc_offset;
0d3da0d2 750 u64 cur_tsc_generation;
b48aa97e 751 int nr_vcpus_matched_tsc;
ffde22ac 752
d828199e
MT
753 spinlock_t pvclock_gtod_sync_lock;
754 bool use_master_clock;
755 u64 master_kernel_ns;
756 cycle_t master_cycle_now;
7e44e449 757 struct delayed_work kvmclock_update_work;
332967a3 758 struct delayed_work kvmclock_sync_work;
d828199e 759
ffde22ac 760 struct kvm_xen_hvm_config xen_hvm_config;
55cd8e5a 761
6ef768fa
PB
762 /* reads protected by irq_srcu, writes by irq_lock */
763 struct hlist_head mask_notifier_list;
764
e83d5887 765 struct kvm_hv hyperv;
b034cf01
XG
766
767 #ifdef CONFIG_KVM_MMU_AUDIT
768 int audit_point;
769 #endif
54750f2c
MT
770
771 bool boot_vcpu_runs_old_kvmclock;
d71ba788 772 u32 bsp_vcpu_id;
90de4a18
NA
773
774 u64 disabled_quirks;
49df6397
SR
775
776 bool irqchip_split;
b053b2ae 777 u8 nr_reserved_ioapic_pins;
52004014
FW
778
779 bool disabled_lapic_found;
44a95dae
SS
780
781 /* Struct members for AVIC */
18f40c53 782 u32 ldr_mode;
44a95dae
SS
783 struct page *avic_logical_id_table_page;
784 struct page *avic_physical_id_table_page;
d69fb81f
ZX
785};
786
0711456c
ZX
787struct kvm_vm_stat {
788 u32 mmu_shadow_zapped;
789 u32 mmu_pte_write;
790 u32 mmu_pte_updated;
791 u32 mmu_pde_zapped;
792 u32 mmu_flooded;
793 u32 mmu_recycled;
dfc5aa00 794 u32 mmu_cache_miss;
4731d4c7 795 u32 mmu_unsync;
0711456c 796 u32 remote_tlb_flush;
05da4558 797 u32 lpages;
0711456c
ZX
798};
799
77b4c255
ZX
800struct kvm_vcpu_stat {
801 u32 pf_fixed;
802 u32 pf_guest;
803 u32 tlb_flush;
804 u32 invlpg;
805
806 u32 exits;
807 u32 io_exits;
808 u32 mmio_exits;
809 u32 signal_exits;
810 u32 irq_window_exits;
f08864b4 811 u32 nmi_window_exits;
77b4c255 812 u32 halt_exits;
f7819512 813 u32 halt_successful_poll;
62bea5bf 814 u32 halt_attempted_poll;
3491caf2 815 u32 halt_poll_invalid;
77b4c255
ZX
816 u32 halt_wakeup;
817 u32 request_irq_exits;
818 u32 irq_exits;
819 u32 host_state_reload;
820 u32 efer_reload;
821 u32 fpu_reload;
822 u32 insn_emulation;
823 u32 insn_emulation_fail;
f11c3a8d 824 u32 hypercalls;
fa89a817 825 u32 irq_injections;
c4abb7c9 826 u32 nmi_injections;
77b4c255 827};
ad312c7c 828
8a76d7f2
JR
829struct x86_instruction_info;
830
8fe8ab46
WA
831struct msr_data {
832 bool host_initiated;
833 u32 index;
834 u64 data;
835};
836
cb5281a5
PB
837struct kvm_lapic_irq {
838 u32 vector;
b7cb2231
PB
839 u16 delivery_mode;
840 u16 dest_mode;
841 bool level;
842 u16 trig_mode;
cb5281a5
PB
843 u32 shorthand;
844 u32 dest_id;
93bbf0b8 845 bool msi_redir_hint;
cb5281a5
PB
846};
847
ea4a5ff8
ZX
848struct kvm_x86_ops {
849 int (*cpu_has_kvm_support)(void); /* __init */
850 int (*disabled_by_bios)(void); /* __init */
13a34e06
RK
851 int (*hardware_enable)(void);
852 void (*hardware_disable)(void);
ea4a5ff8
ZX
853 void (*check_processor_compatibility)(void *rtn);
854 int (*hardware_setup)(void); /* __init */
855 void (*hardware_unsetup)(void); /* __exit */
774ead3a 856 bool (*cpu_has_accelerated_tpr)(void);
6d396b55 857 bool (*cpu_has_high_real_mode_segbase)(void);
0e851880 858 void (*cpuid_update)(struct kvm_vcpu *vcpu);
ea4a5ff8 859
03543133
SS
860 int (*vm_init)(struct kvm *kvm);
861 void (*vm_destroy)(struct kvm *kvm);
862
ea4a5ff8
ZX
863 /* Create, but do not attach this VCPU */
864 struct kvm_vcpu *(*vcpu_create)(struct kvm *kvm, unsigned id);
865 void (*vcpu_free)(struct kvm_vcpu *vcpu);
d28bc9dd 866 void (*vcpu_reset)(struct kvm_vcpu *vcpu, bool init_event);
ea4a5ff8
ZX
867
868 void (*prepare_guest_switch)(struct kvm_vcpu *vcpu);
869 void (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
870 void (*vcpu_put)(struct kvm_vcpu *vcpu);
ea4a5ff8 871
a96036b8 872 void (*update_bp_intercept)(struct kvm_vcpu *vcpu);
609e36d3 873 int (*get_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 874 int (*set_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
ea4a5ff8
ZX
875 u64 (*get_segment_base)(struct kvm_vcpu *vcpu, int seg);
876 void (*get_segment)(struct kvm_vcpu *vcpu,
877 struct kvm_segment *var, int seg);
2e4d2653 878 int (*get_cpl)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
879 void (*set_segment)(struct kvm_vcpu *vcpu,
880 struct kvm_segment *var, int seg);
881 void (*get_cs_db_l_bits)(struct kvm_vcpu *vcpu, int *db, int *l);
e8467fda 882 void (*decache_cr0_guest_bits)(struct kvm_vcpu *vcpu);
aff48baa 883 void (*decache_cr3)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
884 void (*decache_cr4_guest_bits)(struct kvm_vcpu *vcpu);
885 void (*set_cr0)(struct kvm_vcpu *vcpu, unsigned long cr0);
886 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
5e1746d6 887 int (*set_cr4)(struct kvm_vcpu *vcpu, unsigned long cr4);
ea4a5ff8 888 void (*set_efer)(struct kvm_vcpu *vcpu, u64 efer);
89a27f4d
GN
889 void (*get_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
890 void (*set_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
891 void (*get_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
892 void (*set_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
73aaf249
JK
893 u64 (*get_dr6)(struct kvm_vcpu *vcpu);
894 void (*set_dr6)(struct kvm_vcpu *vcpu, unsigned long value);
c77fb5fe 895 void (*sync_dirty_debug_regs)(struct kvm_vcpu *vcpu);
020df079 896 void (*set_dr7)(struct kvm_vcpu *vcpu, unsigned long value);
5fdbf976 897 void (*cache_reg)(struct kvm_vcpu *vcpu, enum kvm_reg reg);
ea4a5ff8
ZX
898 unsigned long (*get_rflags)(struct kvm_vcpu *vcpu);
899 void (*set_rflags)(struct kvm_vcpu *vcpu, unsigned long rflags);
be94f6b7 900 u32 (*get_pkru)(struct kvm_vcpu *vcpu);
0fdd74f7 901 void (*fpu_activate)(struct kvm_vcpu *vcpu);
02daab21 902 void (*fpu_deactivate)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
903
904 void (*tlb_flush)(struct kvm_vcpu *vcpu);
ea4a5ff8 905
851ba692
AK
906 void (*run)(struct kvm_vcpu *vcpu);
907 int (*handle_exit)(struct kvm_vcpu *vcpu);
ea4a5ff8 908 void (*skip_emulated_instruction)(struct kvm_vcpu *vcpu);
2809f5d2 909 void (*set_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
37ccdcbe 910 u32 (*get_interrupt_shadow)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
911 void (*patch_hypercall)(struct kvm_vcpu *vcpu,
912 unsigned char *hypercall_addr);
66fd3f7f 913 void (*set_irq)(struct kvm_vcpu *vcpu);
95ba8273 914 void (*set_nmi)(struct kvm_vcpu *vcpu);
298101da 915 void (*queue_exception)(struct kvm_vcpu *vcpu, unsigned nr,
ce7ddec4
JR
916 bool has_error_code, u32 error_code,
917 bool reinject);
b463a6f7 918 void (*cancel_injection)(struct kvm_vcpu *vcpu);
78646121 919 int (*interrupt_allowed)(struct kvm_vcpu *vcpu);
95ba8273 920 int (*nmi_allowed)(struct kvm_vcpu *vcpu);
3cfc3092
JK
921 bool (*get_nmi_mask)(struct kvm_vcpu *vcpu);
922 void (*set_nmi_mask)(struct kvm_vcpu *vcpu, bool masked);
c9a7953f
JK
923 void (*enable_nmi_window)(struct kvm_vcpu *vcpu);
924 void (*enable_irq_window)(struct kvm_vcpu *vcpu);
95ba8273 925 void (*update_cr8_intercept)(struct kvm_vcpu *vcpu, int tpr, int irr);
d62caabb
AS
926 bool (*get_enable_apicv)(void);
927 void (*refresh_apicv_exec_ctrl)(struct kvm_vcpu *vcpu);
c7c9c56c 928 void (*hwapic_irr_update)(struct kvm_vcpu *vcpu, int max_irr);
67c9dddc 929 void (*hwapic_isr_update)(struct kvm_vcpu *vcpu, int isr);
6308630b 930 void (*load_eoi_exitmap)(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap);
8d14695f 931 void (*set_virtual_x2apic_mode)(struct kvm_vcpu *vcpu, bool set);
4256f43f 932 void (*set_apic_access_page_addr)(struct kvm_vcpu *vcpu, hpa_t hpa);
a20ed54d
YZ
933 void (*deliver_posted_interrupt)(struct kvm_vcpu *vcpu, int vector);
934 void (*sync_pir_to_irr)(struct kvm_vcpu *vcpu);
ea4a5ff8 935 int (*set_tss_addr)(struct kvm *kvm, unsigned int addr);
67253af5 936 int (*get_tdp_level)(void);
4b12f0de 937 u64 (*get_mt_mask)(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio);
17cc3935 938 int (*get_lpage_level)(void);
4e47c7a6 939 bool (*rdtscp_supported)(void);
ad756a16 940 bool (*invpcid_supported)(void);
58ea6767 941 void (*adjust_tsc_offset_guest)(struct kvm_vcpu *vcpu, s64 adjustment);
344f414f 942
1c97f0a0
JR
943 void (*set_tdp_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
944
d4330ef2
JR
945 void (*set_supported_cpuid)(u32 func, struct kvm_cpuid_entry2 *entry);
946
f5f48ee1
SY
947 bool (*has_wbinvd_exit)(void);
948
ba904635 949 u64 (*read_tsc_offset)(struct kvm_vcpu *vcpu);
99e3e30a
ZA
950 void (*write_tsc_offset)(struct kvm_vcpu *vcpu, u64 offset);
951
886b470c 952 u64 (*read_l1_tsc)(struct kvm_vcpu *vcpu, u64 host_tsc);
857e4099 953
586f9607 954 void (*get_exit_info)(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2);
8a76d7f2
JR
955
956 int (*check_intercept)(struct kvm_vcpu *vcpu,
957 struct x86_instruction_info *info,
958 enum x86_intercept_stage stage);
a547c6db 959 void (*handle_external_intr)(struct kvm_vcpu *vcpu);
da8999d3 960 bool (*mpx_supported)(void);
55412b2e 961 bool (*xsaves_supported)(void);
b6b8a145
JK
962
963 int (*check_nested_events)(struct kvm_vcpu *vcpu, bool external_intr);
ae97a3b8
RK
964
965 void (*sched_in)(struct kvm_vcpu *kvm, int cpu);
88178fd4
KH
966
967 /*
968 * Arch-specific dirty logging hooks. These hooks are only supposed to
969 * be valid if the specific arch has hardware-accelerated dirty logging
970 * mechanism. Currently only for PML on VMX.
971 *
972 * - slot_enable_log_dirty:
973 * called when enabling log dirty mode for the slot.
974 * - slot_disable_log_dirty:
975 * called when disabling log dirty mode for the slot.
976 * also called when slot is created with log dirty disabled.
977 * - flush_log_dirty:
978 * called before reporting dirty_bitmap to userspace.
979 * - enable_log_dirty_pt_masked:
980 * called when reenabling log dirty for the GFNs in the mask after
981 * corresponding bits are cleared in slot->dirty_bitmap.
982 */
983 void (*slot_enable_log_dirty)(struct kvm *kvm,
984 struct kvm_memory_slot *slot);
985 void (*slot_disable_log_dirty)(struct kvm *kvm,
986 struct kvm_memory_slot *slot);
987 void (*flush_log_dirty)(struct kvm *kvm);
988 void (*enable_log_dirty_pt_masked)(struct kvm *kvm,
989 struct kvm_memory_slot *slot,
990 gfn_t offset, unsigned long mask);
25462f7f
WH
991 /* pmu operations of sub-arch */
992 const struct kvm_pmu_ops *pmu_ops;
efc64404 993
bf9f6ac8
FW
994 /*
995 * Architecture specific hooks for vCPU blocking due to
996 * HLT instruction.
997 * Returns for .pre_block():
998 * - 0 means continue to block the vCPU.
999 * - 1 means we cannot block the vCPU since some event
1000 * happens during this period, such as, 'ON' bit in
1001 * posted-interrupts descriptor is set.
1002 */
1003 int (*pre_block)(struct kvm_vcpu *vcpu);
1004 void (*post_block)(struct kvm_vcpu *vcpu);
d1ed092f
SS
1005
1006 void (*vcpu_blocking)(struct kvm_vcpu *vcpu);
1007 void (*vcpu_unblocking)(struct kvm_vcpu *vcpu);
1008
efc64404
FW
1009 int (*update_pi_irte)(struct kvm *kvm, unsigned int host_irq,
1010 uint32_t guest_irq, bool set);
be8ca170 1011 void (*apicv_post_state_restore)(struct kvm_vcpu *vcpu);
ce7a058a
YJ
1012
1013 int (*set_hv_timer)(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc);
1014 void (*cancel_hv_timer)(struct kvm_vcpu *vcpu);
c45dcc71
AR
1015
1016 void (*setup_mce)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
1017};
1018
af585b92 1019struct kvm_arch_async_pf {
7c90705b 1020 u32 token;
af585b92 1021 gfn_t gfn;
fb67e14f 1022 unsigned long cr3;
c4806acd 1023 bool direct_map;
af585b92
GN
1024};
1025
97896d04
ZX
1026extern struct kvm_x86_ops *kvm_x86_ops;
1027
54f1585a
ZX
1028int kvm_mmu_module_init(void);
1029void kvm_mmu_module_exit(void);
1030
1031void kvm_mmu_destroy(struct kvm_vcpu *vcpu);
1032int kvm_mmu_create(struct kvm_vcpu *vcpu);
8a3c1a33 1033void kvm_mmu_setup(struct kvm_vcpu *vcpu);
13d268ca
XG
1034void kvm_mmu_init_vm(struct kvm *kvm);
1035void kvm_mmu_uninit_vm(struct kvm *kvm);
7b52345e 1036void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
ffb128c8 1037 u64 dirty_mask, u64 nx_mask, u64 x_mask, u64 p_mask);
54f1585a 1038
8a3c1a33 1039void kvm_mmu_reset_context(struct kvm_vcpu *vcpu);
1c91cad4
KH
1040void kvm_mmu_slot_remove_write_access(struct kvm *kvm,
1041 struct kvm_memory_slot *memslot);
3ea3b7fa 1042void kvm_mmu_zap_collapsible_sptes(struct kvm *kvm,
f36f3f28 1043 const struct kvm_memory_slot *memslot);
f4b4b180
KH
1044void kvm_mmu_slot_leaf_clear_dirty(struct kvm *kvm,
1045 struct kvm_memory_slot *memslot);
1046void kvm_mmu_slot_largepage_remove_write_access(struct kvm *kvm,
1047 struct kvm_memory_slot *memslot);
1048void kvm_mmu_slot_set_dirty(struct kvm *kvm,
1049 struct kvm_memory_slot *memslot);
1050void kvm_mmu_clear_dirty_pt_masked(struct kvm *kvm,
1051 struct kvm_memory_slot *slot,
1052 gfn_t gfn_offset, unsigned long mask);
54f1585a 1053void kvm_mmu_zap_all(struct kvm *kvm);
54bf36aa 1054void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm, struct kvm_memslots *slots);
3ad82a7e 1055unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm);
54f1585a
ZX
1056void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages);
1057
ff03a073 1058int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3);
cc4b6871 1059
3200f405 1060int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
9f811285 1061 const void *val, int bytes);
2f333bcb 1062
6ef768fa
PB
1063struct kvm_irq_mask_notifier {
1064 void (*func)(struct kvm_irq_mask_notifier *kimn, bool masked);
1065 int irq;
1066 struct hlist_node link;
1067};
1068
1069void kvm_register_irq_mask_notifier(struct kvm *kvm, int irq,
1070 struct kvm_irq_mask_notifier *kimn);
1071void kvm_unregister_irq_mask_notifier(struct kvm *kvm, int irq,
1072 struct kvm_irq_mask_notifier *kimn);
1073void kvm_fire_mask_notifiers(struct kvm *kvm, unsigned irqchip, unsigned pin,
1074 bool mask);
1075
2f333bcb 1076extern bool tdp_enabled;
9f811285 1077
a3e06bbe
LJ
1078u64 vcpu_tsc_khz(struct kvm_vcpu *vcpu);
1079
92a1f12d
JR
1080/* control of guest tsc rate supported? */
1081extern bool kvm_has_tsc_control;
92a1f12d
JR
1082/* maximum supported tsc_khz for guests */
1083extern u32 kvm_max_guest_tsc_khz;
bc9b961b
HZ
1084/* number of bits of the fractional part of the TSC scaling ratio */
1085extern u8 kvm_tsc_scaling_ratio_frac_bits;
1086/* maximum allowed value of TSC scaling ratio */
1087extern u64 kvm_max_tsc_scaling_ratio;
64672c95
YJ
1088/* 1ull << kvm_tsc_scaling_ratio_frac_bits */
1089extern u64 kvm_default_tsc_scaling_ratio;
92a1f12d 1090
c45dcc71
AR
1091extern u64 kvm_mce_cap_supported;
1092
54f1585a 1093enum emulation_result {
ac0a48c3
PB
1094 EMULATE_DONE, /* no further processing */
1095 EMULATE_USER_EXIT, /* kvm_run ready for userspace exit */
54f1585a
ZX
1096 EMULATE_FAIL, /* can't emulate this instruction */
1097};
1098
571008da
SY
1099#define EMULTYPE_NO_DECODE (1 << 0)
1100#define EMULTYPE_TRAP_UD (1 << 1)
ba8afb6b 1101#define EMULTYPE_SKIP (1 << 2)
1cb3f3ae 1102#define EMULTYPE_RETRY (1 << 3)
991eebf9 1103#define EMULTYPE_NO_REEXECUTE (1 << 4)
dc25e89e
AP
1104int x86_emulate_instruction(struct kvm_vcpu *vcpu, unsigned long cr2,
1105 int emulation_type, void *insn, int insn_len);
51d8b661
AP
1106
1107static inline int emulate_instruction(struct kvm_vcpu *vcpu,
1108 int emulation_type)
1109{
dc25e89e 1110 return x86_emulate_instruction(vcpu, 0, emulation_type, NULL, 0);
51d8b661
AP
1111}
1112
f2b4b7dd 1113void kvm_enable_efer_bits(u64);
384bb783 1114bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer);
609e36d3 1115int kvm_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 1116int kvm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a
ZX
1117
1118struct x86_emulate_ctxt;
1119
cf8f70bf 1120int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size, unsigned short port);
54f1585a
ZX
1121void kvm_emulate_cpuid(struct kvm_vcpu *vcpu);
1122int kvm_emulate_halt(struct kvm_vcpu *vcpu);
5cb56059 1123int kvm_vcpu_halt(struct kvm_vcpu *vcpu);
f5f48ee1 1124int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu);
54f1585a 1125
3e6e0aab 1126void kvm_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg);
c697518a 1127int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector, int seg);
2b4a273b 1128void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector);
3e6e0aab 1129
7f3d35fd
KW
1130int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
1131 int reason, bool has_error_code, u32 error_code);
37817f29 1132
49a9b07e 1133int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0);
2390218b 1134int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
a83b29c6 1135int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
eea1cff9 1136int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8);
020df079
GN
1137int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val);
1138int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val);
2d3ad1f4
AK
1139unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu);
1140void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw);
54f1585a 1141void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l);
2acf923e 1142int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr);
54f1585a 1143
609e36d3 1144int kvm_get_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 1145int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a 1146
91586a3b
JK
1147unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu);
1148void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
022cd0e8 1149bool kvm_rdpmc(struct kvm_vcpu *vcpu);
91586a3b 1150
298101da
AK
1151void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr);
1152void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
ce7ddec4
JR
1153void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr);
1154void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
6389ee94 1155void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
ec92fe44
JR
1156int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
1157 gfn_t gfn, void *data, int offset, int len,
1158 u32 access);
0a79b009 1159bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl);
16f8a6f9 1160bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr);
298101da 1161
1a577b72
MT
1162static inline int __kvm_irq_line_state(unsigned long *irq_state,
1163 int irq_source_id, int level)
1164{
1165 /* Logical OR for level trig interrupt */
1166 if (level)
1167 __set_bit(irq_source_id, irq_state);
1168 else
1169 __clear_bit(irq_source_id, irq_state);
1170
1171 return !!(*irq_state);
1172}
1173
1174int kvm_pic_set_irq(struct kvm_pic *pic, int irq, int irq_source_id, int level);
1175void kvm_pic_clear_all(struct kvm_pic *pic, int irq_source_id);
3de42dc0 1176
3419ffc8
SY
1177void kvm_inject_nmi(struct kvm_vcpu *vcpu);
1178
1cb3f3ae 1179int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn);
54f1585a
ZX
1180int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva);
1181void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu);
1182int kvm_mmu_load(struct kvm_vcpu *vcpu);
1183void kvm_mmu_unload(struct kvm_vcpu *vcpu);
0ba73cda 1184void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu);
54987b7a
PB
1185gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
1186 struct x86_exception *exception);
ab9ae313
AK
1187gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
1188 struct x86_exception *exception);
1189gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
1190 struct x86_exception *exception);
1191gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
1192 struct x86_exception *exception);
1193gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
1194 struct x86_exception *exception);
54f1585a 1195
d62caabb
AS
1196void kvm_vcpu_deactivate_apicv(struct kvm_vcpu *vcpu);
1197
54f1585a
ZX
1198int kvm_emulate_hypercall(struct kvm_vcpu *vcpu);
1199
dc25e89e
AP
1200int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t gva, u32 error_code,
1201 void *insn, int insn_len);
a7052897 1202void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva);
d8d173da 1203void kvm_mmu_new_cr3(struct kvm_vcpu *vcpu);
34c16eec 1204
18552672 1205void kvm_enable_tdp(void);
5f4cb662 1206void kvm_disable_tdp(void);
18552672 1207
54987b7a
PB
1208static inline gpa_t translate_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
1209 struct x86_exception *exception)
e459e322
XG
1210{
1211 return gpa;
1212}
1213
ec6d273d
ZX
1214static inline struct kvm_mmu_page *page_header(hpa_t shadow_page)
1215{
1216 struct page *page = pfn_to_page(shadow_page >> PAGE_SHIFT);
1217
1218 return (struct kvm_mmu_page *)page_private(page);
1219}
1220
d6e88aec 1221static inline u16 kvm_read_ldt(void)
ec6d273d
ZX
1222{
1223 u16 ldt;
1224 asm("sldt %0" : "=g"(ldt));
1225 return ldt;
1226}
1227
d6e88aec 1228static inline void kvm_load_ldt(u16 sel)
ec6d273d
ZX
1229{
1230 asm("lldt %0" : : "rm"(sel));
1231}
ec6d273d 1232
ec6d273d
ZX
1233#ifdef CONFIG_X86_64
1234static inline unsigned long read_msr(unsigned long msr)
1235{
1236 u64 value;
1237
1238 rdmsrl(msr, value);
1239 return value;
1240}
1241#endif
1242
ec6d273d
ZX
1243static inline u32 get_rdx_init_val(void)
1244{
1245 return 0x600; /* P6 family */
1246}
1247
c1a5d4f9
AK
1248static inline void kvm_inject_gp(struct kvm_vcpu *vcpu, u32 error_code)
1249{
1250 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
1251}
1252
854e8bb1
NA
1253static inline u64 get_canonical(u64 la)
1254{
1255 return ((int64_t)la << 16) >> 16;
1256}
1257
1258static inline bool is_noncanonical_address(u64 la)
1259{
1260#ifdef CONFIG_X86_64
1261 return get_canonical(la) != la;
1262#else
1263 return false;
1264#endif
1265}
1266
ec6d273d
ZX
1267#define TSS_IOPB_BASE_OFFSET 0x66
1268#define TSS_BASE_SIZE 0x68
1269#define TSS_IOPB_SIZE (65536 / 8)
1270#define TSS_REDIRECTION_SIZE (256 / 8)
7d76b4d3
JP
1271#define RMODE_TSS_SIZE \
1272 (TSS_BASE_SIZE + TSS_REDIRECTION_SIZE + TSS_IOPB_SIZE + 1)
53e0aa7b 1273
37817f29
IE
1274enum {
1275 TASK_SWITCH_CALL = 0,
1276 TASK_SWITCH_IRET = 1,
1277 TASK_SWITCH_JMP = 2,
1278 TASK_SWITCH_GATE = 3,
1279};
1280
1371d904 1281#define HF_GIF_MASK (1 << 0)
3d6368ef
AG
1282#define HF_HIF_MASK (1 << 1)
1283#define HF_VINTR_MASK (1 << 2)
95ba8273 1284#define HF_NMI_MASK (1 << 3)
44c11430 1285#define HF_IRET_MASK (1 << 4)
ec9e60b2 1286#define HF_GUEST_MASK (1 << 5) /* VCPU is in guest-mode */
f077825a
PB
1287#define HF_SMM_MASK (1 << 6)
1288#define HF_SMM_INSIDE_NMI_MASK (1 << 7)
1371d904 1289
699023e2
PB
1290#define __KVM_VCPU_MULTIPLE_ADDRESS_SPACE
1291#define KVM_ADDRESS_SPACE_NUM 2
1292
1293#define kvm_arch_vcpu_memslots_id(vcpu) ((vcpu)->arch.hflags & HF_SMM_MASK ? 1 : 0)
1294#define kvm_memslots_for_spte_role(kvm, role) __kvm_memslots(kvm, (role).smm)
1371d904 1295
4ecac3fd
AK
1296/*
1297 * Hardware virtualization extension instructions may fault if a
1298 * reboot turns off virtualization while processes are running.
1299 * Trap the fault and ignore the instruction if that happens.
1300 */
b7c4145b 1301asmlinkage void kvm_spurious_fault(void);
4ecac3fd 1302
5e520e62 1303#define ____kvm_handle_fault_on_reboot(insn, cleanup_insn) \
4ecac3fd 1304 "666: " insn "\n\t" \
b7c4145b 1305 "668: \n\t" \
18b13e54 1306 ".pushsection .fixup, \"ax\" \n" \
4ecac3fd 1307 "667: \n\t" \
5e520e62 1308 cleanup_insn "\n\t" \
b7c4145b
AK
1309 "cmpb $0, kvm_rebooting \n\t" \
1310 "jne 668b \n\t" \
8ceed347 1311 __ASM_SIZE(push) " $666b \n\t" \
b7c4145b 1312 "call kvm_spurious_fault \n\t" \
4ecac3fd 1313 ".popsection \n\t" \
3ee89722 1314 _ASM_EXTABLE(666b, 667b)
4ecac3fd 1315
5e520e62
AK
1316#define __kvm_handle_fault_on_reboot(insn) \
1317 ____kvm_handle_fault_on_reboot(insn, "")
1318
e930bffe
AA
1319#define KVM_ARCH_WANT_MMU_NOTIFIER
1320int kvm_unmap_hva(struct kvm *kvm, unsigned long hva);
b3ae2096 1321int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end);
57128468 1322int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
8ee53820 1323int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
3da0dd43 1324void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
c7c9c56c 1325int kvm_cpu_has_injectable_intr(struct kvm_vcpu *v);
a1b37100
GN
1326int kvm_cpu_has_interrupt(struct kvm_vcpu *vcpu);
1327int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu);
0b71785d 1328int kvm_cpu_get_interrupt(struct kvm_vcpu *v);
d28bc9dd 1329void kvm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event);
4256f43f 1330void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu);
fe71557a
TC
1331void kvm_arch_mmu_notifier_invalidate_page(struct kvm *kvm,
1332 unsigned long address);
e930bffe 1333
18863bdd 1334void kvm_define_shared_msr(unsigned index, u32 msr);
8b3c3104 1335int kvm_set_shared_msr(unsigned index, u64 val, u64 mask);
18863bdd 1336
35181e86 1337u64 kvm_scale_tsc(struct kvm_vcpu *vcpu, u64 tsc);
4ba76538 1338u64 kvm_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc);
35181e86 1339
82b32774 1340unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu);
f92653ee
JK
1341bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip);
1342
2860c4b1
PB
1343void kvm_make_mclock_inprogress_request(struct kvm *kvm);
1344void kvm_make_scan_ioapic_request(struct kvm *kvm);
1345
af585b92
GN
1346void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
1347 struct kvm_async_pf *work);
1348void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
1349 struct kvm_async_pf *work);
56028d08
GN
1350void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu,
1351 struct kvm_async_pf *work);
7c90705b 1352bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu);
af585b92
GN
1353extern bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn);
1354
db8fcefa
AP
1355void kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err);
1356
f5132b01
GN
1357int kvm_is_in_guest(void);
1358
1d8007bd
PB
1359int __x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size);
1360int x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size);
d71ba788
PB
1361bool kvm_vcpu_is_reset_bsp(struct kvm_vcpu *vcpu);
1362bool kvm_vcpu_is_bsp(struct kvm_vcpu *vcpu);
f5132b01 1363
8feb4a04
FW
1364bool kvm_intr_is_single_vcpu(struct kvm *kvm, struct kvm_lapic_irq *irq,
1365 struct kvm_vcpu **dest_vcpu);
1366
d84f1e07
FW
1367void kvm_set_msi_irq(struct kvm_kernel_irq_routing_entry *e,
1368 struct kvm_lapic_irq *irq);
197a4f4b 1369
d1ed092f
SS
1370static inline void kvm_arch_vcpu_blocking(struct kvm_vcpu *vcpu)
1371{
1372 if (kvm_x86_ops->vcpu_blocking)
1373 kvm_x86_ops->vcpu_blocking(vcpu);
1374}
1375
1376static inline void kvm_arch_vcpu_unblocking(struct kvm_vcpu *vcpu)
1377{
1378 if (kvm_x86_ops->vcpu_unblocking)
1379 kvm_x86_ops->vcpu_unblocking(vcpu);
1380}
1381
3491caf2 1382static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {}
3217f7c2 1383
1965aae3 1384#endif /* _ASM_X86_KVM_HOST_H */