]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/include/asm/kvm_host.h
KVM: mmu: remove uninteresting MMU "free" callbacks
[mirror_ubuntu-artful-kernel.git] / arch / x86 / include / asm / kvm_host.h
CommitLineData
a656c8ef 1/*
043405e1
CO
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This header defines architecture specific interfaces, x86 version
5 *
6 * This work is licensed under the terms of the GNU GPL, version 2. See
7 * the COPYING file in the top-level directory.
8 *
9 */
10
1965aae3
PA
11#ifndef _ASM_X86_KVM_HOST_H
12#define _ASM_X86_KVM_HOST_H
043405e1 13
34c16eec
ZX
14#include <linux/types.h>
15#include <linux/mm.h>
e930bffe 16#include <linux/mmu_notifier.h>
229456fc 17#include <linux/tracepoint.h>
f5f48ee1 18#include <linux/cpumask.h>
f5132b01 19#include <linux/irq_work.h>
34c16eec
ZX
20
21#include <linux/kvm.h>
22#include <linux/kvm_para.h>
edf88417 23#include <linux/kvm_types.h>
f5132b01 24#include <linux/perf_event.h>
d828199e
MT
25#include <linux/pvclock_gtod.h>
26#include <linux/clocksource.h>
34c16eec 27
50d0a0f9 28#include <asm/pvclock-abi.h>
e01a1b57 29#include <asm/desc.h>
0bed3b56 30#include <asm/mtrr.h>
9962d032 31#include <asm/msr-index.h>
3ee89722 32#include <asm/asm.h>
e01a1b57 33
cbf64358 34#define KVM_MAX_VCPUS 255
a59cb29e 35#define KVM_SOFT_MAX_VCPUS 160
0f888f5a 36#define KVM_USER_MEM_SLOTS 125
0743247f
AW
37/* memory slots that are not exposed to userspace */
38#define KVM_PRIVATE_MEM_SLOTS 3
bbacc0c1 39#define KVM_MEM_SLOTS_NUM (KVM_USER_MEM_SLOTS + KVM_PRIVATE_MEM_SLOTS)
93a5cef0 40
cef4dea0 41#define KVM_MMIO_SIZE 16
69a9f69b
AK
42
43#define KVM_PIO_PAGE_OFFSET 1
542472b5 44#define KVM_COALESCED_MMIO_PAGE_OFFSET 2
69a9f69b 45
8175e5b7
AG
46#define KVM_IRQCHIP_NUM_PINS KVM_IOAPIC_NUM_PINS
47
cfec82cb
JR
48#define CR0_RESERVED_BITS \
49 (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
50 | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
51 | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
52
cd6e8f87
ZX
53#define CR3_PAE_RESERVED_BITS ((X86_CR3_PWT | X86_CR3_PCD) - 1)
54#define CR3_NONPAE_RESERVED_BITS ((PAGE_SIZE-1) & ~(X86_CR3_PWT | X86_CR3_PCD))
ad756a16 55#define CR3_PCID_ENABLED_RESERVED_BITS 0xFFFFFF0000000000ULL
7d76b4d3
JP
56#define CR3_L_MODE_RESERVED_BITS (CR3_NONPAE_RESERVED_BITS | \
57 0xFFFFFF0000000000ULL)
cfec82cb
JR
58#define CR4_RESERVED_BITS \
59 (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
60 | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
ad756a16 61 | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR | X86_CR4_PCIDE \
afcbf13f 62 | X86_CR4_OSXSAVE | X86_CR4_SMEP | X86_CR4_FSGSBASE \
cfec82cb
JR
63 | X86_CR4_OSXMMEXCPT | X86_CR4_VMXE))
64
65#define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
66
67
cd6e8f87 68
cd6e8f87 69#define INVALID_PAGE (~(hpa_t)0)
dd180b3e
XG
70#define VALID_PAGE(x) ((x) != INVALID_PAGE)
71
cd6e8f87
ZX
72#define UNMAPPED_GVA (~(gpa_t)0)
73
ec04b260 74/* KVM Hugepage definitions for x86 */
04326caa 75#define KVM_NR_PAGE_SIZES 3
82855413
JR
76#define KVM_HPAGE_GFN_SHIFT(x) (((x) - 1) * 9)
77#define KVM_HPAGE_SHIFT(x) (PAGE_SHIFT + KVM_HPAGE_GFN_SHIFT(x))
ec04b260
JR
78#define KVM_HPAGE_SIZE(x) (1UL << KVM_HPAGE_SHIFT(x))
79#define KVM_HPAGE_MASK(x) (~(KVM_HPAGE_SIZE(x) - 1))
80#define KVM_PAGES_PER_HPAGE(x) (KVM_HPAGE_SIZE(x) / PAGE_SIZE)
05da4558 81
cd6e8f87
ZX
82#define SELECTOR_TI_MASK (1 << 2)
83#define SELECTOR_RPL_MASK 0x03
84
85#define IOPL_SHIFT 12
86
d657a98e
ZX
87#define KVM_PERMILLE_MMU_PAGES 20
88#define KVM_MIN_ALLOC_MMU_PAGES 64
1ae0a13d
DE
89#define KVM_MMU_HASH_SHIFT 10
90#define KVM_NUM_MMU_PAGES (1 << KVM_MMU_HASH_SHIFT)
d657a98e
ZX
91#define KVM_MIN_FREE_MMU_PAGES 5
92#define KVM_REFILL_PAGES 25
73c1160c 93#define KVM_MAX_CPUID_ENTRIES 80
0bed3b56 94#define KVM_NR_FIXED_MTRR_REGION 88
9ba075a6 95#define KVM_NR_VAR_MTRR 8
d657a98e 96
af585b92
GN
97#define ASYNC_PF_PER_VCPU 64
98
d657a98e
ZX
99struct kvm_vcpu;
100struct kvm;
af585b92 101struct kvm_async_pf;
d657a98e 102
5fdbf976 103enum kvm_reg {
2b3ccfa0
ZX
104 VCPU_REGS_RAX = 0,
105 VCPU_REGS_RCX = 1,
106 VCPU_REGS_RDX = 2,
107 VCPU_REGS_RBX = 3,
108 VCPU_REGS_RSP = 4,
109 VCPU_REGS_RBP = 5,
110 VCPU_REGS_RSI = 6,
111 VCPU_REGS_RDI = 7,
112#ifdef CONFIG_X86_64
113 VCPU_REGS_R8 = 8,
114 VCPU_REGS_R9 = 9,
115 VCPU_REGS_R10 = 10,
116 VCPU_REGS_R11 = 11,
117 VCPU_REGS_R12 = 12,
118 VCPU_REGS_R13 = 13,
119 VCPU_REGS_R14 = 14,
120 VCPU_REGS_R15 = 15,
121#endif
5fdbf976 122 VCPU_REGS_RIP,
2b3ccfa0
ZX
123 NR_VCPU_REGS
124};
125
6de4f3ad
AK
126enum kvm_reg_ex {
127 VCPU_EXREG_PDPTR = NR_VCPU_REGS,
aff48baa 128 VCPU_EXREG_CR3,
6de12732 129 VCPU_EXREG_RFLAGS,
69c73028 130 VCPU_EXREG_CPL,
2fb92db1 131 VCPU_EXREG_SEGMENTS,
6de4f3ad
AK
132};
133
2b3ccfa0 134enum {
81609e3e 135 VCPU_SREG_ES,
2b3ccfa0 136 VCPU_SREG_CS,
81609e3e 137 VCPU_SREG_SS,
2b3ccfa0 138 VCPU_SREG_DS,
2b3ccfa0
ZX
139 VCPU_SREG_FS,
140 VCPU_SREG_GS,
2b3ccfa0
ZX
141 VCPU_SREG_TR,
142 VCPU_SREG_LDTR,
143};
144
56e82318 145#include <asm/kvm_emulate.h>
2b3ccfa0 146
d657a98e
ZX
147#define KVM_NR_MEM_OBJS 40
148
42dbaa5a
JK
149#define KVM_NR_DB_REGS 4
150
151#define DR6_BD (1 << 13)
152#define DR6_BS (1 << 14)
153#define DR6_FIXED_1 0xffff0ff0
154#define DR6_VOLATILE 0x0000e00f
155
156#define DR7_BP_EN_MASK 0x000000ff
157#define DR7_GE (1 << 9)
158#define DR7_GD (1 << 13)
159#define DR7_FIXED_1 0x00000400
160#define DR7_VOLATILE 0xffff23ff
161
41383771
GN
162/* apic attention bits */
163#define KVM_APIC_CHECK_VAPIC 0
ae7a2a3f
MT
164/*
165 * The following bit is set with PV-EOI, unset on EOI.
166 * We detect PV-EOI changes by guest by comparing
167 * this bit with PV-EOI in guest memory.
168 * See the implementation in apic_update_pv_eoi.
169 */
170#define KVM_APIC_PV_EOI_PENDING 1
41383771 171
d657a98e
ZX
172/*
173 * We don't want allocation failures within the mmu code, so we preallocate
174 * enough memory for a single page fault in a cache.
175 */
176struct kvm_mmu_memory_cache {
177 int nobjs;
178 void *objects[KVM_NR_MEM_OBJS];
179};
180
d657a98e
ZX
181/*
182 * kvm_mmu_page_role, below, is defined as:
183 *
184 * bits 0:3 - total guest paging levels (2-4, or zero for real mode)
185 * bits 4:7 - page table level for this shadow (1-4)
186 * bits 8:9 - page table quadrant for 2-level guests
f6e2c02b
AK
187 * bit 16 - direct mapping of virtual to physical mapping at gfn
188 * used for real mode and two-dimensional paging
d657a98e
ZX
189 * bits 17:19 - common access permissions for all ptes in this shadow page
190 */
191union kvm_mmu_page_role {
192 unsigned word;
193 struct {
7d76b4d3 194 unsigned level:4;
5b7e0102 195 unsigned cr4_pae:1;
7d76b4d3
JP
196 unsigned quadrant:2;
197 unsigned pad_for_nice_hex_output:6;
f6e2c02b 198 unsigned direct:1;
7d76b4d3 199 unsigned access:3;
2e53d63a 200 unsigned invalid:1;
9645bb56 201 unsigned nxe:1;
3dbe1415 202 unsigned cr0_wp:1;
411c588d 203 unsigned smep_andnot_wp:1;
d657a98e
ZX
204 };
205};
206
207struct kvm_mmu_page {
208 struct list_head link;
209 struct hlist_node hash_link;
210
211 /*
212 * The following two entries are used to key the shadow page in the
213 * hash table.
214 */
215 gfn_t gfn;
216 union kvm_mmu_page_role role;
217
218 u64 *spt;
219 /* hold the gfn of each spte inside spt */
220 gfn_t *gfns;
4731d4c7 221 bool unsync;
0571d366 222 int root_count; /* Currently serving as active root */
60c8aec6 223 unsigned int unsync_children;
67052b35 224 unsigned long parent_ptes; /* Reverse mapping for parent_pte */
f6f8adee
XG
225
226 /* The page is obsolete if mmu_valid_gen != kvm->arch.mmu_valid_gen. */
5304b8d3 227 unsigned long mmu_valid_gen;
f6f8adee 228
0074ff63 229 DECLARE_BITMAP(unsync_child_bitmap, 512);
c2a2ac2b
XG
230
231#ifdef CONFIG_X86_32
accaefe0
XG
232 /*
233 * Used out of the mmu-lock to avoid reading spte values while an
234 * update is in progress; see the comments in __get_spte_lockless().
235 */
c2a2ac2b
XG
236 int clear_spte_count;
237#endif
238
0cbf8e43 239 /* Number of writes since the last time traversal visited this page. */
a30f47cb 240 int write_flooding_count;
d657a98e
ZX
241};
242
1c08364c
AK
243struct kvm_pio_request {
244 unsigned long count;
1c08364c
AK
245 int in;
246 int port;
247 int size;
1c08364c
AK
248};
249
d657a98e
ZX
250/*
251 * x86 supports 3 paging modes (4-level 64-bit, 3-level 64-bit, and 2-level
252 * 32-bit). The kvm_mmu structure abstracts the details of the current mmu
253 * mode.
254 */
255struct kvm_mmu {
256 void (*new_cr3)(struct kvm_vcpu *vcpu);
f43addd4 257 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long root);
5777ed34 258 unsigned long (*get_cr3)(struct kvm_vcpu *vcpu);
e4e517b4 259 u64 (*get_pdptr)(struct kvm_vcpu *vcpu, int index);
78b2c54a
XG
260 int (*page_fault)(struct kvm_vcpu *vcpu, gva_t gva, u32 err,
261 bool prefault);
6389ee94
AK
262 void (*inject_page_fault)(struct kvm_vcpu *vcpu,
263 struct x86_exception *fault);
1871c602 264 gpa_t (*gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t gva, u32 access,
ab9ae313 265 struct x86_exception *exception);
c30a358d 266 gpa_t (*translate_gpa)(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access);
e8bc217a 267 int (*sync_page)(struct kvm_vcpu *vcpu,
a4a8e6f7 268 struct kvm_mmu_page *sp);
a7052897 269 void (*invlpg)(struct kvm_vcpu *vcpu, gva_t gva);
0f53b5b1 270 void (*update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
7c562522 271 u64 *spte, const void *pte);
d657a98e
ZX
272 hpa_t root_hpa;
273 int root_level;
274 int shadow_root_level;
a770f6f2 275 union kvm_mmu_page_role base_role;
c5a78f2b 276 bool direct_map;
d657a98e 277
97d64b78
AK
278 /*
279 * Bitmap; bit set = permission fault
280 * Byte index: page fault error code [4:1]
281 * Bit index: pte permissions in ACC_* format
282 */
283 u8 permissions[16];
284
d657a98e 285 u64 *pae_root;
81407ca5 286 u64 *lm_root;
82725b20 287 u64 rsvd_bits_mask[2][4];
25d92081 288 u64 bad_mt_xwr;
ff03a073 289
6fd01b71
AK
290 /*
291 * Bitmap: bit set = last pte in walk
292 * index[0:1]: level (zero-based)
293 * index[2]: pte.ps
294 */
295 u8 last_pte_bitmap;
296
2d48a985
JR
297 bool nx;
298
ff03a073 299 u64 pdptrs[4]; /* pae */
d657a98e
ZX
300};
301
f5132b01
GN
302enum pmc_type {
303 KVM_PMC_GP = 0,
304 KVM_PMC_FIXED,
305};
306
307struct kvm_pmc {
308 enum pmc_type type;
309 u8 idx;
310 u64 counter;
311 u64 eventsel;
312 struct perf_event *perf_event;
313 struct kvm_vcpu *vcpu;
314};
315
316struct kvm_pmu {
317 unsigned nr_arch_gp_counters;
318 unsigned nr_arch_fixed_counters;
319 unsigned available_event_types;
320 u64 fixed_ctr_ctrl;
321 u64 global_ctrl;
322 u64 global_status;
323 u64 global_ovf_ctrl;
324 u64 counter_bitmask[2];
325 u64 global_ctrl_mask;
103af0a9 326 u64 reserved_bits;
f5132b01 327 u8 version;
15c7ad51
RR
328 struct kvm_pmc gp_counters[INTEL_PMC_MAX_GENERIC];
329 struct kvm_pmc fixed_counters[INTEL_PMC_MAX_FIXED];
f5132b01
GN
330 struct irq_work irq_work;
331 u64 reprogram_pmi;
332};
333
ad312c7c 334struct kvm_vcpu_arch {
5fdbf976
MT
335 /*
336 * rip and regs accesses must go through
337 * kvm_{register,rip}_{read,write} functions.
338 */
339 unsigned long regs[NR_VCPU_REGS];
340 u32 regs_avail;
341 u32 regs_dirty;
34c16eec
ZX
342
343 unsigned long cr0;
e8467fda 344 unsigned long cr0_guest_owned_bits;
34c16eec
ZX
345 unsigned long cr2;
346 unsigned long cr3;
347 unsigned long cr4;
fc78f519 348 unsigned long cr4_guest_owned_bits;
34c16eec 349 unsigned long cr8;
1371d904 350 u32 hflags;
f6801dff 351 u64 efer;
34c16eec
ZX
352 u64 apic_base;
353 struct kvm_lapic *apic; /* kernel irqchip context */
41383771 354 unsigned long apic_attention;
e1035715 355 int32_t apic_arb_prio;
34c16eec 356 int mp_state;
34c16eec 357 u64 ia32_misc_enable_msr;
b209749f 358 bool tpr_access_reporting;
34c16eec 359
14dfe855
JR
360 /*
361 * Paging state of the vcpu
362 *
363 * If the vcpu runs in guest mode with two level paging this still saves
364 * the paging mode of the l1 guest. This context is always used to
365 * handle faults.
366 */
34c16eec 367 struct kvm_mmu mmu;
8df25a32 368
6539e738
JR
369 /*
370 * Paging state of an L2 guest (used for nested npt)
371 *
372 * This context will save all necessary information to walk page tables
373 * of the an L2 guest. This context is only initialized for page table
374 * walking and not for faulting since we never handle l2 page faults on
375 * the host.
376 */
377 struct kvm_mmu nested_mmu;
378
14dfe855
JR
379 /*
380 * Pointer to the mmu context currently used for
381 * gva_to_gpa translations.
382 */
383 struct kvm_mmu *walk_mmu;
384
53c07b18 385 struct kvm_mmu_memory_cache mmu_pte_list_desc_cache;
34c16eec
ZX
386 struct kvm_mmu_memory_cache mmu_page_cache;
387 struct kvm_mmu_memory_cache mmu_page_header_cache;
388
98918833 389 struct fpu guest_fpu;
2acf923e 390 u64 xcr0;
d7876f1b 391 u64 guest_supported_xcr0;
4344ee98 392 u32 guest_xstate_size;
34c16eec 393
34c16eec
ZX
394 struct kvm_pio_request pio;
395 void *pio_data;
396
66fd3f7f
GN
397 u8 event_exit_inst_len;
398
298101da
AK
399 struct kvm_queued_exception {
400 bool pending;
401 bool has_error_code;
ce7ddec4 402 bool reinject;
298101da
AK
403 u8 nr;
404 u32 error_code;
405 } exception;
406
937a7eae
AK
407 struct kvm_queued_interrupt {
408 bool pending;
66fd3f7f 409 bool soft;
937a7eae
AK
410 u8 nr;
411 } interrupt;
412
34c16eec
ZX
413 int halt_request; /* real mode on Intel only */
414
415 int cpuid_nent;
07716717 416 struct kvm_cpuid_entry2 cpuid_entries[KVM_MAX_CPUID_ENTRIES];
34c16eec
ZX
417 /* emulate context */
418
419 struct x86_emulate_ctxt emulate_ctxt;
7ae441ea
GN
420 bool emulate_regs_need_sync_to_vcpu;
421 bool emulate_regs_need_sync_from_vcpu;
716d51ab 422 int (*complete_userspace_io)(struct kvm_vcpu *vcpu);
18068523
GOC
423
424 gpa_t time;
50d0a0f9 425 struct pvclock_vcpu_time_info hv_clock;
e48672fa 426 unsigned int hw_tsc_khz;
0b79459b
AH
427 struct gfn_to_hva_cache pv_time;
428 bool pv_time_enabled;
51d59c6b
MT
429 /* set guest stopped flag in pvclock flags field */
430 bool pvclock_set_guest_stopped_request;
c9aaa895
GC
431
432 struct {
433 u64 msr_val;
434 u64 last_steal;
435 u64 accum_steal;
436 struct gfn_to_hva_cache stime;
437 struct kvm_steal_time steal;
438 } st;
439
1d5f066e
ZA
440 u64 last_guest_tsc;
441 u64 last_kernel_ns;
6f526ec5 442 u64 last_host_tsc;
0dd6a6ed 443 u64 tsc_offset_adjustment;
e26101b1
ZA
444 u64 this_tsc_nsec;
445 u64 this_tsc_write;
446 u8 this_tsc_generation;
c285545f 447 bool tsc_catchup;
cc578287
ZA
448 bool tsc_always_catchup;
449 s8 virtual_tsc_shift;
450 u32 virtual_tsc_mult;
451 u32 virtual_tsc_khz;
ba904635 452 s64 ia32_tsc_adjust_msr;
3419ffc8 453
7460fb4a
AK
454 atomic_t nmi_queued; /* unprocessed asynchronous NMIs */
455 unsigned nmi_pending; /* NMI queued after currently running handler */
456 bool nmi_injected; /* Trying to inject an NMI this entry */
9ba075a6 457
0bed3b56
SY
458 struct mtrr_state_type mtrr_state;
459 u32 pat;
42dbaa5a
JK
460
461 int switch_db_regs;
42dbaa5a
JK
462 unsigned long db[KVM_NR_DB_REGS];
463 unsigned long dr6;
464 unsigned long dr7;
465 unsigned long eff_db[KVM_NR_DB_REGS];
c8639010 466 unsigned long guest_debug_dr7;
890ca9ae
HY
467
468 u64 mcg_cap;
469 u64 mcg_status;
470 u64 mcg_ctl;
471 u64 *mce_banks;
94fe45da 472
bebb106a
XG
473 /* Cache MMIO info */
474 u64 mmio_gva;
475 unsigned access;
476 gfn_t mmio_gfn;
477
f5132b01
GN
478 struct kvm_pmu pmu;
479
94fe45da 480 /* used for guest single stepping over the given code position */
94fe45da 481 unsigned long singlestep_rip;
f92653ee 482
10388a07
GN
483 /* fields used by HYPER-V emulation */
484 u64 hv_vapic;
f5f48ee1
SY
485
486 cpumask_var_t wbinvd_dirty_mask;
af585b92 487
1cb3f3ae
XG
488 unsigned long last_retry_eip;
489 unsigned long last_retry_addr;
490
af585b92
GN
491 struct {
492 bool halted;
493 gfn_t gfns[roundup_pow_of_two(ASYNC_PF_PER_VCPU)];
344d9588
GN
494 struct gfn_to_hva_cache data;
495 u64 msr_val;
7c90705b 496 u32 id;
6adba527 497 bool send_user_only;
af585b92 498 } apf;
2b036c6b
BO
499
500 /* OSVW MSRs (AMD only) */
501 struct {
502 u64 length;
503 u64 status;
504 } osvw;
ae7a2a3f
MT
505
506 struct {
507 u64 msr_val;
508 struct gfn_to_hva_cache data;
509 } pv_eoi;
93c05d3e
XG
510
511 /*
512 * Indicate whether the access faults on its page table in guest
513 * which is set when fix page fault and used to detect unhandeable
514 * instruction.
515 */
516 bool write_fault_to_shadow_pgtable;
25d92081
YZ
517
518 /* set at EPT violation at this point */
519 unsigned long exit_qualification;
6aef266c
SV
520
521 /* pv related host specific info */
522 struct {
523 bool pv_unhalted;
524 } pv;
34c16eec
ZX
525};
526
db3fe4eb 527struct kvm_lpage_info {
db3fe4eb
TY
528 int write_count;
529};
530
531struct kvm_arch_memory_slot {
d89cc617 532 unsigned long *rmap[KVM_NR_PAGE_SIZES];
db3fe4eb
TY
533 struct kvm_lpage_info *lpage_info[KVM_NR_PAGE_SIZES - 1];
534};
535
1e08ec4a
GN
536struct kvm_apic_map {
537 struct rcu_head rcu;
538 u8 ldr_bits;
539 /* fields bellow are used to decode ldr values in different modes */
540 u32 cid_shift, cid_mask, lid_mask;
541 struct kvm_lapic *phys_map[256];
542 /* first index is cluster id second is cpu id in a cluster */
543 struct kvm_lapic *logical_map[16][16];
544};
545
fef9cce0 546struct kvm_arch {
49d5ca26 547 unsigned int n_used_mmu_pages;
f05e70ac 548 unsigned int n_requested_mmu_pages;
39de71ec 549 unsigned int n_max_mmu_pages;
332b207d 550 unsigned int indirect_shadow_pages;
5304b8d3 551 unsigned long mmu_valid_gen;
f05e70ac
ZX
552 struct hlist_head mmu_page_hash[KVM_NUM_MMU_PAGES];
553 /*
554 * Hash table of struct kvm_mmu_page.
555 */
556 struct list_head active_mmu_pages;
365c8868
XG
557 struct list_head zapped_obsolete_pages;
558
4d5c5d0f 559 struct list_head assigned_dev_head;
19de40a8 560 struct iommu_domain *iommu_domain;
522c68c4 561 int iommu_flags;
d7deeeb0
ZX
562 struct kvm_pic *vpic;
563 struct kvm_ioapic *vioapic;
7837699f 564 struct kvm_pit *vpit;
cc6e462c 565 int vapics_in_nmi_mode;
1e08ec4a
GN
566 struct mutex apic_map_lock;
567 struct kvm_apic_map *apic_map;
bfc6d222 568
bfc6d222
ZX
569 unsigned int tss_addr;
570 struct page *apic_access_page;
18068523
GOC
571
572 gpa_t wall_clock;
b7ebfb05
SY
573
574 struct page *ept_identity_pagetable;
575 bool ept_identity_pagetable_done;
b927a3ce 576 gpa_t ept_identity_map_addr;
5550af4d
SY
577
578 unsigned long irq_sources_bitmap;
afbcf7ab 579 s64 kvmclock_offset;
038f8c11 580 raw_spinlock_t tsc_write_lock;
f38e098f 581 u64 last_tsc_nsec;
f38e098f 582 u64 last_tsc_write;
5d3cb0f6 583 u32 last_tsc_khz;
e26101b1
ZA
584 u64 cur_tsc_nsec;
585 u64 cur_tsc_write;
586 u64 cur_tsc_offset;
587 u8 cur_tsc_generation;
b48aa97e 588 int nr_vcpus_matched_tsc;
ffde22ac 589
d828199e
MT
590 spinlock_t pvclock_gtod_sync_lock;
591 bool use_master_clock;
592 u64 master_kernel_ns;
593 cycle_t master_cycle_now;
594
ffde22ac 595 struct kvm_xen_hvm_config xen_hvm_config;
55cd8e5a
GN
596
597 /* fields used by HYPER-V emulation */
598 u64 hv_guest_os_id;
599 u64 hv_hypercall;
b034cf01
XG
600
601 #ifdef CONFIG_KVM_MMU_AUDIT
602 int audit_point;
603 #endif
d69fb81f
ZX
604};
605
0711456c
ZX
606struct kvm_vm_stat {
607 u32 mmu_shadow_zapped;
608 u32 mmu_pte_write;
609 u32 mmu_pte_updated;
610 u32 mmu_pde_zapped;
611 u32 mmu_flooded;
612 u32 mmu_recycled;
dfc5aa00 613 u32 mmu_cache_miss;
4731d4c7 614 u32 mmu_unsync;
0711456c 615 u32 remote_tlb_flush;
05da4558 616 u32 lpages;
0711456c
ZX
617};
618
77b4c255
ZX
619struct kvm_vcpu_stat {
620 u32 pf_fixed;
621 u32 pf_guest;
622 u32 tlb_flush;
623 u32 invlpg;
624
625 u32 exits;
626 u32 io_exits;
627 u32 mmio_exits;
628 u32 signal_exits;
629 u32 irq_window_exits;
f08864b4 630 u32 nmi_window_exits;
77b4c255
ZX
631 u32 halt_exits;
632 u32 halt_wakeup;
633 u32 request_irq_exits;
634 u32 irq_exits;
635 u32 host_state_reload;
636 u32 efer_reload;
637 u32 fpu_reload;
638 u32 insn_emulation;
639 u32 insn_emulation_fail;
f11c3a8d 640 u32 hypercalls;
fa89a817 641 u32 irq_injections;
c4abb7c9 642 u32 nmi_injections;
77b4c255 643};
ad312c7c 644
8a76d7f2
JR
645struct x86_instruction_info;
646
8fe8ab46
WA
647struct msr_data {
648 bool host_initiated;
649 u32 index;
650 u64 data;
651};
652
ea4a5ff8
ZX
653struct kvm_x86_ops {
654 int (*cpu_has_kvm_support)(void); /* __init */
655 int (*disabled_by_bios)(void); /* __init */
10474ae8 656 int (*hardware_enable)(void *dummy);
ea4a5ff8
ZX
657 void (*hardware_disable)(void *dummy);
658 void (*check_processor_compatibility)(void *rtn);
659 int (*hardware_setup)(void); /* __init */
660 void (*hardware_unsetup)(void); /* __exit */
774ead3a 661 bool (*cpu_has_accelerated_tpr)(void);
0e851880 662 void (*cpuid_update)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
663
664 /* Create, but do not attach this VCPU */
665 struct kvm_vcpu *(*vcpu_create)(struct kvm *kvm, unsigned id);
666 void (*vcpu_free)(struct kvm_vcpu *vcpu);
57f252f2 667 void (*vcpu_reset)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
668
669 void (*prepare_guest_switch)(struct kvm_vcpu *vcpu);
670 void (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
671 void (*vcpu_put)(struct kvm_vcpu *vcpu);
ea4a5ff8 672
c8639010 673 void (*update_db_bp_intercept)(struct kvm_vcpu *vcpu);
ea4a5ff8 674 int (*get_msr)(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata);
8fe8ab46 675 int (*set_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
ea4a5ff8
ZX
676 u64 (*get_segment_base)(struct kvm_vcpu *vcpu, int seg);
677 void (*get_segment)(struct kvm_vcpu *vcpu,
678 struct kvm_segment *var, int seg);
2e4d2653 679 int (*get_cpl)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
680 void (*set_segment)(struct kvm_vcpu *vcpu,
681 struct kvm_segment *var, int seg);
682 void (*get_cs_db_l_bits)(struct kvm_vcpu *vcpu, int *db, int *l);
e8467fda 683 void (*decache_cr0_guest_bits)(struct kvm_vcpu *vcpu);
aff48baa 684 void (*decache_cr3)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
685 void (*decache_cr4_guest_bits)(struct kvm_vcpu *vcpu);
686 void (*set_cr0)(struct kvm_vcpu *vcpu, unsigned long cr0);
687 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
5e1746d6 688 int (*set_cr4)(struct kvm_vcpu *vcpu, unsigned long cr4);
ea4a5ff8 689 void (*set_efer)(struct kvm_vcpu *vcpu, u64 efer);
89a27f4d
GN
690 void (*get_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
691 void (*set_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
692 void (*get_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
693 void (*set_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
020df079 694 void (*set_dr7)(struct kvm_vcpu *vcpu, unsigned long value);
5fdbf976 695 void (*cache_reg)(struct kvm_vcpu *vcpu, enum kvm_reg reg);
ea4a5ff8
ZX
696 unsigned long (*get_rflags)(struct kvm_vcpu *vcpu);
697 void (*set_rflags)(struct kvm_vcpu *vcpu, unsigned long rflags);
6b52d186 698 void (*fpu_activate)(struct kvm_vcpu *vcpu);
02daab21 699 void (*fpu_deactivate)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
700
701 void (*tlb_flush)(struct kvm_vcpu *vcpu);
ea4a5ff8 702
851ba692
AK
703 void (*run)(struct kvm_vcpu *vcpu);
704 int (*handle_exit)(struct kvm_vcpu *vcpu);
ea4a5ff8 705 void (*skip_emulated_instruction)(struct kvm_vcpu *vcpu);
2809f5d2
GC
706 void (*set_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
707 u32 (*get_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
ea4a5ff8
ZX
708 void (*patch_hypercall)(struct kvm_vcpu *vcpu,
709 unsigned char *hypercall_addr);
66fd3f7f 710 void (*set_irq)(struct kvm_vcpu *vcpu);
95ba8273 711 void (*set_nmi)(struct kvm_vcpu *vcpu);
298101da 712 void (*queue_exception)(struct kvm_vcpu *vcpu, unsigned nr,
ce7ddec4
JR
713 bool has_error_code, u32 error_code,
714 bool reinject);
b463a6f7 715 void (*cancel_injection)(struct kvm_vcpu *vcpu);
78646121 716 int (*interrupt_allowed)(struct kvm_vcpu *vcpu);
95ba8273 717 int (*nmi_allowed)(struct kvm_vcpu *vcpu);
3cfc3092
JK
718 bool (*get_nmi_mask)(struct kvm_vcpu *vcpu);
719 void (*set_nmi_mask)(struct kvm_vcpu *vcpu, bool masked);
03b28f81 720 int (*enable_nmi_window)(struct kvm_vcpu *vcpu);
730dca42 721 int (*enable_irq_window)(struct kvm_vcpu *vcpu);
95ba8273 722 void (*update_cr8_intercept)(struct kvm_vcpu *vcpu, int tpr, int irr);
c7c9c56c
YZ
723 int (*vm_has_apicv)(struct kvm *kvm);
724 void (*hwapic_irr_update)(struct kvm_vcpu *vcpu, int max_irr);
725 void (*hwapic_isr_update)(struct kvm *kvm, int isr);
726 void (*load_eoi_exitmap)(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap);
8d14695f 727 void (*set_virtual_x2apic_mode)(struct kvm_vcpu *vcpu, bool set);
a20ed54d
YZ
728 void (*deliver_posted_interrupt)(struct kvm_vcpu *vcpu, int vector);
729 void (*sync_pir_to_irr)(struct kvm_vcpu *vcpu);
ea4a5ff8 730 int (*set_tss_addr)(struct kvm *kvm, unsigned int addr);
67253af5 731 int (*get_tdp_level)(void);
4b12f0de 732 u64 (*get_mt_mask)(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio);
17cc3935 733 int (*get_lpage_level)(void);
4e47c7a6 734 bool (*rdtscp_supported)(void);
ad756a16 735 bool (*invpcid_supported)(void);
f1e2b260 736 void (*adjust_tsc_offset)(struct kvm_vcpu *vcpu, s64 adjustment, bool host);
344f414f 737
1c97f0a0
JR
738 void (*set_tdp_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
739
d4330ef2
JR
740 void (*set_supported_cpuid)(u32 func, struct kvm_cpuid_entry2 *entry);
741
f5f48ee1
SY
742 bool (*has_wbinvd_exit)(void);
743
cc578287 744 void (*set_tsc_khz)(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale);
ba904635 745 u64 (*read_tsc_offset)(struct kvm_vcpu *vcpu);
99e3e30a
ZA
746 void (*write_tsc_offset)(struct kvm_vcpu *vcpu, u64 offset);
747
857e4099 748 u64 (*compute_tsc_offset)(struct kvm_vcpu *vcpu, u64 target_tsc);
886b470c 749 u64 (*read_l1_tsc)(struct kvm_vcpu *vcpu, u64 host_tsc);
857e4099 750
586f9607 751 void (*get_exit_info)(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2);
8a76d7f2
JR
752
753 int (*check_intercept)(struct kvm_vcpu *vcpu,
754 struct x86_instruction_info *info,
755 enum x86_intercept_stage stage);
a547c6db 756 void (*handle_external_intr)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
757};
758
af585b92 759struct kvm_arch_async_pf {
7c90705b 760 u32 token;
af585b92 761 gfn_t gfn;
fb67e14f 762 unsigned long cr3;
c4806acd 763 bool direct_map;
af585b92
GN
764};
765
97896d04
ZX
766extern struct kvm_x86_ops *kvm_x86_ops;
767
f1e2b260
MT
768static inline void adjust_tsc_offset_guest(struct kvm_vcpu *vcpu,
769 s64 adjustment)
770{
771 kvm_x86_ops->adjust_tsc_offset(vcpu, adjustment, false);
772}
773
774static inline void adjust_tsc_offset_host(struct kvm_vcpu *vcpu, s64 adjustment)
775{
776 kvm_x86_ops->adjust_tsc_offset(vcpu, adjustment, true);
777}
778
54f1585a
ZX
779int kvm_mmu_module_init(void);
780void kvm_mmu_module_exit(void);
781
782void kvm_mmu_destroy(struct kvm_vcpu *vcpu);
783int kvm_mmu_create(struct kvm_vcpu *vcpu);
784int kvm_mmu_setup(struct kvm_vcpu *vcpu);
7b52345e 785void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
4b12f0de 786 u64 dirty_mask, u64 nx_mask, u64 x_mask);
54f1585a
ZX
787
788int kvm_mmu_reset_context(struct kvm_vcpu *vcpu);
789void kvm_mmu_slot_remove_write_access(struct kvm *kvm, int slot);
5dc99b23
TY
790void kvm_mmu_write_protect_pt_masked(struct kvm *kvm,
791 struct kvm_memory_slot *slot,
792 gfn_t gfn_offset, unsigned long mask);
54f1585a 793void kvm_mmu_zap_all(struct kvm *kvm);
f8f55942 794void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm);
3ad82a7e 795unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm);
54f1585a
ZX
796void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages);
797
ff03a073 798int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3);
cc4b6871 799
3200f405 800int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
9f811285 801 const void *val, int bytes);
4b12f0de 802u8 kvm_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn);
2f333bcb
MT
803
804extern bool tdp_enabled;
9f811285 805
a3e06bbe
LJ
806u64 vcpu_tsc_khz(struct kvm_vcpu *vcpu);
807
92a1f12d
JR
808/* control of guest tsc rate supported? */
809extern bool kvm_has_tsc_control;
810/* minimum supported tsc_khz for guests */
811extern u32 kvm_min_guest_tsc_khz;
812/* maximum supported tsc_khz for guests */
813extern u32 kvm_max_guest_tsc_khz;
814
54f1585a 815enum emulation_result {
ac0a48c3
PB
816 EMULATE_DONE, /* no further processing */
817 EMULATE_USER_EXIT, /* kvm_run ready for userspace exit */
54f1585a
ZX
818 EMULATE_FAIL, /* can't emulate this instruction */
819};
820
571008da
SY
821#define EMULTYPE_NO_DECODE (1 << 0)
822#define EMULTYPE_TRAP_UD (1 << 1)
ba8afb6b 823#define EMULTYPE_SKIP (1 << 2)
1cb3f3ae 824#define EMULTYPE_RETRY (1 << 3)
991eebf9 825#define EMULTYPE_NO_REEXECUTE (1 << 4)
dc25e89e
AP
826int x86_emulate_instruction(struct kvm_vcpu *vcpu, unsigned long cr2,
827 int emulation_type, void *insn, int insn_len);
51d8b661
AP
828
829static inline int emulate_instruction(struct kvm_vcpu *vcpu,
830 int emulation_type)
831{
dc25e89e 832 return x86_emulate_instruction(vcpu, 0, emulation_type, NULL, 0);
51d8b661
AP
833}
834
f2b4b7dd 835void kvm_enable_efer_bits(u64);
384bb783 836bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer);
54f1585a 837int kvm_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *data);
8fe8ab46 838int kvm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a
ZX
839
840struct x86_emulate_ctxt;
841
cf8f70bf 842int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size, unsigned short port);
54f1585a
ZX
843void kvm_emulate_cpuid(struct kvm_vcpu *vcpu);
844int kvm_emulate_halt(struct kvm_vcpu *vcpu);
f5f48ee1 845int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu);
54f1585a 846
3e6e0aab 847void kvm_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg);
c697518a 848int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector, int seg);
66450a21 849void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, unsigned int vector);
3e6e0aab 850
7f3d35fd
KW
851int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
852 int reason, bool has_error_code, u32 error_code);
37817f29 853
49a9b07e 854int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0);
2390218b 855int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
a83b29c6 856int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
eea1cff9 857int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8);
020df079
GN
858int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val);
859int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val);
2d3ad1f4
AK
860unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu);
861void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw);
54f1585a 862void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l);
2acf923e 863int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr);
54f1585a
ZX
864
865int kvm_get_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata);
8fe8ab46 866int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a 867
91586a3b
JK
868unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu);
869void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
022cd0e8 870bool kvm_rdpmc(struct kvm_vcpu *vcpu);
91586a3b 871
298101da
AK
872void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr);
873void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
ce7ddec4
JR
874void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr);
875void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
6389ee94 876void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
ec92fe44
JR
877int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
878 gfn_t gfn, void *data, int offset, int len,
879 u32 access);
6389ee94 880void kvm_propagate_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
0a79b009 881bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl);
298101da 882
1a577b72
MT
883static inline int __kvm_irq_line_state(unsigned long *irq_state,
884 int irq_source_id, int level)
885{
886 /* Logical OR for level trig interrupt */
887 if (level)
888 __set_bit(irq_source_id, irq_state);
889 else
890 __clear_bit(irq_source_id, irq_state);
891
892 return !!(*irq_state);
893}
894
895int kvm_pic_set_irq(struct kvm_pic *pic, int irq, int irq_source_id, int level);
896void kvm_pic_clear_all(struct kvm_pic *pic, int irq_source_id);
3de42dc0 897
3419ffc8
SY
898void kvm_inject_nmi(struct kvm_vcpu *vcpu);
899
10ab25cd 900int fx_init(struct kvm_vcpu *vcpu);
54f1585a 901
d835dfec 902void kvm_mmu_flush_tlb(struct kvm_vcpu *vcpu);
54f1585a 903void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
f57f2ef5 904 const u8 *new, int bytes);
1cb3f3ae 905int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn);
54f1585a
ZX
906int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva);
907void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu);
908int kvm_mmu_load(struct kvm_vcpu *vcpu);
909void kvm_mmu_unload(struct kvm_vcpu *vcpu);
0ba73cda 910void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu);
e459e322 911gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access);
ab9ae313
AK
912gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
913 struct x86_exception *exception);
914gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
915 struct x86_exception *exception);
916gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
917 struct x86_exception *exception);
918gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
919 struct x86_exception *exception);
54f1585a
ZX
920
921int kvm_emulate_hypercall(struct kvm_vcpu *vcpu);
922
dc25e89e
AP
923int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t gva, u32 error_code,
924 void *insn, int insn_len);
a7052897 925void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva);
34c16eec 926
18552672 927void kvm_enable_tdp(void);
5f4cb662 928void kvm_disable_tdp(void);
18552672 929
de7d789a 930int complete_pio(struct kvm_vcpu *vcpu);
f850e2e6 931bool kvm_check_iopl(struct kvm_vcpu *vcpu);
ec6d273d 932
e459e322
XG
933static inline gpa_t translate_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access)
934{
935 return gpa;
936}
937
ec6d273d
ZX
938static inline struct kvm_mmu_page *page_header(hpa_t shadow_page)
939{
940 struct page *page = pfn_to_page(shadow_page >> PAGE_SHIFT);
941
942 return (struct kvm_mmu_page *)page_private(page);
943}
944
d6e88aec 945static inline u16 kvm_read_ldt(void)
ec6d273d
ZX
946{
947 u16 ldt;
948 asm("sldt %0" : "=g"(ldt));
949 return ldt;
950}
951
d6e88aec 952static inline void kvm_load_ldt(u16 sel)
ec6d273d
ZX
953{
954 asm("lldt %0" : : "rm"(sel));
955}
ec6d273d 956
ec6d273d
ZX
957#ifdef CONFIG_X86_64
958static inline unsigned long read_msr(unsigned long msr)
959{
960 u64 value;
961
962 rdmsrl(msr, value);
963 return value;
964}
965#endif
966
ec6d273d
ZX
967static inline u32 get_rdx_init_val(void)
968{
969 return 0x600; /* P6 family */
970}
971
c1a5d4f9
AK
972static inline void kvm_inject_gp(struct kvm_vcpu *vcpu, u32 error_code)
973{
974 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
975}
976
ec6d273d
ZX
977#define TSS_IOPB_BASE_OFFSET 0x66
978#define TSS_BASE_SIZE 0x68
979#define TSS_IOPB_SIZE (65536 / 8)
980#define TSS_REDIRECTION_SIZE (256 / 8)
7d76b4d3
JP
981#define RMODE_TSS_SIZE \
982 (TSS_BASE_SIZE + TSS_REDIRECTION_SIZE + TSS_IOPB_SIZE + 1)
53e0aa7b 983
37817f29
IE
984enum {
985 TASK_SWITCH_CALL = 0,
986 TASK_SWITCH_IRET = 1,
987 TASK_SWITCH_JMP = 2,
988 TASK_SWITCH_GATE = 3,
989};
990
1371d904 991#define HF_GIF_MASK (1 << 0)
3d6368ef
AG
992#define HF_HIF_MASK (1 << 1)
993#define HF_VINTR_MASK (1 << 2)
95ba8273 994#define HF_NMI_MASK (1 << 3)
44c11430 995#define HF_IRET_MASK (1 << 4)
ec9e60b2 996#define HF_GUEST_MASK (1 << 5) /* VCPU is in guest-mode */
1371d904 997
4ecac3fd
AK
998/*
999 * Hardware virtualization extension instructions may fault if a
1000 * reboot turns off virtualization while processes are running.
1001 * Trap the fault and ignore the instruction if that happens.
1002 */
b7c4145b 1003asmlinkage void kvm_spurious_fault(void);
4ecac3fd 1004
5e520e62 1005#define ____kvm_handle_fault_on_reboot(insn, cleanup_insn) \
4ecac3fd 1006 "666: " insn "\n\t" \
b7c4145b 1007 "668: \n\t" \
18b13e54 1008 ".pushsection .fixup, \"ax\" \n" \
4ecac3fd 1009 "667: \n\t" \
5e520e62 1010 cleanup_insn "\n\t" \
b7c4145b
AK
1011 "cmpb $0, kvm_rebooting \n\t" \
1012 "jne 668b \n\t" \
8ceed347 1013 __ASM_SIZE(push) " $666b \n\t" \
b7c4145b 1014 "call kvm_spurious_fault \n\t" \
4ecac3fd 1015 ".popsection \n\t" \
3ee89722 1016 _ASM_EXTABLE(666b, 667b)
4ecac3fd 1017
5e520e62
AK
1018#define __kvm_handle_fault_on_reboot(insn) \
1019 ____kvm_handle_fault_on_reboot(insn, "")
1020
e930bffe
AA
1021#define KVM_ARCH_WANT_MMU_NOTIFIER
1022int kvm_unmap_hva(struct kvm *kvm, unsigned long hva);
b3ae2096 1023int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end);
e930bffe 1024int kvm_age_hva(struct kvm *kvm, unsigned long hva);
8ee53820 1025int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
3da0dd43 1026void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
82725b20 1027int cpuid_maxphyaddr(struct kvm_vcpu *vcpu);
c7c9c56c 1028int kvm_cpu_has_injectable_intr(struct kvm_vcpu *v);
a1b37100
GN
1029int kvm_cpu_has_interrupt(struct kvm_vcpu *vcpu);
1030int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu);
0b71785d 1031int kvm_cpu_get_interrupt(struct kvm_vcpu *v);
66450a21 1032void kvm_vcpu_reset(struct kvm_vcpu *vcpu);
e930bffe 1033
18863bdd 1034void kvm_define_shared_msr(unsigned index, u32 msr);
d5696725 1035void kvm_set_shared_msr(unsigned index, u64 val, u64 mask);
18863bdd 1036
f92653ee
JK
1037bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip);
1038
af585b92
GN
1039void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
1040 struct kvm_async_pf *work);
1041void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
1042 struct kvm_async_pf *work);
56028d08
GN
1043void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu,
1044 struct kvm_async_pf *work);
7c90705b 1045bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu);
af585b92
GN
1046extern bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn);
1047
db8fcefa
AP
1048void kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err);
1049
f5132b01
GN
1050int kvm_is_in_guest(void);
1051
1052void kvm_pmu_init(struct kvm_vcpu *vcpu);
1053void kvm_pmu_destroy(struct kvm_vcpu *vcpu);
1054void kvm_pmu_reset(struct kvm_vcpu *vcpu);
1055void kvm_pmu_cpuid_update(struct kvm_vcpu *vcpu);
1056bool kvm_pmu_msr(struct kvm_vcpu *vcpu, u32 msr);
1057int kvm_pmu_get_msr(struct kvm_vcpu *vcpu, u32 msr, u64 *data);
afd80d85 1058int kvm_pmu_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info);
f5132b01
GN
1059int kvm_pmu_read_pmc(struct kvm_vcpu *vcpu, unsigned pmc, u64 *data);
1060void kvm_handle_pmu_event(struct kvm_vcpu *vcpu);
1061void kvm_deliver_pmi(struct kvm_vcpu *vcpu);
1062
1965aae3 1063#endif /* _ASM_X86_KVM_HOST_H */