]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - arch/x86/include/asm/kvm_host.h
KVM: MMU: document fast page fault
[mirror_ubuntu-hirsute-kernel.git] / arch / x86 / include / asm / kvm_host.h
CommitLineData
a656c8ef 1/*
043405e1
CO
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This header defines architecture specific interfaces, x86 version
5 *
6 * This work is licensed under the terms of the GNU GPL, version 2. See
7 * the COPYING file in the top-level directory.
8 *
9 */
10
1965aae3
PA
11#ifndef _ASM_X86_KVM_HOST_H
12#define _ASM_X86_KVM_HOST_H
043405e1 13
34c16eec
ZX
14#include <linux/types.h>
15#include <linux/mm.h>
e930bffe 16#include <linux/mmu_notifier.h>
229456fc 17#include <linux/tracepoint.h>
f5f48ee1 18#include <linux/cpumask.h>
f5132b01 19#include <linux/irq_work.h>
34c16eec
ZX
20
21#include <linux/kvm.h>
22#include <linux/kvm_para.h>
edf88417 23#include <linux/kvm_types.h>
f5132b01 24#include <linux/perf_event.h>
d828199e
MT
25#include <linux/pvclock_gtod.h>
26#include <linux/clocksource.h>
34c16eec 27
50d0a0f9 28#include <asm/pvclock-abi.h>
e01a1b57 29#include <asm/desc.h>
0bed3b56 30#include <asm/mtrr.h>
9962d032 31#include <asm/msr-index.h>
3ee89722 32#include <asm/asm.h>
e01a1b57 33
cbf64358 34#define KVM_MAX_VCPUS 255
a59cb29e 35#define KVM_SOFT_MAX_VCPUS 160
0f888f5a 36#define KVM_USER_MEM_SLOTS 125
0743247f
AW
37/* memory slots that are not exposed to userspace */
38#define KVM_PRIVATE_MEM_SLOTS 3
bbacc0c1 39#define KVM_MEM_SLOTS_NUM (KVM_USER_MEM_SLOTS + KVM_PRIVATE_MEM_SLOTS)
93a5cef0 40
cef4dea0 41#define KVM_MMIO_SIZE 16
69a9f69b
AK
42
43#define KVM_PIO_PAGE_OFFSET 1
542472b5 44#define KVM_COALESCED_MMIO_PAGE_OFFSET 2
69a9f69b 45
8175e5b7
AG
46#define KVM_IRQCHIP_NUM_PINS KVM_IOAPIC_NUM_PINS
47
cfec82cb
JR
48#define CR0_RESERVED_BITS \
49 (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
50 | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
51 | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
52
cd6e8f87
ZX
53#define CR3_PAE_RESERVED_BITS ((X86_CR3_PWT | X86_CR3_PCD) - 1)
54#define CR3_NONPAE_RESERVED_BITS ((PAGE_SIZE-1) & ~(X86_CR3_PWT | X86_CR3_PCD))
ad756a16 55#define CR3_PCID_ENABLED_RESERVED_BITS 0xFFFFFF0000000000ULL
7d76b4d3
JP
56#define CR3_L_MODE_RESERVED_BITS (CR3_NONPAE_RESERVED_BITS | \
57 0xFFFFFF0000000000ULL)
cfec82cb
JR
58#define CR4_RESERVED_BITS \
59 (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
60 | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
ad756a16 61 | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR | X86_CR4_PCIDE \
d9c3476d 62 | X86_CR4_OSXSAVE | X86_CR4_SMEP | X86_CR4_RDWRGSFS \
cfec82cb
JR
63 | X86_CR4_OSXMMEXCPT | X86_CR4_VMXE))
64
65#define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
66
67
cd6e8f87 68
cd6e8f87 69#define INVALID_PAGE (~(hpa_t)0)
dd180b3e
XG
70#define VALID_PAGE(x) ((x) != INVALID_PAGE)
71
cd6e8f87
ZX
72#define UNMAPPED_GVA (~(gpa_t)0)
73
ec04b260 74/* KVM Hugepage definitions for x86 */
04326caa 75#define KVM_NR_PAGE_SIZES 3
82855413
JR
76#define KVM_HPAGE_GFN_SHIFT(x) (((x) - 1) * 9)
77#define KVM_HPAGE_SHIFT(x) (PAGE_SHIFT + KVM_HPAGE_GFN_SHIFT(x))
ec04b260
JR
78#define KVM_HPAGE_SIZE(x) (1UL << KVM_HPAGE_SHIFT(x))
79#define KVM_HPAGE_MASK(x) (~(KVM_HPAGE_SIZE(x) - 1))
80#define KVM_PAGES_PER_HPAGE(x) (KVM_HPAGE_SIZE(x) / PAGE_SIZE)
05da4558 81
cd6e8f87
ZX
82#define SELECTOR_TI_MASK (1 << 2)
83#define SELECTOR_RPL_MASK 0x03
84
85#define IOPL_SHIFT 12
86
d657a98e
ZX
87#define KVM_PERMILLE_MMU_PAGES 20
88#define KVM_MIN_ALLOC_MMU_PAGES 64
1ae0a13d
DE
89#define KVM_MMU_HASH_SHIFT 10
90#define KVM_NUM_MMU_PAGES (1 << KVM_MMU_HASH_SHIFT)
d657a98e
ZX
91#define KVM_MIN_FREE_MMU_PAGES 5
92#define KVM_REFILL_PAGES 25
73c1160c 93#define KVM_MAX_CPUID_ENTRIES 80
0bed3b56 94#define KVM_NR_FIXED_MTRR_REGION 88
9ba075a6 95#define KVM_NR_VAR_MTRR 8
d657a98e 96
af585b92
GN
97#define ASYNC_PF_PER_VCPU 64
98
d657a98e
ZX
99struct kvm_vcpu;
100struct kvm;
af585b92 101struct kvm_async_pf;
d657a98e 102
5fdbf976 103enum kvm_reg {
2b3ccfa0
ZX
104 VCPU_REGS_RAX = 0,
105 VCPU_REGS_RCX = 1,
106 VCPU_REGS_RDX = 2,
107 VCPU_REGS_RBX = 3,
108 VCPU_REGS_RSP = 4,
109 VCPU_REGS_RBP = 5,
110 VCPU_REGS_RSI = 6,
111 VCPU_REGS_RDI = 7,
112#ifdef CONFIG_X86_64
113 VCPU_REGS_R8 = 8,
114 VCPU_REGS_R9 = 9,
115 VCPU_REGS_R10 = 10,
116 VCPU_REGS_R11 = 11,
117 VCPU_REGS_R12 = 12,
118 VCPU_REGS_R13 = 13,
119 VCPU_REGS_R14 = 14,
120 VCPU_REGS_R15 = 15,
121#endif
5fdbf976 122 VCPU_REGS_RIP,
2b3ccfa0
ZX
123 NR_VCPU_REGS
124};
125
6de4f3ad
AK
126enum kvm_reg_ex {
127 VCPU_EXREG_PDPTR = NR_VCPU_REGS,
aff48baa 128 VCPU_EXREG_CR3,
6de12732 129 VCPU_EXREG_RFLAGS,
69c73028 130 VCPU_EXREG_CPL,
2fb92db1 131 VCPU_EXREG_SEGMENTS,
6de4f3ad
AK
132};
133
2b3ccfa0 134enum {
81609e3e 135 VCPU_SREG_ES,
2b3ccfa0 136 VCPU_SREG_CS,
81609e3e 137 VCPU_SREG_SS,
2b3ccfa0 138 VCPU_SREG_DS,
2b3ccfa0
ZX
139 VCPU_SREG_FS,
140 VCPU_SREG_GS,
2b3ccfa0
ZX
141 VCPU_SREG_TR,
142 VCPU_SREG_LDTR,
143};
144
56e82318 145#include <asm/kvm_emulate.h>
2b3ccfa0 146
d657a98e
ZX
147#define KVM_NR_MEM_OBJS 40
148
42dbaa5a
JK
149#define KVM_NR_DB_REGS 4
150
151#define DR6_BD (1 << 13)
152#define DR6_BS (1 << 14)
153#define DR6_FIXED_1 0xffff0ff0
154#define DR6_VOLATILE 0x0000e00f
155
156#define DR7_BP_EN_MASK 0x000000ff
157#define DR7_GE (1 << 9)
158#define DR7_GD (1 << 13)
159#define DR7_FIXED_1 0x00000400
160#define DR7_VOLATILE 0xffff23ff
161
41383771
GN
162/* apic attention bits */
163#define KVM_APIC_CHECK_VAPIC 0
ae7a2a3f
MT
164/*
165 * The following bit is set with PV-EOI, unset on EOI.
166 * We detect PV-EOI changes by guest by comparing
167 * this bit with PV-EOI in guest memory.
168 * See the implementation in apic_update_pv_eoi.
169 */
170#define KVM_APIC_PV_EOI_PENDING 1
41383771 171
d657a98e
ZX
172/*
173 * We don't want allocation failures within the mmu code, so we preallocate
174 * enough memory for a single page fault in a cache.
175 */
176struct kvm_mmu_memory_cache {
177 int nobjs;
178 void *objects[KVM_NR_MEM_OBJS];
179};
180
d657a98e
ZX
181/*
182 * kvm_mmu_page_role, below, is defined as:
183 *
184 * bits 0:3 - total guest paging levels (2-4, or zero for real mode)
185 * bits 4:7 - page table level for this shadow (1-4)
186 * bits 8:9 - page table quadrant for 2-level guests
f6e2c02b
AK
187 * bit 16 - direct mapping of virtual to physical mapping at gfn
188 * used for real mode and two-dimensional paging
d657a98e
ZX
189 * bits 17:19 - common access permissions for all ptes in this shadow page
190 */
191union kvm_mmu_page_role {
192 unsigned word;
193 struct {
7d76b4d3 194 unsigned level:4;
5b7e0102 195 unsigned cr4_pae:1;
7d76b4d3
JP
196 unsigned quadrant:2;
197 unsigned pad_for_nice_hex_output:6;
f6e2c02b 198 unsigned direct:1;
7d76b4d3 199 unsigned access:3;
2e53d63a 200 unsigned invalid:1;
9645bb56 201 unsigned nxe:1;
3dbe1415 202 unsigned cr0_wp:1;
411c588d 203 unsigned smep_andnot_wp:1;
d657a98e
ZX
204 };
205};
206
207struct kvm_mmu_page {
208 struct list_head link;
209 struct hlist_node hash_link;
210
211 /*
212 * The following two entries are used to key the shadow page in the
213 * hash table.
214 */
215 gfn_t gfn;
216 union kvm_mmu_page_role role;
217
218 u64 *spt;
219 /* hold the gfn of each spte inside spt */
220 gfn_t *gfns;
4731d4c7 221 bool unsync;
0571d366 222 int root_count; /* Currently serving as active root */
60c8aec6 223 unsigned int unsync_children;
67052b35 224 unsigned long parent_ptes; /* Reverse mapping for parent_pte */
5304b8d3 225 unsigned long mmu_valid_gen;
0074ff63 226 DECLARE_BITMAP(unsync_child_bitmap, 512);
c2a2ac2b
XG
227
228#ifdef CONFIG_X86_32
accaefe0
XG
229 /*
230 * Used out of the mmu-lock to avoid reading spte values while an
231 * update is in progress; see the comments in __get_spte_lockless().
232 */
c2a2ac2b
XG
233 int clear_spte_count;
234#endif
235
0cbf8e43 236 /* Number of writes since the last time traversal visited this page. */
a30f47cb 237 int write_flooding_count;
d657a98e
ZX
238};
239
1c08364c
AK
240struct kvm_pio_request {
241 unsigned long count;
1c08364c
AK
242 int in;
243 int port;
244 int size;
1c08364c
AK
245};
246
d657a98e
ZX
247/*
248 * x86 supports 3 paging modes (4-level 64-bit, 3-level 64-bit, and 2-level
249 * 32-bit). The kvm_mmu structure abstracts the details of the current mmu
250 * mode.
251 */
252struct kvm_mmu {
253 void (*new_cr3)(struct kvm_vcpu *vcpu);
f43addd4 254 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long root);
5777ed34 255 unsigned long (*get_cr3)(struct kvm_vcpu *vcpu);
e4e517b4 256 u64 (*get_pdptr)(struct kvm_vcpu *vcpu, int index);
78b2c54a
XG
257 int (*page_fault)(struct kvm_vcpu *vcpu, gva_t gva, u32 err,
258 bool prefault);
6389ee94
AK
259 void (*inject_page_fault)(struct kvm_vcpu *vcpu,
260 struct x86_exception *fault);
d657a98e 261 void (*free)(struct kvm_vcpu *vcpu);
1871c602 262 gpa_t (*gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t gva, u32 access,
ab9ae313 263 struct x86_exception *exception);
c30a358d 264 gpa_t (*translate_gpa)(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access);
e8bc217a 265 int (*sync_page)(struct kvm_vcpu *vcpu,
a4a8e6f7 266 struct kvm_mmu_page *sp);
a7052897 267 void (*invlpg)(struct kvm_vcpu *vcpu, gva_t gva);
0f53b5b1 268 void (*update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
7c562522 269 u64 *spte, const void *pte);
d657a98e
ZX
270 hpa_t root_hpa;
271 int root_level;
272 int shadow_root_level;
a770f6f2 273 union kvm_mmu_page_role base_role;
c5a78f2b 274 bool direct_map;
d657a98e 275
97d64b78
AK
276 /*
277 * Bitmap; bit set = permission fault
278 * Byte index: page fault error code [4:1]
279 * Bit index: pte permissions in ACC_* format
280 */
281 u8 permissions[16];
282
d657a98e 283 u64 *pae_root;
81407ca5 284 u64 *lm_root;
82725b20 285 u64 rsvd_bits_mask[2][4];
ff03a073 286
6fd01b71
AK
287 /*
288 * Bitmap: bit set = last pte in walk
289 * index[0:1]: level (zero-based)
290 * index[2]: pte.ps
291 */
292 u8 last_pte_bitmap;
293
2d48a985
JR
294 bool nx;
295
ff03a073 296 u64 pdptrs[4]; /* pae */
d657a98e
ZX
297};
298
f5132b01
GN
299enum pmc_type {
300 KVM_PMC_GP = 0,
301 KVM_PMC_FIXED,
302};
303
304struct kvm_pmc {
305 enum pmc_type type;
306 u8 idx;
307 u64 counter;
308 u64 eventsel;
309 struct perf_event *perf_event;
310 struct kvm_vcpu *vcpu;
311};
312
313struct kvm_pmu {
314 unsigned nr_arch_gp_counters;
315 unsigned nr_arch_fixed_counters;
316 unsigned available_event_types;
317 u64 fixed_ctr_ctrl;
318 u64 global_ctrl;
319 u64 global_status;
320 u64 global_ovf_ctrl;
321 u64 counter_bitmask[2];
322 u64 global_ctrl_mask;
323 u8 version;
15c7ad51
RR
324 struct kvm_pmc gp_counters[INTEL_PMC_MAX_GENERIC];
325 struct kvm_pmc fixed_counters[INTEL_PMC_MAX_FIXED];
f5132b01
GN
326 struct irq_work irq_work;
327 u64 reprogram_pmi;
328};
329
ad312c7c 330struct kvm_vcpu_arch {
5fdbf976
MT
331 /*
332 * rip and regs accesses must go through
333 * kvm_{register,rip}_{read,write} functions.
334 */
335 unsigned long regs[NR_VCPU_REGS];
336 u32 regs_avail;
337 u32 regs_dirty;
34c16eec
ZX
338
339 unsigned long cr0;
e8467fda 340 unsigned long cr0_guest_owned_bits;
34c16eec
ZX
341 unsigned long cr2;
342 unsigned long cr3;
343 unsigned long cr4;
fc78f519 344 unsigned long cr4_guest_owned_bits;
34c16eec 345 unsigned long cr8;
1371d904 346 u32 hflags;
f6801dff 347 u64 efer;
34c16eec
ZX
348 u64 apic_base;
349 struct kvm_lapic *apic; /* kernel irqchip context */
41383771 350 unsigned long apic_attention;
e1035715 351 int32_t apic_arb_prio;
34c16eec 352 int mp_state;
34c16eec 353 u64 ia32_misc_enable_msr;
b209749f 354 bool tpr_access_reporting;
34c16eec 355
14dfe855
JR
356 /*
357 * Paging state of the vcpu
358 *
359 * If the vcpu runs in guest mode with two level paging this still saves
360 * the paging mode of the l1 guest. This context is always used to
361 * handle faults.
362 */
34c16eec 363 struct kvm_mmu mmu;
8df25a32 364
6539e738
JR
365 /*
366 * Paging state of an L2 guest (used for nested npt)
367 *
368 * This context will save all necessary information to walk page tables
369 * of the an L2 guest. This context is only initialized for page table
370 * walking and not for faulting since we never handle l2 page faults on
371 * the host.
372 */
373 struct kvm_mmu nested_mmu;
374
14dfe855
JR
375 /*
376 * Pointer to the mmu context currently used for
377 * gva_to_gpa translations.
378 */
379 struct kvm_mmu *walk_mmu;
380
53c07b18 381 struct kvm_mmu_memory_cache mmu_pte_list_desc_cache;
34c16eec
ZX
382 struct kvm_mmu_memory_cache mmu_page_cache;
383 struct kvm_mmu_memory_cache mmu_page_header_cache;
384
98918833 385 struct fpu guest_fpu;
2acf923e 386 u64 xcr0;
34c16eec 387
34c16eec
ZX
388 struct kvm_pio_request pio;
389 void *pio_data;
390
66fd3f7f
GN
391 u8 event_exit_inst_len;
392
298101da
AK
393 struct kvm_queued_exception {
394 bool pending;
395 bool has_error_code;
ce7ddec4 396 bool reinject;
298101da
AK
397 u8 nr;
398 u32 error_code;
399 } exception;
400
937a7eae
AK
401 struct kvm_queued_interrupt {
402 bool pending;
66fd3f7f 403 bool soft;
937a7eae
AK
404 u8 nr;
405 } interrupt;
406
34c16eec
ZX
407 int halt_request; /* real mode on Intel only */
408
409 int cpuid_nent;
07716717 410 struct kvm_cpuid_entry2 cpuid_entries[KVM_MAX_CPUID_ENTRIES];
34c16eec
ZX
411 /* emulate context */
412
413 struct x86_emulate_ctxt emulate_ctxt;
7ae441ea
GN
414 bool emulate_regs_need_sync_to_vcpu;
415 bool emulate_regs_need_sync_from_vcpu;
716d51ab 416 int (*complete_userspace_io)(struct kvm_vcpu *vcpu);
18068523
GOC
417
418 gpa_t time;
50d0a0f9 419 struct pvclock_vcpu_time_info hv_clock;
e48672fa 420 unsigned int hw_tsc_khz;
0b79459b
AH
421 struct gfn_to_hva_cache pv_time;
422 bool pv_time_enabled;
51d59c6b
MT
423 /* set guest stopped flag in pvclock flags field */
424 bool pvclock_set_guest_stopped_request;
c9aaa895
GC
425
426 struct {
427 u64 msr_val;
428 u64 last_steal;
429 u64 accum_steal;
430 struct gfn_to_hva_cache stime;
431 struct kvm_steal_time steal;
432 } st;
433
1d5f066e
ZA
434 u64 last_guest_tsc;
435 u64 last_kernel_ns;
6f526ec5 436 u64 last_host_tsc;
0dd6a6ed 437 u64 tsc_offset_adjustment;
e26101b1
ZA
438 u64 this_tsc_nsec;
439 u64 this_tsc_write;
440 u8 this_tsc_generation;
c285545f 441 bool tsc_catchup;
cc578287
ZA
442 bool tsc_always_catchup;
443 s8 virtual_tsc_shift;
444 u32 virtual_tsc_mult;
445 u32 virtual_tsc_khz;
ba904635 446 s64 ia32_tsc_adjust_msr;
3419ffc8 447
7460fb4a
AK
448 atomic_t nmi_queued; /* unprocessed asynchronous NMIs */
449 unsigned nmi_pending; /* NMI queued after currently running handler */
450 bool nmi_injected; /* Trying to inject an NMI this entry */
9ba075a6 451
0bed3b56
SY
452 struct mtrr_state_type mtrr_state;
453 u32 pat;
42dbaa5a
JK
454
455 int switch_db_regs;
42dbaa5a
JK
456 unsigned long db[KVM_NR_DB_REGS];
457 unsigned long dr6;
458 unsigned long dr7;
459 unsigned long eff_db[KVM_NR_DB_REGS];
c8639010 460 unsigned long guest_debug_dr7;
890ca9ae
HY
461
462 u64 mcg_cap;
463 u64 mcg_status;
464 u64 mcg_ctl;
465 u64 *mce_banks;
94fe45da 466
bebb106a
XG
467 /* Cache MMIO info */
468 u64 mmio_gva;
469 unsigned access;
470 gfn_t mmio_gfn;
471
f5132b01
GN
472 struct kvm_pmu pmu;
473
94fe45da 474 /* used for guest single stepping over the given code position */
94fe45da 475 unsigned long singlestep_rip;
f92653ee 476
10388a07
GN
477 /* fields used by HYPER-V emulation */
478 u64 hv_vapic;
f5f48ee1
SY
479
480 cpumask_var_t wbinvd_dirty_mask;
af585b92 481
1cb3f3ae
XG
482 unsigned long last_retry_eip;
483 unsigned long last_retry_addr;
484
af585b92
GN
485 struct {
486 bool halted;
487 gfn_t gfns[roundup_pow_of_two(ASYNC_PF_PER_VCPU)];
344d9588
GN
488 struct gfn_to_hva_cache data;
489 u64 msr_val;
7c90705b 490 u32 id;
6adba527 491 bool send_user_only;
af585b92 492 } apf;
2b036c6b
BO
493
494 /* OSVW MSRs (AMD only) */
495 struct {
496 u64 length;
497 u64 status;
498 } osvw;
ae7a2a3f
MT
499
500 struct {
501 u64 msr_val;
502 struct gfn_to_hva_cache data;
503 } pv_eoi;
93c05d3e
XG
504
505 /*
506 * Indicate whether the access faults on its page table in guest
507 * which is set when fix page fault and used to detect unhandeable
508 * instruction.
509 */
510 bool write_fault_to_shadow_pgtable;
34c16eec
ZX
511};
512
db3fe4eb 513struct kvm_lpage_info {
db3fe4eb
TY
514 int write_count;
515};
516
517struct kvm_arch_memory_slot {
d89cc617 518 unsigned long *rmap[KVM_NR_PAGE_SIZES];
db3fe4eb
TY
519 struct kvm_lpage_info *lpage_info[KVM_NR_PAGE_SIZES - 1];
520};
521
1e08ec4a
GN
522struct kvm_apic_map {
523 struct rcu_head rcu;
524 u8 ldr_bits;
525 /* fields bellow are used to decode ldr values in different modes */
526 u32 cid_shift, cid_mask, lid_mask;
527 struct kvm_lapic *phys_map[256];
528 /* first index is cluster id second is cpu id in a cluster */
529 struct kvm_lapic *logical_map[16][16];
530};
531
fef9cce0 532struct kvm_arch {
49d5ca26 533 unsigned int n_used_mmu_pages;
f05e70ac 534 unsigned int n_requested_mmu_pages;
39de71ec 535 unsigned int n_max_mmu_pages;
332b207d 536 unsigned int indirect_shadow_pages;
5304b8d3 537 unsigned long mmu_valid_gen;
f05e70ac
ZX
538 struct hlist_head mmu_page_hash[KVM_NUM_MMU_PAGES];
539 /*
540 * Hash table of struct kvm_mmu_page.
541 */
542 struct list_head active_mmu_pages;
365c8868
XG
543 struct list_head zapped_obsolete_pages;
544
4d5c5d0f 545 struct list_head assigned_dev_head;
19de40a8 546 struct iommu_domain *iommu_domain;
522c68c4 547 int iommu_flags;
d7deeeb0
ZX
548 struct kvm_pic *vpic;
549 struct kvm_ioapic *vioapic;
7837699f 550 struct kvm_pit *vpit;
cc6e462c 551 int vapics_in_nmi_mode;
1e08ec4a
GN
552 struct mutex apic_map_lock;
553 struct kvm_apic_map *apic_map;
bfc6d222 554
bfc6d222
ZX
555 unsigned int tss_addr;
556 struct page *apic_access_page;
18068523
GOC
557
558 gpa_t wall_clock;
b7ebfb05
SY
559
560 struct page *ept_identity_pagetable;
561 bool ept_identity_pagetable_done;
b927a3ce 562 gpa_t ept_identity_map_addr;
5550af4d
SY
563
564 unsigned long irq_sources_bitmap;
afbcf7ab 565 s64 kvmclock_offset;
038f8c11 566 raw_spinlock_t tsc_write_lock;
f38e098f 567 u64 last_tsc_nsec;
f38e098f 568 u64 last_tsc_write;
5d3cb0f6 569 u32 last_tsc_khz;
e26101b1
ZA
570 u64 cur_tsc_nsec;
571 u64 cur_tsc_write;
572 u64 cur_tsc_offset;
573 u8 cur_tsc_generation;
b48aa97e 574 int nr_vcpus_matched_tsc;
ffde22ac 575
d828199e
MT
576 spinlock_t pvclock_gtod_sync_lock;
577 bool use_master_clock;
578 u64 master_kernel_ns;
579 cycle_t master_cycle_now;
580
ffde22ac 581 struct kvm_xen_hvm_config xen_hvm_config;
55cd8e5a
GN
582
583 /* fields used by HYPER-V emulation */
584 u64 hv_guest_os_id;
585 u64 hv_hypercall;
b034cf01
XG
586
587 #ifdef CONFIG_KVM_MMU_AUDIT
588 int audit_point;
589 #endif
d69fb81f
ZX
590};
591
0711456c
ZX
592struct kvm_vm_stat {
593 u32 mmu_shadow_zapped;
594 u32 mmu_pte_write;
595 u32 mmu_pte_updated;
596 u32 mmu_pde_zapped;
597 u32 mmu_flooded;
598 u32 mmu_recycled;
dfc5aa00 599 u32 mmu_cache_miss;
4731d4c7 600 u32 mmu_unsync;
0711456c 601 u32 remote_tlb_flush;
05da4558 602 u32 lpages;
0711456c
ZX
603};
604
77b4c255
ZX
605struct kvm_vcpu_stat {
606 u32 pf_fixed;
607 u32 pf_guest;
608 u32 tlb_flush;
609 u32 invlpg;
610
611 u32 exits;
612 u32 io_exits;
613 u32 mmio_exits;
614 u32 signal_exits;
615 u32 irq_window_exits;
f08864b4 616 u32 nmi_window_exits;
77b4c255
ZX
617 u32 halt_exits;
618 u32 halt_wakeup;
619 u32 request_irq_exits;
620 u32 irq_exits;
621 u32 host_state_reload;
622 u32 efer_reload;
623 u32 fpu_reload;
624 u32 insn_emulation;
625 u32 insn_emulation_fail;
f11c3a8d 626 u32 hypercalls;
fa89a817 627 u32 irq_injections;
c4abb7c9 628 u32 nmi_injections;
77b4c255 629};
ad312c7c 630
8a76d7f2
JR
631struct x86_instruction_info;
632
8fe8ab46
WA
633struct msr_data {
634 bool host_initiated;
635 u32 index;
636 u64 data;
637};
638
ea4a5ff8
ZX
639struct kvm_x86_ops {
640 int (*cpu_has_kvm_support)(void); /* __init */
641 int (*disabled_by_bios)(void); /* __init */
10474ae8 642 int (*hardware_enable)(void *dummy);
ea4a5ff8
ZX
643 void (*hardware_disable)(void *dummy);
644 void (*check_processor_compatibility)(void *rtn);
645 int (*hardware_setup)(void); /* __init */
646 void (*hardware_unsetup)(void); /* __exit */
774ead3a 647 bool (*cpu_has_accelerated_tpr)(void);
0e851880 648 void (*cpuid_update)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
649
650 /* Create, but do not attach this VCPU */
651 struct kvm_vcpu *(*vcpu_create)(struct kvm *kvm, unsigned id);
652 void (*vcpu_free)(struct kvm_vcpu *vcpu);
57f252f2 653 void (*vcpu_reset)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
654
655 void (*prepare_guest_switch)(struct kvm_vcpu *vcpu);
656 void (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
657 void (*vcpu_put)(struct kvm_vcpu *vcpu);
ea4a5ff8 658
c8639010 659 void (*update_db_bp_intercept)(struct kvm_vcpu *vcpu);
ea4a5ff8 660 int (*get_msr)(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata);
8fe8ab46 661 int (*set_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
ea4a5ff8
ZX
662 u64 (*get_segment_base)(struct kvm_vcpu *vcpu, int seg);
663 void (*get_segment)(struct kvm_vcpu *vcpu,
664 struct kvm_segment *var, int seg);
2e4d2653 665 int (*get_cpl)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
666 void (*set_segment)(struct kvm_vcpu *vcpu,
667 struct kvm_segment *var, int seg);
668 void (*get_cs_db_l_bits)(struct kvm_vcpu *vcpu, int *db, int *l);
e8467fda 669 void (*decache_cr0_guest_bits)(struct kvm_vcpu *vcpu);
aff48baa 670 void (*decache_cr3)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
671 void (*decache_cr4_guest_bits)(struct kvm_vcpu *vcpu);
672 void (*set_cr0)(struct kvm_vcpu *vcpu, unsigned long cr0);
673 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
5e1746d6 674 int (*set_cr4)(struct kvm_vcpu *vcpu, unsigned long cr4);
ea4a5ff8 675 void (*set_efer)(struct kvm_vcpu *vcpu, u64 efer);
89a27f4d
GN
676 void (*get_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
677 void (*set_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
678 void (*get_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
679 void (*set_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
020df079 680 void (*set_dr7)(struct kvm_vcpu *vcpu, unsigned long value);
5fdbf976 681 void (*cache_reg)(struct kvm_vcpu *vcpu, enum kvm_reg reg);
ea4a5ff8
ZX
682 unsigned long (*get_rflags)(struct kvm_vcpu *vcpu);
683 void (*set_rflags)(struct kvm_vcpu *vcpu, unsigned long rflags);
6b52d186 684 void (*fpu_activate)(struct kvm_vcpu *vcpu);
02daab21 685 void (*fpu_deactivate)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
686
687 void (*tlb_flush)(struct kvm_vcpu *vcpu);
ea4a5ff8 688
851ba692
AK
689 void (*run)(struct kvm_vcpu *vcpu);
690 int (*handle_exit)(struct kvm_vcpu *vcpu);
ea4a5ff8 691 void (*skip_emulated_instruction)(struct kvm_vcpu *vcpu);
2809f5d2
GC
692 void (*set_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
693 u32 (*get_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
ea4a5ff8
ZX
694 void (*patch_hypercall)(struct kvm_vcpu *vcpu,
695 unsigned char *hypercall_addr);
66fd3f7f 696 void (*set_irq)(struct kvm_vcpu *vcpu);
95ba8273 697 void (*set_nmi)(struct kvm_vcpu *vcpu);
298101da 698 void (*queue_exception)(struct kvm_vcpu *vcpu, unsigned nr,
ce7ddec4
JR
699 bool has_error_code, u32 error_code,
700 bool reinject);
b463a6f7 701 void (*cancel_injection)(struct kvm_vcpu *vcpu);
78646121 702 int (*interrupt_allowed)(struct kvm_vcpu *vcpu);
95ba8273 703 int (*nmi_allowed)(struct kvm_vcpu *vcpu);
3cfc3092
JK
704 bool (*get_nmi_mask)(struct kvm_vcpu *vcpu);
705 void (*set_nmi_mask)(struct kvm_vcpu *vcpu, bool masked);
03b28f81 706 int (*enable_nmi_window)(struct kvm_vcpu *vcpu);
730dca42 707 int (*enable_irq_window)(struct kvm_vcpu *vcpu);
95ba8273 708 void (*update_cr8_intercept)(struct kvm_vcpu *vcpu, int tpr, int irr);
c7c9c56c
YZ
709 int (*vm_has_apicv)(struct kvm *kvm);
710 void (*hwapic_irr_update)(struct kvm_vcpu *vcpu, int max_irr);
711 void (*hwapic_isr_update)(struct kvm *kvm, int isr);
712 void (*load_eoi_exitmap)(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap);
8d14695f 713 void (*set_virtual_x2apic_mode)(struct kvm_vcpu *vcpu, bool set);
a20ed54d
YZ
714 void (*deliver_posted_interrupt)(struct kvm_vcpu *vcpu, int vector);
715 void (*sync_pir_to_irr)(struct kvm_vcpu *vcpu);
ea4a5ff8 716 int (*set_tss_addr)(struct kvm *kvm, unsigned int addr);
67253af5 717 int (*get_tdp_level)(void);
4b12f0de 718 u64 (*get_mt_mask)(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio);
17cc3935 719 int (*get_lpage_level)(void);
4e47c7a6 720 bool (*rdtscp_supported)(void);
ad756a16 721 bool (*invpcid_supported)(void);
f1e2b260 722 void (*adjust_tsc_offset)(struct kvm_vcpu *vcpu, s64 adjustment, bool host);
344f414f 723
1c97f0a0
JR
724 void (*set_tdp_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
725
d4330ef2
JR
726 void (*set_supported_cpuid)(u32 func, struct kvm_cpuid_entry2 *entry);
727
f5f48ee1
SY
728 bool (*has_wbinvd_exit)(void);
729
cc578287 730 void (*set_tsc_khz)(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale);
ba904635 731 u64 (*read_tsc_offset)(struct kvm_vcpu *vcpu);
99e3e30a
ZA
732 void (*write_tsc_offset)(struct kvm_vcpu *vcpu, u64 offset);
733
857e4099 734 u64 (*compute_tsc_offset)(struct kvm_vcpu *vcpu, u64 target_tsc);
886b470c 735 u64 (*read_l1_tsc)(struct kvm_vcpu *vcpu, u64 host_tsc);
857e4099 736
586f9607 737 void (*get_exit_info)(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2);
8a76d7f2
JR
738
739 int (*check_intercept)(struct kvm_vcpu *vcpu,
740 struct x86_instruction_info *info,
741 enum x86_intercept_stage stage);
a547c6db 742 void (*handle_external_intr)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
743};
744
af585b92 745struct kvm_arch_async_pf {
7c90705b 746 u32 token;
af585b92 747 gfn_t gfn;
fb67e14f 748 unsigned long cr3;
c4806acd 749 bool direct_map;
af585b92
GN
750};
751
97896d04
ZX
752extern struct kvm_x86_ops *kvm_x86_ops;
753
f1e2b260
MT
754static inline void adjust_tsc_offset_guest(struct kvm_vcpu *vcpu,
755 s64 adjustment)
756{
757 kvm_x86_ops->adjust_tsc_offset(vcpu, adjustment, false);
758}
759
760static inline void adjust_tsc_offset_host(struct kvm_vcpu *vcpu, s64 adjustment)
761{
762 kvm_x86_ops->adjust_tsc_offset(vcpu, adjustment, true);
763}
764
54f1585a
ZX
765int kvm_mmu_module_init(void);
766void kvm_mmu_module_exit(void);
767
768void kvm_mmu_destroy(struct kvm_vcpu *vcpu);
769int kvm_mmu_create(struct kvm_vcpu *vcpu);
770int kvm_mmu_setup(struct kvm_vcpu *vcpu);
7b52345e 771void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
4b12f0de 772 u64 dirty_mask, u64 nx_mask, u64 x_mask);
54f1585a
ZX
773
774int kvm_mmu_reset_context(struct kvm_vcpu *vcpu);
775void kvm_mmu_slot_remove_write_access(struct kvm *kvm, int slot);
5dc99b23
TY
776void kvm_mmu_write_protect_pt_masked(struct kvm *kvm,
777 struct kvm_memory_slot *slot,
778 gfn_t gfn_offset, unsigned long mask);
54f1585a 779void kvm_mmu_zap_all(struct kvm *kvm);
f8f55942 780void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm);
3ad82a7e 781unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm);
54f1585a
ZX
782void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages);
783
ff03a073 784int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3);
cc4b6871 785
3200f405 786int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
9f811285 787 const void *val, int bytes);
4b12f0de 788u8 kvm_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn);
2f333bcb
MT
789
790extern bool tdp_enabled;
9f811285 791
a3e06bbe
LJ
792u64 vcpu_tsc_khz(struct kvm_vcpu *vcpu);
793
92a1f12d
JR
794/* control of guest tsc rate supported? */
795extern bool kvm_has_tsc_control;
796/* minimum supported tsc_khz for guests */
797extern u32 kvm_min_guest_tsc_khz;
798/* maximum supported tsc_khz for guests */
799extern u32 kvm_max_guest_tsc_khz;
800
54f1585a
ZX
801enum emulation_result {
802 EMULATE_DONE, /* no further processing */
803 EMULATE_DO_MMIO, /* kvm_run filled with mmio request */
804 EMULATE_FAIL, /* can't emulate this instruction */
805};
806
571008da
SY
807#define EMULTYPE_NO_DECODE (1 << 0)
808#define EMULTYPE_TRAP_UD (1 << 1)
ba8afb6b 809#define EMULTYPE_SKIP (1 << 2)
1cb3f3ae 810#define EMULTYPE_RETRY (1 << 3)
991eebf9 811#define EMULTYPE_NO_REEXECUTE (1 << 4)
dc25e89e
AP
812int x86_emulate_instruction(struct kvm_vcpu *vcpu, unsigned long cr2,
813 int emulation_type, void *insn, int insn_len);
51d8b661
AP
814
815static inline int emulate_instruction(struct kvm_vcpu *vcpu,
816 int emulation_type)
817{
dc25e89e 818 return x86_emulate_instruction(vcpu, 0, emulation_type, NULL, 0);
51d8b661
AP
819}
820
f2b4b7dd 821void kvm_enable_efer_bits(u64);
384bb783 822bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer);
54f1585a 823int kvm_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *data);
8fe8ab46 824int kvm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a
ZX
825
826struct x86_emulate_ctxt;
827
cf8f70bf 828int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size, unsigned short port);
54f1585a
ZX
829void kvm_emulate_cpuid(struct kvm_vcpu *vcpu);
830int kvm_emulate_halt(struct kvm_vcpu *vcpu);
f5f48ee1 831int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu);
54f1585a 832
3e6e0aab 833void kvm_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg);
c697518a 834int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector, int seg);
66450a21 835void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, unsigned int vector);
3e6e0aab 836
7f3d35fd
KW
837int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
838 int reason, bool has_error_code, u32 error_code);
37817f29 839
49a9b07e 840int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0);
2390218b 841int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
a83b29c6 842int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
eea1cff9 843int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8);
020df079
GN
844int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val);
845int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val);
2d3ad1f4
AK
846unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu);
847void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw);
54f1585a 848void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l);
2acf923e 849int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr);
54f1585a
ZX
850
851int kvm_get_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata);
8fe8ab46 852int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a 853
91586a3b
JK
854unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu);
855void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
022cd0e8 856bool kvm_rdpmc(struct kvm_vcpu *vcpu);
91586a3b 857
298101da
AK
858void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr);
859void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
ce7ddec4
JR
860void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr);
861void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
6389ee94 862void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
ec92fe44
JR
863int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
864 gfn_t gfn, void *data, int offset, int len,
865 u32 access);
6389ee94 866void kvm_propagate_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
0a79b009 867bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl);
298101da 868
1a577b72
MT
869static inline int __kvm_irq_line_state(unsigned long *irq_state,
870 int irq_source_id, int level)
871{
872 /* Logical OR for level trig interrupt */
873 if (level)
874 __set_bit(irq_source_id, irq_state);
875 else
876 __clear_bit(irq_source_id, irq_state);
877
878 return !!(*irq_state);
879}
880
881int kvm_pic_set_irq(struct kvm_pic *pic, int irq, int irq_source_id, int level);
882void kvm_pic_clear_all(struct kvm_pic *pic, int irq_source_id);
3de42dc0 883
3419ffc8
SY
884void kvm_inject_nmi(struct kvm_vcpu *vcpu);
885
10ab25cd 886int fx_init(struct kvm_vcpu *vcpu);
54f1585a 887
d835dfec 888void kvm_mmu_flush_tlb(struct kvm_vcpu *vcpu);
54f1585a 889void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
f57f2ef5 890 const u8 *new, int bytes);
1cb3f3ae 891int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn);
54f1585a
ZX
892int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva);
893void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu);
894int kvm_mmu_load(struct kvm_vcpu *vcpu);
895void kvm_mmu_unload(struct kvm_vcpu *vcpu);
0ba73cda 896void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu);
e459e322 897gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access);
ab9ae313
AK
898gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
899 struct x86_exception *exception);
900gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
901 struct x86_exception *exception);
902gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
903 struct x86_exception *exception);
904gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
905 struct x86_exception *exception);
54f1585a
ZX
906
907int kvm_emulate_hypercall(struct kvm_vcpu *vcpu);
908
dc25e89e
AP
909int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t gva, u32 error_code,
910 void *insn, int insn_len);
a7052897 911void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva);
34c16eec 912
18552672 913void kvm_enable_tdp(void);
5f4cb662 914void kvm_disable_tdp(void);
18552672 915
de7d789a 916int complete_pio(struct kvm_vcpu *vcpu);
f850e2e6 917bool kvm_check_iopl(struct kvm_vcpu *vcpu);
ec6d273d 918
e459e322
XG
919static inline gpa_t translate_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access)
920{
921 return gpa;
922}
923
ec6d273d
ZX
924static inline struct kvm_mmu_page *page_header(hpa_t shadow_page)
925{
926 struct page *page = pfn_to_page(shadow_page >> PAGE_SHIFT);
927
928 return (struct kvm_mmu_page *)page_private(page);
929}
930
d6e88aec 931static inline u16 kvm_read_ldt(void)
ec6d273d
ZX
932{
933 u16 ldt;
934 asm("sldt %0" : "=g"(ldt));
935 return ldt;
936}
937
d6e88aec 938static inline void kvm_load_ldt(u16 sel)
ec6d273d
ZX
939{
940 asm("lldt %0" : : "rm"(sel));
941}
ec6d273d 942
ec6d273d
ZX
943#ifdef CONFIG_X86_64
944static inline unsigned long read_msr(unsigned long msr)
945{
946 u64 value;
947
948 rdmsrl(msr, value);
949 return value;
950}
951#endif
952
ec6d273d
ZX
953static inline u32 get_rdx_init_val(void)
954{
955 return 0x600; /* P6 family */
956}
957
c1a5d4f9
AK
958static inline void kvm_inject_gp(struct kvm_vcpu *vcpu, u32 error_code)
959{
960 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
961}
962
ec6d273d
ZX
963#define TSS_IOPB_BASE_OFFSET 0x66
964#define TSS_BASE_SIZE 0x68
965#define TSS_IOPB_SIZE (65536 / 8)
966#define TSS_REDIRECTION_SIZE (256 / 8)
7d76b4d3
JP
967#define RMODE_TSS_SIZE \
968 (TSS_BASE_SIZE + TSS_REDIRECTION_SIZE + TSS_IOPB_SIZE + 1)
53e0aa7b 969
37817f29
IE
970enum {
971 TASK_SWITCH_CALL = 0,
972 TASK_SWITCH_IRET = 1,
973 TASK_SWITCH_JMP = 2,
974 TASK_SWITCH_GATE = 3,
975};
976
1371d904 977#define HF_GIF_MASK (1 << 0)
3d6368ef
AG
978#define HF_HIF_MASK (1 << 1)
979#define HF_VINTR_MASK (1 << 2)
95ba8273 980#define HF_NMI_MASK (1 << 3)
44c11430 981#define HF_IRET_MASK (1 << 4)
ec9e60b2 982#define HF_GUEST_MASK (1 << 5) /* VCPU is in guest-mode */
1371d904 983
4ecac3fd
AK
984/*
985 * Hardware virtualization extension instructions may fault if a
986 * reboot turns off virtualization while processes are running.
987 * Trap the fault and ignore the instruction if that happens.
988 */
b7c4145b 989asmlinkage void kvm_spurious_fault(void);
4ecac3fd 990
5e520e62 991#define ____kvm_handle_fault_on_reboot(insn, cleanup_insn) \
4ecac3fd 992 "666: " insn "\n\t" \
b7c4145b 993 "668: \n\t" \
18b13e54 994 ".pushsection .fixup, \"ax\" \n" \
4ecac3fd 995 "667: \n\t" \
5e520e62 996 cleanup_insn "\n\t" \
b7c4145b
AK
997 "cmpb $0, kvm_rebooting \n\t" \
998 "jne 668b \n\t" \
8ceed347 999 __ASM_SIZE(push) " $666b \n\t" \
b7c4145b 1000 "call kvm_spurious_fault \n\t" \
4ecac3fd 1001 ".popsection \n\t" \
3ee89722 1002 _ASM_EXTABLE(666b, 667b)
4ecac3fd 1003
5e520e62
AK
1004#define __kvm_handle_fault_on_reboot(insn) \
1005 ____kvm_handle_fault_on_reboot(insn, "")
1006
e930bffe
AA
1007#define KVM_ARCH_WANT_MMU_NOTIFIER
1008int kvm_unmap_hva(struct kvm *kvm, unsigned long hva);
b3ae2096 1009int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end);
e930bffe 1010int kvm_age_hva(struct kvm *kvm, unsigned long hva);
8ee53820 1011int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
3da0dd43 1012void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
82725b20 1013int cpuid_maxphyaddr(struct kvm_vcpu *vcpu);
c7c9c56c 1014int kvm_cpu_has_injectable_intr(struct kvm_vcpu *v);
a1b37100
GN
1015int kvm_cpu_has_interrupt(struct kvm_vcpu *vcpu);
1016int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu);
0b71785d 1017int kvm_cpu_get_interrupt(struct kvm_vcpu *v);
66450a21 1018void kvm_vcpu_reset(struct kvm_vcpu *vcpu);
e930bffe 1019
18863bdd 1020void kvm_define_shared_msr(unsigned index, u32 msr);
d5696725 1021void kvm_set_shared_msr(unsigned index, u64 val, u64 mask);
18863bdd 1022
f92653ee
JK
1023bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip);
1024
af585b92
GN
1025void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
1026 struct kvm_async_pf *work);
1027void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
1028 struct kvm_async_pf *work);
56028d08
GN
1029void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu,
1030 struct kvm_async_pf *work);
7c90705b 1031bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu);
af585b92
GN
1032extern bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn);
1033
db8fcefa
AP
1034void kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err);
1035
f5132b01
GN
1036int kvm_is_in_guest(void);
1037
1038void kvm_pmu_init(struct kvm_vcpu *vcpu);
1039void kvm_pmu_destroy(struct kvm_vcpu *vcpu);
1040void kvm_pmu_reset(struct kvm_vcpu *vcpu);
1041void kvm_pmu_cpuid_update(struct kvm_vcpu *vcpu);
1042bool kvm_pmu_msr(struct kvm_vcpu *vcpu, u32 msr);
1043int kvm_pmu_get_msr(struct kvm_vcpu *vcpu, u32 msr, u64 *data);
afd80d85 1044int kvm_pmu_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info);
f5132b01
GN
1045int kvm_pmu_read_pmc(struct kvm_vcpu *vcpu, unsigned pmc, u64 *data);
1046void kvm_handle_pmu_event(struct kvm_vcpu *vcpu);
1047void kvm_deliver_pmi(struct kvm_vcpu *vcpu);
1048
1965aae3 1049#endif /* _ASM_X86_KVM_HOST_H */