]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/x86/include/asm/kvm_host.h
kvm: vmx: Implement set_apic_access_page_addr
[mirror_ubuntu-bionic-kernel.git] / arch / x86 / include / asm / kvm_host.h
CommitLineData
a656c8ef 1/*
043405e1
CO
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This header defines architecture specific interfaces, x86 version
5 *
6 * This work is licensed under the terms of the GNU GPL, version 2. See
7 * the COPYING file in the top-level directory.
8 *
9 */
10
1965aae3
PA
11#ifndef _ASM_X86_KVM_HOST_H
12#define _ASM_X86_KVM_HOST_H
043405e1 13
34c16eec
ZX
14#include <linux/types.h>
15#include <linux/mm.h>
e930bffe 16#include <linux/mmu_notifier.h>
229456fc 17#include <linux/tracepoint.h>
f5f48ee1 18#include <linux/cpumask.h>
f5132b01 19#include <linux/irq_work.h>
34c16eec
ZX
20
21#include <linux/kvm.h>
22#include <linux/kvm_para.h>
edf88417 23#include <linux/kvm_types.h>
f5132b01 24#include <linux/perf_event.h>
d828199e
MT
25#include <linux/pvclock_gtod.h>
26#include <linux/clocksource.h>
34c16eec 27
50d0a0f9 28#include <asm/pvclock-abi.h>
e01a1b57 29#include <asm/desc.h>
0bed3b56 30#include <asm/mtrr.h>
9962d032 31#include <asm/msr-index.h>
3ee89722 32#include <asm/asm.h>
e01a1b57 33
cbf64358 34#define KVM_MAX_VCPUS 255
a59cb29e 35#define KVM_SOFT_MAX_VCPUS 160
0f888f5a 36#define KVM_USER_MEM_SLOTS 125
0743247f
AW
37/* memory slots that are not exposed to userspace */
38#define KVM_PRIVATE_MEM_SLOTS 3
bbacc0c1 39#define KVM_MEM_SLOTS_NUM (KVM_USER_MEM_SLOTS + KVM_PRIVATE_MEM_SLOTS)
93a5cef0 40
cef4dea0 41#define KVM_MMIO_SIZE 16
69a9f69b
AK
42
43#define KVM_PIO_PAGE_OFFSET 1
542472b5 44#define KVM_COALESCED_MMIO_PAGE_OFFSET 2
69a9f69b 45
8175e5b7
AG
46#define KVM_IRQCHIP_NUM_PINS KVM_IOAPIC_NUM_PINS
47
cfec82cb
JR
48#define CR0_RESERVED_BITS \
49 (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
50 | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
51 | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
52
346874c9 53#define CR3_L_MODE_RESERVED_BITS 0xFFFFFF0000000000ULL
cfec82cb
JR
54#define CR4_RESERVED_BITS \
55 (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
56 | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
ad756a16 57 | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR | X86_CR4_PCIDE \
afcbf13f 58 | X86_CR4_OSXSAVE | X86_CR4_SMEP | X86_CR4_FSGSBASE \
56d6efc2 59 | X86_CR4_OSXMMEXCPT | X86_CR4_VMXE | X86_CR4_SMAP))
cfec82cb
JR
60
61#define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
62
63
cd6e8f87 64
cd6e8f87 65#define INVALID_PAGE (~(hpa_t)0)
dd180b3e
XG
66#define VALID_PAGE(x) ((x) != INVALID_PAGE)
67
cd6e8f87
ZX
68#define UNMAPPED_GVA (~(gpa_t)0)
69
ec04b260 70/* KVM Hugepage definitions for x86 */
04326caa 71#define KVM_NR_PAGE_SIZES 3
82855413
JR
72#define KVM_HPAGE_GFN_SHIFT(x) (((x) - 1) * 9)
73#define KVM_HPAGE_SHIFT(x) (PAGE_SHIFT + KVM_HPAGE_GFN_SHIFT(x))
ec04b260
JR
74#define KVM_HPAGE_SIZE(x) (1UL << KVM_HPAGE_SHIFT(x))
75#define KVM_HPAGE_MASK(x) (~(KVM_HPAGE_SIZE(x) - 1))
76#define KVM_PAGES_PER_HPAGE(x) (KVM_HPAGE_SIZE(x) / PAGE_SIZE)
05da4558 77
6d9d41e5
CD
78static inline gfn_t gfn_to_index(gfn_t gfn, gfn_t base_gfn, int level)
79{
80 /* KVM_HPAGE_GFN_SHIFT(PT_PAGE_TABLE_LEVEL) must be 0. */
81 return (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
82 (base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
83}
84
cd6e8f87
ZX
85#define SELECTOR_TI_MASK (1 << 2)
86#define SELECTOR_RPL_MASK 0x03
87
88#define IOPL_SHIFT 12
89
d657a98e
ZX
90#define KVM_PERMILLE_MMU_PAGES 20
91#define KVM_MIN_ALLOC_MMU_PAGES 64
1ae0a13d
DE
92#define KVM_MMU_HASH_SHIFT 10
93#define KVM_NUM_MMU_PAGES (1 << KVM_MMU_HASH_SHIFT)
d657a98e
ZX
94#define KVM_MIN_FREE_MMU_PAGES 5
95#define KVM_REFILL_PAGES 25
73c1160c 96#define KVM_MAX_CPUID_ENTRIES 80
0bed3b56 97#define KVM_NR_FIXED_MTRR_REGION 88
0d234daf 98#define KVM_NR_VAR_MTRR 8
d657a98e 99
af585b92
GN
100#define ASYNC_PF_PER_VCPU 64
101
5fdbf976 102enum kvm_reg {
2b3ccfa0
ZX
103 VCPU_REGS_RAX = 0,
104 VCPU_REGS_RCX = 1,
105 VCPU_REGS_RDX = 2,
106 VCPU_REGS_RBX = 3,
107 VCPU_REGS_RSP = 4,
108 VCPU_REGS_RBP = 5,
109 VCPU_REGS_RSI = 6,
110 VCPU_REGS_RDI = 7,
111#ifdef CONFIG_X86_64
112 VCPU_REGS_R8 = 8,
113 VCPU_REGS_R9 = 9,
114 VCPU_REGS_R10 = 10,
115 VCPU_REGS_R11 = 11,
116 VCPU_REGS_R12 = 12,
117 VCPU_REGS_R13 = 13,
118 VCPU_REGS_R14 = 14,
119 VCPU_REGS_R15 = 15,
120#endif
5fdbf976 121 VCPU_REGS_RIP,
2b3ccfa0
ZX
122 NR_VCPU_REGS
123};
124
6de4f3ad
AK
125enum kvm_reg_ex {
126 VCPU_EXREG_PDPTR = NR_VCPU_REGS,
aff48baa 127 VCPU_EXREG_CR3,
6de12732 128 VCPU_EXREG_RFLAGS,
2fb92db1 129 VCPU_EXREG_SEGMENTS,
6de4f3ad
AK
130};
131
2b3ccfa0 132enum {
81609e3e 133 VCPU_SREG_ES,
2b3ccfa0 134 VCPU_SREG_CS,
81609e3e 135 VCPU_SREG_SS,
2b3ccfa0 136 VCPU_SREG_DS,
2b3ccfa0
ZX
137 VCPU_SREG_FS,
138 VCPU_SREG_GS,
2b3ccfa0
ZX
139 VCPU_SREG_TR,
140 VCPU_SREG_LDTR,
141};
142
56e82318 143#include <asm/kvm_emulate.h>
2b3ccfa0 144
d657a98e
ZX
145#define KVM_NR_MEM_OBJS 40
146
42dbaa5a
JK
147#define KVM_NR_DB_REGS 4
148
149#define DR6_BD (1 << 13)
150#define DR6_BS (1 << 14)
6f43ed01
NA
151#define DR6_RTM (1 << 16)
152#define DR6_FIXED_1 0xfffe0ff0
153#define DR6_INIT 0xffff0ff0
154#define DR6_VOLATILE 0x0001e00f
42dbaa5a
JK
155
156#define DR7_BP_EN_MASK 0x000000ff
157#define DR7_GE (1 << 9)
158#define DR7_GD (1 << 13)
159#define DR7_FIXED_1 0x00000400
6f43ed01 160#define DR7_VOLATILE 0xffff2bff
42dbaa5a 161
41383771
GN
162/* apic attention bits */
163#define KVM_APIC_CHECK_VAPIC 0
ae7a2a3f
MT
164/*
165 * The following bit is set with PV-EOI, unset on EOI.
166 * We detect PV-EOI changes by guest by comparing
167 * this bit with PV-EOI in guest memory.
168 * See the implementation in apic_update_pv_eoi.
169 */
170#define KVM_APIC_PV_EOI_PENDING 1
41383771 171
d657a98e
ZX
172/*
173 * We don't want allocation failures within the mmu code, so we preallocate
174 * enough memory for a single page fault in a cache.
175 */
176struct kvm_mmu_memory_cache {
177 int nobjs;
178 void *objects[KVM_NR_MEM_OBJS];
179};
180
d657a98e
ZX
181/*
182 * kvm_mmu_page_role, below, is defined as:
183 *
184 * bits 0:3 - total guest paging levels (2-4, or zero for real mode)
185 * bits 4:7 - page table level for this shadow (1-4)
186 * bits 8:9 - page table quadrant for 2-level guests
f6e2c02b
AK
187 * bit 16 - direct mapping of virtual to physical mapping at gfn
188 * used for real mode and two-dimensional paging
d657a98e
ZX
189 * bits 17:19 - common access permissions for all ptes in this shadow page
190 */
191union kvm_mmu_page_role {
192 unsigned word;
193 struct {
7d76b4d3 194 unsigned level:4;
5b7e0102 195 unsigned cr4_pae:1;
7d76b4d3
JP
196 unsigned quadrant:2;
197 unsigned pad_for_nice_hex_output:6;
f6e2c02b 198 unsigned direct:1;
7d76b4d3 199 unsigned access:3;
2e53d63a 200 unsigned invalid:1;
9645bb56 201 unsigned nxe:1;
3dbe1415 202 unsigned cr0_wp:1;
411c588d 203 unsigned smep_andnot_wp:1;
d657a98e
ZX
204 };
205};
206
207struct kvm_mmu_page {
208 struct list_head link;
209 struct hlist_node hash_link;
210
211 /*
212 * The following two entries are used to key the shadow page in the
213 * hash table.
214 */
215 gfn_t gfn;
216 union kvm_mmu_page_role role;
217
218 u64 *spt;
219 /* hold the gfn of each spte inside spt */
220 gfn_t *gfns;
4731d4c7 221 bool unsync;
0571d366 222 int root_count; /* Currently serving as active root */
60c8aec6 223 unsigned int unsync_children;
67052b35 224 unsigned long parent_ptes; /* Reverse mapping for parent_pte */
f6f8adee
XG
225
226 /* The page is obsolete if mmu_valid_gen != kvm->arch.mmu_valid_gen. */
5304b8d3 227 unsigned long mmu_valid_gen;
f6f8adee 228
0074ff63 229 DECLARE_BITMAP(unsync_child_bitmap, 512);
c2a2ac2b
XG
230
231#ifdef CONFIG_X86_32
accaefe0
XG
232 /*
233 * Used out of the mmu-lock to avoid reading spte values while an
234 * update is in progress; see the comments in __get_spte_lockless().
235 */
c2a2ac2b
XG
236 int clear_spte_count;
237#endif
238
0cbf8e43 239 /* Number of writes since the last time traversal visited this page. */
a30f47cb 240 int write_flooding_count;
d657a98e
ZX
241};
242
1c08364c
AK
243struct kvm_pio_request {
244 unsigned long count;
1c08364c
AK
245 int in;
246 int port;
247 int size;
1c08364c
AK
248};
249
d657a98e
ZX
250/*
251 * x86 supports 3 paging modes (4-level 64-bit, 3-level 64-bit, and 2-level
252 * 32-bit). The kvm_mmu structure abstracts the details of the current mmu
253 * mode.
254 */
255struct kvm_mmu {
f43addd4 256 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long root);
5777ed34 257 unsigned long (*get_cr3)(struct kvm_vcpu *vcpu);
e4e517b4 258 u64 (*get_pdptr)(struct kvm_vcpu *vcpu, int index);
78b2c54a
XG
259 int (*page_fault)(struct kvm_vcpu *vcpu, gva_t gva, u32 err,
260 bool prefault);
6389ee94
AK
261 void (*inject_page_fault)(struct kvm_vcpu *vcpu,
262 struct x86_exception *fault);
1871c602 263 gpa_t (*gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t gva, u32 access,
ab9ae313 264 struct x86_exception *exception);
54987b7a
PB
265 gpa_t (*translate_gpa)(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
266 struct x86_exception *exception);
e8bc217a 267 int (*sync_page)(struct kvm_vcpu *vcpu,
a4a8e6f7 268 struct kvm_mmu_page *sp);
a7052897 269 void (*invlpg)(struct kvm_vcpu *vcpu, gva_t gva);
0f53b5b1 270 void (*update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
7c562522 271 u64 *spte, const void *pte);
d657a98e
ZX
272 hpa_t root_hpa;
273 int root_level;
274 int shadow_root_level;
a770f6f2 275 union kvm_mmu_page_role base_role;
c5a78f2b 276 bool direct_map;
d657a98e 277
97d64b78
AK
278 /*
279 * Bitmap; bit set = permission fault
280 * Byte index: page fault error code [4:1]
281 * Bit index: pte permissions in ACC_* format
282 */
283 u8 permissions[16];
284
d657a98e 285 u64 *pae_root;
81407ca5 286 u64 *lm_root;
82725b20 287 u64 rsvd_bits_mask[2][4];
25d92081 288 u64 bad_mt_xwr;
ff03a073 289
6fd01b71
AK
290 /*
291 * Bitmap: bit set = last pte in walk
292 * index[0:1]: level (zero-based)
293 * index[2]: pte.ps
294 */
295 u8 last_pte_bitmap;
296
2d48a985
JR
297 bool nx;
298
ff03a073 299 u64 pdptrs[4]; /* pae */
d657a98e
ZX
300};
301
f5132b01
GN
302enum pmc_type {
303 KVM_PMC_GP = 0,
304 KVM_PMC_FIXED,
305};
306
307struct kvm_pmc {
308 enum pmc_type type;
309 u8 idx;
310 u64 counter;
311 u64 eventsel;
312 struct perf_event *perf_event;
313 struct kvm_vcpu *vcpu;
314};
315
316struct kvm_pmu {
317 unsigned nr_arch_gp_counters;
318 unsigned nr_arch_fixed_counters;
319 unsigned available_event_types;
320 u64 fixed_ctr_ctrl;
321 u64 global_ctrl;
322 u64 global_status;
323 u64 global_ovf_ctrl;
324 u64 counter_bitmask[2];
325 u64 global_ctrl_mask;
103af0a9 326 u64 reserved_bits;
f5132b01 327 u8 version;
15c7ad51
RR
328 struct kvm_pmc gp_counters[INTEL_PMC_MAX_GENERIC];
329 struct kvm_pmc fixed_counters[INTEL_PMC_MAX_FIXED];
f5132b01
GN
330 struct irq_work irq_work;
331 u64 reprogram_pmi;
332};
333
360b948d
PB
334enum {
335 KVM_DEBUGREG_BP_ENABLED = 1,
c77fb5fe 336 KVM_DEBUGREG_WONT_EXIT = 2,
360b948d
PB
337};
338
ad312c7c 339struct kvm_vcpu_arch {
5fdbf976
MT
340 /*
341 * rip and regs accesses must go through
342 * kvm_{register,rip}_{read,write} functions.
343 */
344 unsigned long regs[NR_VCPU_REGS];
345 u32 regs_avail;
346 u32 regs_dirty;
34c16eec
ZX
347
348 unsigned long cr0;
e8467fda 349 unsigned long cr0_guest_owned_bits;
34c16eec
ZX
350 unsigned long cr2;
351 unsigned long cr3;
352 unsigned long cr4;
fc78f519 353 unsigned long cr4_guest_owned_bits;
34c16eec 354 unsigned long cr8;
1371d904 355 u32 hflags;
f6801dff 356 u64 efer;
34c16eec
ZX
357 u64 apic_base;
358 struct kvm_lapic *apic; /* kernel irqchip context */
41383771 359 unsigned long apic_attention;
e1035715 360 int32_t apic_arb_prio;
34c16eec 361 int mp_state;
34c16eec 362 u64 ia32_misc_enable_msr;
b209749f 363 bool tpr_access_reporting;
34c16eec 364
14dfe855
JR
365 /*
366 * Paging state of the vcpu
367 *
368 * If the vcpu runs in guest mode with two level paging this still saves
369 * the paging mode of the l1 guest. This context is always used to
370 * handle faults.
371 */
34c16eec 372 struct kvm_mmu mmu;
8df25a32 373
6539e738
JR
374 /*
375 * Paging state of an L2 guest (used for nested npt)
376 *
377 * This context will save all necessary information to walk page tables
378 * of the an L2 guest. This context is only initialized for page table
379 * walking and not for faulting since we never handle l2 page faults on
380 * the host.
381 */
382 struct kvm_mmu nested_mmu;
383
14dfe855
JR
384 /*
385 * Pointer to the mmu context currently used for
386 * gva_to_gpa translations.
387 */
388 struct kvm_mmu *walk_mmu;
389
53c07b18 390 struct kvm_mmu_memory_cache mmu_pte_list_desc_cache;
34c16eec
ZX
391 struct kvm_mmu_memory_cache mmu_page_cache;
392 struct kvm_mmu_memory_cache mmu_page_header_cache;
393
98918833 394 struct fpu guest_fpu;
2acf923e 395 u64 xcr0;
d7876f1b 396 u64 guest_supported_xcr0;
4344ee98 397 u32 guest_xstate_size;
34c16eec 398
34c16eec
ZX
399 struct kvm_pio_request pio;
400 void *pio_data;
401
66fd3f7f
GN
402 u8 event_exit_inst_len;
403
298101da
AK
404 struct kvm_queued_exception {
405 bool pending;
406 bool has_error_code;
ce7ddec4 407 bool reinject;
298101da
AK
408 u8 nr;
409 u32 error_code;
410 } exception;
411
937a7eae
AK
412 struct kvm_queued_interrupt {
413 bool pending;
66fd3f7f 414 bool soft;
937a7eae
AK
415 u8 nr;
416 } interrupt;
417
34c16eec
ZX
418 int halt_request; /* real mode on Intel only */
419
420 int cpuid_nent;
07716717 421 struct kvm_cpuid_entry2 cpuid_entries[KVM_MAX_CPUID_ENTRIES];
34c16eec
ZX
422 /* emulate context */
423
424 struct x86_emulate_ctxt emulate_ctxt;
7ae441ea
GN
425 bool emulate_regs_need_sync_to_vcpu;
426 bool emulate_regs_need_sync_from_vcpu;
716d51ab 427 int (*complete_userspace_io)(struct kvm_vcpu *vcpu);
18068523
GOC
428
429 gpa_t time;
50d0a0f9 430 struct pvclock_vcpu_time_info hv_clock;
e48672fa 431 unsigned int hw_tsc_khz;
0b79459b
AH
432 struct gfn_to_hva_cache pv_time;
433 bool pv_time_enabled;
51d59c6b
MT
434 /* set guest stopped flag in pvclock flags field */
435 bool pvclock_set_guest_stopped_request;
c9aaa895
GC
436
437 struct {
438 u64 msr_val;
439 u64 last_steal;
440 u64 accum_steal;
441 struct gfn_to_hva_cache stime;
442 struct kvm_steal_time steal;
443 } st;
444
1d5f066e 445 u64 last_guest_tsc;
6f526ec5 446 u64 last_host_tsc;
0dd6a6ed 447 u64 tsc_offset_adjustment;
e26101b1
ZA
448 u64 this_tsc_nsec;
449 u64 this_tsc_write;
0d3da0d2 450 u64 this_tsc_generation;
c285545f 451 bool tsc_catchup;
cc578287
ZA
452 bool tsc_always_catchup;
453 s8 virtual_tsc_shift;
454 u32 virtual_tsc_mult;
455 u32 virtual_tsc_khz;
ba904635 456 s64 ia32_tsc_adjust_msr;
3419ffc8 457
7460fb4a
AK
458 atomic_t nmi_queued; /* unprocessed asynchronous NMIs */
459 unsigned nmi_pending; /* NMI queued after currently running handler */
460 bool nmi_injected; /* Trying to inject an NMI this entry */
9ba075a6 461
0bed3b56 462 struct mtrr_state_type mtrr_state;
7cb060a9 463 u64 pat;
42dbaa5a 464
360b948d 465 unsigned switch_db_regs;
42dbaa5a
JK
466 unsigned long db[KVM_NR_DB_REGS];
467 unsigned long dr6;
468 unsigned long dr7;
469 unsigned long eff_db[KVM_NR_DB_REGS];
c8639010 470 unsigned long guest_debug_dr7;
890ca9ae
HY
471
472 u64 mcg_cap;
473 u64 mcg_status;
474 u64 mcg_ctl;
475 u64 *mce_banks;
94fe45da 476
bebb106a
XG
477 /* Cache MMIO info */
478 u64 mmio_gva;
479 unsigned access;
480 gfn_t mmio_gfn;
56f17dd3 481 u64 mmio_gen;
bebb106a 482
f5132b01
GN
483 struct kvm_pmu pmu;
484
94fe45da 485 /* used for guest single stepping over the given code position */
94fe45da 486 unsigned long singlestep_rip;
f92653ee 487
10388a07
GN
488 /* fields used by HYPER-V emulation */
489 u64 hv_vapic;
f5f48ee1
SY
490
491 cpumask_var_t wbinvd_dirty_mask;
af585b92 492
1cb3f3ae
XG
493 unsigned long last_retry_eip;
494 unsigned long last_retry_addr;
495
af585b92
GN
496 struct {
497 bool halted;
498 gfn_t gfns[roundup_pow_of_two(ASYNC_PF_PER_VCPU)];
344d9588
GN
499 struct gfn_to_hva_cache data;
500 u64 msr_val;
7c90705b 501 u32 id;
6adba527 502 bool send_user_only;
af585b92 503 } apf;
2b036c6b
BO
504
505 /* OSVW MSRs (AMD only) */
506 struct {
507 u64 length;
508 u64 status;
509 } osvw;
ae7a2a3f
MT
510
511 struct {
512 u64 msr_val;
513 struct gfn_to_hva_cache data;
514 } pv_eoi;
93c05d3e
XG
515
516 /*
517 * Indicate whether the access faults on its page table in guest
518 * which is set when fix page fault and used to detect unhandeable
519 * instruction.
520 */
521 bool write_fault_to_shadow_pgtable;
25d92081
YZ
522
523 /* set at EPT violation at this point */
524 unsigned long exit_qualification;
6aef266c
SV
525
526 /* pv related host specific info */
527 struct {
528 bool pv_unhalted;
529 } pv;
34c16eec
ZX
530};
531
db3fe4eb 532struct kvm_lpage_info {
db3fe4eb
TY
533 int write_count;
534};
535
536struct kvm_arch_memory_slot {
d89cc617 537 unsigned long *rmap[KVM_NR_PAGE_SIZES];
db3fe4eb
TY
538 struct kvm_lpage_info *lpage_info[KVM_NR_PAGE_SIZES - 1];
539};
540
1e08ec4a
GN
541struct kvm_apic_map {
542 struct rcu_head rcu;
543 u8 ldr_bits;
544 /* fields bellow are used to decode ldr values in different modes */
545 u32 cid_shift, cid_mask, lid_mask;
546 struct kvm_lapic *phys_map[256];
547 /* first index is cluster id second is cpu id in a cluster */
548 struct kvm_lapic *logical_map[16][16];
549};
550
fef9cce0 551struct kvm_arch {
49d5ca26 552 unsigned int n_used_mmu_pages;
f05e70ac 553 unsigned int n_requested_mmu_pages;
39de71ec 554 unsigned int n_max_mmu_pages;
332b207d 555 unsigned int indirect_shadow_pages;
5304b8d3 556 unsigned long mmu_valid_gen;
f05e70ac
ZX
557 struct hlist_head mmu_page_hash[KVM_NUM_MMU_PAGES];
558 /*
559 * Hash table of struct kvm_mmu_page.
560 */
561 struct list_head active_mmu_pages;
365c8868
XG
562 struct list_head zapped_obsolete_pages;
563
4d5c5d0f 564 struct list_head assigned_dev_head;
19de40a8 565 struct iommu_domain *iommu_domain;
d96eb2c6 566 bool iommu_noncoherent;
e0f0bbc5
AW
567#define __KVM_HAVE_ARCH_NONCOHERENT_DMA
568 atomic_t noncoherent_dma_count;
d7deeeb0
ZX
569 struct kvm_pic *vpic;
570 struct kvm_ioapic *vioapic;
7837699f 571 struct kvm_pit *vpit;
cc6e462c 572 int vapics_in_nmi_mode;
1e08ec4a
GN
573 struct mutex apic_map_lock;
574 struct kvm_apic_map *apic_map;
bfc6d222 575
bfc6d222
ZX
576 unsigned int tss_addr;
577 struct page *apic_access_page;
18068523
GOC
578
579 gpa_t wall_clock;
b7ebfb05 580
b7ebfb05 581 bool ept_identity_pagetable_done;
b927a3ce 582 gpa_t ept_identity_map_addr;
5550af4d
SY
583
584 unsigned long irq_sources_bitmap;
afbcf7ab 585 s64 kvmclock_offset;
038f8c11 586 raw_spinlock_t tsc_write_lock;
f38e098f 587 u64 last_tsc_nsec;
f38e098f 588 u64 last_tsc_write;
5d3cb0f6 589 u32 last_tsc_khz;
e26101b1
ZA
590 u64 cur_tsc_nsec;
591 u64 cur_tsc_write;
592 u64 cur_tsc_offset;
0d3da0d2 593 u64 cur_tsc_generation;
b48aa97e 594 int nr_vcpus_matched_tsc;
ffde22ac 595
d828199e
MT
596 spinlock_t pvclock_gtod_sync_lock;
597 bool use_master_clock;
598 u64 master_kernel_ns;
599 cycle_t master_cycle_now;
7e44e449 600 struct delayed_work kvmclock_update_work;
332967a3 601 struct delayed_work kvmclock_sync_work;
d828199e 602
ffde22ac 603 struct kvm_xen_hvm_config xen_hvm_config;
55cd8e5a
GN
604
605 /* fields used by HYPER-V emulation */
606 u64 hv_guest_os_id;
607 u64 hv_hypercall;
e984097b 608 u64 hv_tsc_page;
b034cf01
XG
609
610 #ifdef CONFIG_KVM_MMU_AUDIT
611 int audit_point;
612 #endif
d69fb81f
ZX
613};
614
0711456c
ZX
615struct kvm_vm_stat {
616 u32 mmu_shadow_zapped;
617 u32 mmu_pte_write;
618 u32 mmu_pte_updated;
619 u32 mmu_pde_zapped;
620 u32 mmu_flooded;
621 u32 mmu_recycled;
dfc5aa00 622 u32 mmu_cache_miss;
4731d4c7 623 u32 mmu_unsync;
0711456c 624 u32 remote_tlb_flush;
05da4558 625 u32 lpages;
0711456c
ZX
626};
627
77b4c255
ZX
628struct kvm_vcpu_stat {
629 u32 pf_fixed;
630 u32 pf_guest;
631 u32 tlb_flush;
632 u32 invlpg;
633
634 u32 exits;
635 u32 io_exits;
636 u32 mmio_exits;
637 u32 signal_exits;
638 u32 irq_window_exits;
f08864b4 639 u32 nmi_window_exits;
77b4c255
ZX
640 u32 halt_exits;
641 u32 halt_wakeup;
642 u32 request_irq_exits;
643 u32 irq_exits;
644 u32 host_state_reload;
645 u32 efer_reload;
646 u32 fpu_reload;
647 u32 insn_emulation;
648 u32 insn_emulation_fail;
f11c3a8d 649 u32 hypercalls;
fa89a817 650 u32 irq_injections;
c4abb7c9 651 u32 nmi_injections;
77b4c255 652};
ad312c7c 653
8a76d7f2
JR
654struct x86_instruction_info;
655
8fe8ab46
WA
656struct msr_data {
657 bool host_initiated;
658 u32 index;
659 u64 data;
660};
661
ea4a5ff8
ZX
662struct kvm_x86_ops {
663 int (*cpu_has_kvm_support)(void); /* __init */
664 int (*disabled_by_bios)(void); /* __init */
13a34e06
RK
665 int (*hardware_enable)(void);
666 void (*hardware_disable)(void);
ea4a5ff8
ZX
667 void (*check_processor_compatibility)(void *rtn);
668 int (*hardware_setup)(void); /* __init */
669 void (*hardware_unsetup)(void); /* __exit */
774ead3a 670 bool (*cpu_has_accelerated_tpr)(void);
0e851880 671 void (*cpuid_update)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
672
673 /* Create, but do not attach this VCPU */
674 struct kvm_vcpu *(*vcpu_create)(struct kvm *kvm, unsigned id);
675 void (*vcpu_free)(struct kvm_vcpu *vcpu);
57f252f2 676 void (*vcpu_reset)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
677
678 void (*prepare_guest_switch)(struct kvm_vcpu *vcpu);
679 void (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
680 void (*vcpu_put)(struct kvm_vcpu *vcpu);
ea4a5ff8 681
c8639010 682 void (*update_db_bp_intercept)(struct kvm_vcpu *vcpu);
ea4a5ff8 683 int (*get_msr)(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata);
8fe8ab46 684 int (*set_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
ea4a5ff8
ZX
685 u64 (*get_segment_base)(struct kvm_vcpu *vcpu, int seg);
686 void (*get_segment)(struct kvm_vcpu *vcpu,
687 struct kvm_segment *var, int seg);
2e4d2653 688 int (*get_cpl)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
689 void (*set_segment)(struct kvm_vcpu *vcpu,
690 struct kvm_segment *var, int seg);
691 void (*get_cs_db_l_bits)(struct kvm_vcpu *vcpu, int *db, int *l);
e8467fda 692 void (*decache_cr0_guest_bits)(struct kvm_vcpu *vcpu);
aff48baa 693 void (*decache_cr3)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
694 void (*decache_cr4_guest_bits)(struct kvm_vcpu *vcpu);
695 void (*set_cr0)(struct kvm_vcpu *vcpu, unsigned long cr0);
696 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
5e1746d6 697 int (*set_cr4)(struct kvm_vcpu *vcpu, unsigned long cr4);
ea4a5ff8 698 void (*set_efer)(struct kvm_vcpu *vcpu, u64 efer);
89a27f4d
GN
699 void (*get_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
700 void (*set_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
701 void (*get_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
702 void (*set_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
73aaf249
JK
703 u64 (*get_dr6)(struct kvm_vcpu *vcpu);
704 void (*set_dr6)(struct kvm_vcpu *vcpu, unsigned long value);
c77fb5fe 705 void (*sync_dirty_debug_regs)(struct kvm_vcpu *vcpu);
020df079 706 void (*set_dr7)(struct kvm_vcpu *vcpu, unsigned long value);
5fdbf976 707 void (*cache_reg)(struct kvm_vcpu *vcpu, enum kvm_reg reg);
ea4a5ff8
ZX
708 unsigned long (*get_rflags)(struct kvm_vcpu *vcpu);
709 void (*set_rflags)(struct kvm_vcpu *vcpu, unsigned long rflags);
02daab21 710 void (*fpu_deactivate)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
711
712 void (*tlb_flush)(struct kvm_vcpu *vcpu);
ea4a5ff8 713
851ba692
AK
714 void (*run)(struct kvm_vcpu *vcpu);
715 int (*handle_exit)(struct kvm_vcpu *vcpu);
ea4a5ff8 716 void (*skip_emulated_instruction)(struct kvm_vcpu *vcpu);
2809f5d2 717 void (*set_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
37ccdcbe 718 u32 (*get_interrupt_shadow)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
719 void (*patch_hypercall)(struct kvm_vcpu *vcpu,
720 unsigned char *hypercall_addr);
66fd3f7f 721 void (*set_irq)(struct kvm_vcpu *vcpu);
95ba8273 722 void (*set_nmi)(struct kvm_vcpu *vcpu);
298101da 723 void (*queue_exception)(struct kvm_vcpu *vcpu, unsigned nr,
ce7ddec4
JR
724 bool has_error_code, u32 error_code,
725 bool reinject);
b463a6f7 726 void (*cancel_injection)(struct kvm_vcpu *vcpu);
78646121 727 int (*interrupt_allowed)(struct kvm_vcpu *vcpu);
95ba8273 728 int (*nmi_allowed)(struct kvm_vcpu *vcpu);
3cfc3092
JK
729 bool (*get_nmi_mask)(struct kvm_vcpu *vcpu);
730 void (*set_nmi_mask)(struct kvm_vcpu *vcpu, bool masked);
c9a7953f
JK
731 void (*enable_nmi_window)(struct kvm_vcpu *vcpu);
732 void (*enable_irq_window)(struct kvm_vcpu *vcpu);
95ba8273 733 void (*update_cr8_intercept)(struct kvm_vcpu *vcpu, int tpr, int irr);
c7c9c56c
YZ
734 int (*vm_has_apicv)(struct kvm *kvm);
735 void (*hwapic_irr_update)(struct kvm_vcpu *vcpu, int max_irr);
736 void (*hwapic_isr_update)(struct kvm *kvm, int isr);
737 void (*load_eoi_exitmap)(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap);
8d14695f 738 void (*set_virtual_x2apic_mode)(struct kvm_vcpu *vcpu, bool set);
4256f43f 739 void (*set_apic_access_page_addr)(struct kvm_vcpu *vcpu, hpa_t hpa);
a20ed54d
YZ
740 void (*deliver_posted_interrupt)(struct kvm_vcpu *vcpu, int vector);
741 void (*sync_pir_to_irr)(struct kvm_vcpu *vcpu);
ea4a5ff8 742 int (*set_tss_addr)(struct kvm *kvm, unsigned int addr);
67253af5 743 int (*get_tdp_level)(void);
4b12f0de 744 u64 (*get_mt_mask)(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio);
17cc3935 745 int (*get_lpage_level)(void);
4e47c7a6 746 bool (*rdtscp_supported)(void);
ad756a16 747 bool (*invpcid_supported)(void);
f1e2b260 748 void (*adjust_tsc_offset)(struct kvm_vcpu *vcpu, s64 adjustment, bool host);
344f414f 749
1c97f0a0
JR
750 void (*set_tdp_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
751
d4330ef2
JR
752 void (*set_supported_cpuid)(u32 func, struct kvm_cpuid_entry2 *entry);
753
f5f48ee1
SY
754 bool (*has_wbinvd_exit)(void);
755
cc578287 756 void (*set_tsc_khz)(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale);
ba904635 757 u64 (*read_tsc_offset)(struct kvm_vcpu *vcpu);
99e3e30a
ZA
758 void (*write_tsc_offset)(struct kvm_vcpu *vcpu, u64 offset);
759
857e4099 760 u64 (*compute_tsc_offset)(struct kvm_vcpu *vcpu, u64 target_tsc);
886b470c 761 u64 (*read_l1_tsc)(struct kvm_vcpu *vcpu, u64 host_tsc);
857e4099 762
586f9607 763 void (*get_exit_info)(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2);
8a76d7f2
JR
764
765 int (*check_intercept)(struct kvm_vcpu *vcpu,
766 struct x86_instruction_info *info,
767 enum x86_intercept_stage stage);
a547c6db 768 void (*handle_external_intr)(struct kvm_vcpu *vcpu);
da8999d3 769 bool (*mpx_supported)(void);
b6b8a145
JK
770
771 int (*check_nested_events)(struct kvm_vcpu *vcpu, bool external_intr);
ae97a3b8
RK
772
773 void (*sched_in)(struct kvm_vcpu *kvm, int cpu);
ea4a5ff8
ZX
774};
775
af585b92 776struct kvm_arch_async_pf {
7c90705b 777 u32 token;
af585b92 778 gfn_t gfn;
fb67e14f 779 unsigned long cr3;
c4806acd 780 bool direct_map;
af585b92
GN
781};
782
97896d04
ZX
783extern struct kvm_x86_ops *kvm_x86_ops;
784
f1e2b260
MT
785static inline void adjust_tsc_offset_guest(struct kvm_vcpu *vcpu,
786 s64 adjustment)
787{
788 kvm_x86_ops->adjust_tsc_offset(vcpu, adjustment, false);
789}
790
791static inline void adjust_tsc_offset_host(struct kvm_vcpu *vcpu, s64 adjustment)
792{
793 kvm_x86_ops->adjust_tsc_offset(vcpu, adjustment, true);
794}
795
54f1585a
ZX
796int kvm_mmu_module_init(void);
797void kvm_mmu_module_exit(void);
798
799void kvm_mmu_destroy(struct kvm_vcpu *vcpu);
800int kvm_mmu_create(struct kvm_vcpu *vcpu);
8a3c1a33 801void kvm_mmu_setup(struct kvm_vcpu *vcpu);
7b52345e 802void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
4b12f0de 803 u64 dirty_mask, u64 nx_mask, u64 x_mask);
54f1585a 804
8a3c1a33 805void kvm_mmu_reset_context(struct kvm_vcpu *vcpu);
54f1585a 806void kvm_mmu_slot_remove_write_access(struct kvm *kvm, int slot);
5dc99b23
TY
807void kvm_mmu_write_protect_pt_masked(struct kvm *kvm,
808 struct kvm_memory_slot *slot,
809 gfn_t gfn_offset, unsigned long mask);
54f1585a 810void kvm_mmu_zap_all(struct kvm *kvm);
f8f55942 811void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm);
3ad82a7e 812unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm);
54f1585a
ZX
813void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages);
814
ff03a073 815int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3);
cc4b6871 816
3200f405 817int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
9f811285 818 const void *val, int bytes);
4b12f0de 819u8 kvm_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn);
2f333bcb
MT
820
821extern bool tdp_enabled;
9f811285 822
a3e06bbe
LJ
823u64 vcpu_tsc_khz(struct kvm_vcpu *vcpu);
824
92a1f12d
JR
825/* control of guest tsc rate supported? */
826extern bool kvm_has_tsc_control;
827/* minimum supported tsc_khz for guests */
828extern u32 kvm_min_guest_tsc_khz;
829/* maximum supported tsc_khz for guests */
830extern u32 kvm_max_guest_tsc_khz;
831
54f1585a 832enum emulation_result {
ac0a48c3
PB
833 EMULATE_DONE, /* no further processing */
834 EMULATE_USER_EXIT, /* kvm_run ready for userspace exit */
54f1585a
ZX
835 EMULATE_FAIL, /* can't emulate this instruction */
836};
837
571008da
SY
838#define EMULTYPE_NO_DECODE (1 << 0)
839#define EMULTYPE_TRAP_UD (1 << 1)
ba8afb6b 840#define EMULTYPE_SKIP (1 << 2)
1cb3f3ae 841#define EMULTYPE_RETRY (1 << 3)
991eebf9 842#define EMULTYPE_NO_REEXECUTE (1 << 4)
dc25e89e
AP
843int x86_emulate_instruction(struct kvm_vcpu *vcpu, unsigned long cr2,
844 int emulation_type, void *insn, int insn_len);
51d8b661
AP
845
846static inline int emulate_instruction(struct kvm_vcpu *vcpu,
847 int emulation_type)
848{
dc25e89e 849 return x86_emulate_instruction(vcpu, 0, emulation_type, NULL, 0);
51d8b661
AP
850}
851
f2b4b7dd 852void kvm_enable_efer_bits(u64);
384bb783 853bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer);
54f1585a 854int kvm_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *data);
8fe8ab46 855int kvm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a
ZX
856
857struct x86_emulate_ctxt;
858
cf8f70bf 859int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size, unsigned short port);
54f1585a
ZX
860void kvm_emulate_cpuid(struct kvm_vcpu *vcpu);
861int kvm_emulate_halt(struct kvm_vcpu *vcpu);
f5f48ee1 862int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu);
54f1585a 863
3e6e0aab 864void kvm_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg);
c697518a 865int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector, int seg);
66450a21 866void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, unsigned int vector);
3e6e0aab 867
7f3d35fd
KW
868int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
869 int reason, bool has_error_code, u32 error_code);
37817f29 870
49a9b07e 871int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0);
2390218b 872int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
a83b29c6 873int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
eea1cff9 874int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8);
020df079
GN
875int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val);
876int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val);
2d3ad1f4
AK
877unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu);
878void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw);
54f1585a 879void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l);
2acf923e 880int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr);
54f1585a
ZX
881
882int kvm_get_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata);
8fe8ab46 883int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a 884
91586a3b
JK
885unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu);
886void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
022cd0e8 887bool kvm_rdpmc(struct kvm_vcpu *vcpu);
91586a3b 888
298101da
AK
889void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr);
890void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
ce7ddec4
JR
891void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr);
892void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
6389ee94 893void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
ec92fe44
JR
894int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
895 gfn_t gfn, void *data, int offset, int len,
896 u32 access);
0a79b009 897bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl);
298101da 898
1a577b72
MT
899static inline int __kvm_irq_line_state(unsigned long *irq_state,
900 int irq_source_id, int level)
901{
902 /* Logical OR for level trig interrupt */
903 if (level)
904 __set_bit(irq_source_id, irq_state);
905 else
906 __clear_bit(irq_source_id, irq_state);
907
908 return !!(*irq_state);
909}
910
911int kvm_pic_set_irq(struct kvm_pic *pic, int irq, int irq_source_id, int level);
912void kvm_pic_clear_all(struct kvm_pic *pic, int irq_source_id);
3de42dc0 913
3419ffc8
SY
914void kvm_inject_nmi(struct kvm_vcpu *vcpu);
915
10ab25cd 916int fx_init(struct kvm_vcpu *vcpu);
54f1585a 917
54f1585a 918void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
f57f2ef5 919 const u8 *new, int bytes);
1cb3f3ae 920int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn);
54f1585a
ZX
921int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva);
922void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu);
923int kvm_mmu_load(struct kvm_vcpu *vcpu);
924void kvm_mmu_unload(struct kvm_vcpu *vcpu);
0ba73cda 925void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu);
54987b7a
PB
926gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
927 struct x86_exception *exception);
ab9ae313
AK
928gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
929 struct x86_exception *exception);
930gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
931 struct x86_exception *exception);
932gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
933 struct x86_exception *exception);
934gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
935 struct x86_exception *exception);
54f1585a
ZX
936
937int kvm_emulate_hypercall(struct kvm_vcpu *vcpu);
938
dc25e89e
AP
939int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t gva, u32 error_code,
940 void *insn, int insn_len);
a7052897 941void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva);
d8d173da 942void kvm_mmu_new_cr3(struct kvm_vcpu *vcpu);
34c16eec 943
18552672 944void kvm_enable_tdp(void);
5f4cb662 945void kvm_disable_tdp(void);
18552672 946
54987b7a
PB
947static inline gpa_t translate_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
948 struct x86_exception *exception)
e459e322
XG
949{
950 return gpa;
951}
952
ec6d273d
ZX
953static inline struct kvm_mmu_page *page_header(hpa_t shadow_page)
954{
955 struct page *page = pfn_to_page(shadow_page >> PAGE_SHIFT);
956
957 return (struct kvm_mmu_page *)page_private(page);
958}
959
d6e88aec 960static inline u16 kvm_read_ldt(void)
ec6d273d
ZX
961{
962 u16 ldt;
963 asm("sldt %0" : "=g"(ldt));
964 return ldt;
965}
966
d6e88aec 967static inline void kvm_load_ldt(u16 sel)
ec6d273d
ZX
968{
969 asm("lldt %0" : : "rm"(sel));
970}
ec6d273d 971
ec6d273d
ZX
972#ifdef CONFIG_X86_64
973static inline unsigned long read_msr(unsigned long msr)
974{
975 u64 value;
976
977 rdmsrl(msr, value);
978 return value;
979}
980#endif
981
ec6d273d
ZX
982static inline u32 get_rdx_init_val(void)
983{
984 return 0x600; /* P6 family */
985}
986
c1a5d4f9
AK
987static inline void kvm_inject_gp(struct kvm_vcpu *vcpu, u32 error_code)
988{
989 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
990}
991
ec6d273d
ZX
992#define TSS_IOPB_BASE_OFFSET 0x66
993#define TSS_BASE_SIZE 0x68
994#define TSS_IOPB_SIZE (65536 / 8)
995#define TSS_REDIRECTION_SIZE (256 / 8)
7d76b4d3
JP
996#define RMODE_TSS_SIZE \
997 (TSS_BASE_SIZE + TSS_REDIRECTION_SIZE + TSS_IOPB_SIZE + 1)
53e0aa7b 998
37817f29
IE
999enum {
1000 TASK_SWITCH_CALL = 0,
1001 TASK_SWITCH_IRET = 1,
1002 TASK_SWITCH_JMP = 2,
1003 TASK_SWITCH_GATE = 3,
1004};
1005
1371d904 1006#define HF_GIF_MASK (1 << 0)
3d6368ef
AG
1007#define HF_HIF_MASK (1 << 1)
1008#define HF_VINTR_MASK (1 << 2)
95ba8273 1009#define HF_NMI_MASK (1 << 3)
44c11430 1010#define HF_IRET_MASK (1 << 4)
ec9e60b2 1011#define HF_GUEST_MASK (1 << 5) /* VCPU is in guest-mode */
1371d904 1012
4ecac3fd
AK
1013/*
1014 * Hardware virtualization extension instructions may fault if a
1015 * reboot turns off virtualization while processes are running.
1016 * Trap the fault and ignore the instruction if that happens.
1017 */
b7c4145b 1018asmlinkage void kvm_spurious_fault(void);
4ecac3fd 1019
5e520e62 1020#define ____kvm_handle_fault_on_reboot(insn, cleanup_insn) \
4ecac3fd 1021 "666: " insn "\n\t" \
b7c4145b 1022 "668: \n\t" \
18b13e54 1023 ".pushsection .fixup, \"ax\" \n" \
4ecac3fd 1024 "667: \n\t" \
5e520e62 1025 cleanup_insn "\n\t" \
b7c4145b
AK
1026 "cmpb $0, kvm_rebooting \n\t" \
1027 "jne 668b \n\t" \
8ceed347 1028 __ASM_SIZE(push) " $666b \n\t" \
b7c4145b 1029 "call kvm_spurious_fault \n\t" \
4ecac3fd 1030 ".popsection \n\t" \
3ee89722 1031 _ASM_EXTABLE(666b, 667b)
4ecac3fd 1032
5e520e62
AK
1033#define __kvm_handle_fault_on_reboot(insn) \
1034 ____kvm_handle_fault_on_reboot(insn, "")
1035
e930bffe
AA
1036#define KVM_ARCH_WANT_MMU_NOTIFIER
1037int kvm_unmap_hva(struct kvm *kvm, unsigned long hva);
b3ae2096 1038int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end);
57128468 1039int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
8ee53820 1040int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
3da0dd43 1041void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
82725b20 1042int cpuid_maxphyaddr(struct kvm_vcpu *vcpu);
c7c9c56c 1043int kvm_cpu_has_injectable_intr(struct kvm_vcpu *v);
a1b37100
GN
1044int kvm_cpu_has_interrupt(struct kvm_vcpu *vcpu);
1045int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu);
0b71785d 1046int kvm_cpu_get_interrupt(struct kvm_vcpu *v);
66450a21 1047void kvm_vcpu_reset(struct kvm_vcpu *vcpu);
4256f43f 1048void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu);
fe71557a
TC
1049void kvm_arch_mmu_notifier_invalidate_page(struct kvm *kvm,
1050 unsigned long address);
e930bffe 1051
18863bdd 1052void kvm_define_shared_msr(unsigned index, u32 msr);
d5696725 1053void kvm_set_shared_msr(unsigned index, u64 val, u64 mask);
18863bdd 1054
f92653ee
JK
1055bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip);
1056
af585b92
GN
1057void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
1058 struct kvm_async_pf *work);
1059void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
1060 struct kvm_async_pf *work);
56028d08
GN
1061void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu,
1062 struct kvm_async_pf *work);
7c90705b 1063bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu);
af585b92
GN
1064extern bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn);
1065
db8fcefa
AP
1066void kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err);
1067
f5132b01
GN
1068int kvm_is_in_guest(void);
1069
1070void kvm_pmu_init(struct kvm_vcpu *vcpu);
1071void kvm_pmu_destroy(struct kvm_vcpu *vcpu);
1072void kvm_pmu_reset(struct kvm_vcpu *vcpu);
1073void kvm_pmu_cpuid_update(struct kvm_vcpu *vcpu);
1074bool kvm_pmu_msr(struct kvm_vcpu *vcpu, u32 msr);
1075int kvm_pmu_get_msr(struct kvm_vcpu *vcpu, u32 msr, u64 *data);
afd80d85 1076int kvm_pmu_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info);
67f4d428 1077int kvm_pmu_check_pmc(struct kvm_vcpu *vcpu, unsigned pmc);
f5132b01
GN
1078int kvm_pmu_read_pmc(struct kvm_vcpu *vcpu, unsigned pmc, u64 *data);
1079void kvm_handle_pmu_event(struct kvm_vcpu *vcpu);
1080void kvm_deliver_pmi(struct kvm_vcpu *vcpu);
1081
1965aae3 1082#endif /* _ASM_X86_KVM_HOST_H */