]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - arch/x86/include/asm/kvm_host.h
KVM: MMU: let page fault handler be aware tracked page
[mirror_ubuntu-hirsute-kernel.git] / arch / x86 / include / asm / kvm_host.h
CommitLineData
a656c8ef 1/*
043405e1
CO
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This header defines architecture specific interfaces, x86 version
5 *
6 * This work is licensed under the terms of the GNU GPL, version 2. See
7 * the COPYING file in the top-level directory.
8 *
9 */
10
1965aae3
PA
11#ifndef _ASM_X86_KVM_HOST_H
12#define _ASM_X86_KVM_HOST_H
043405e1 13
34c16eec
ZX
14#include <linux/types.h>
15#include <linux/mm.h>
e930bffe 16#include <linux/mmu_notifier.h>
229456fc 17#include <linux/tracepoint.h>
f5f48ee1 18#include <linux/cpumask.h>
f5132b01 19#include <linux/irq_work.h>
34c16eec
ZX
20
21#include <linux/kvm.h>
22#include <linux/kvm_para.h>
edf88417 23#include <linux/kvm_types.h>
f5132b01 24#include <linux/perf_event.h>
d828199e
MT
25#include <linux/pvclock_gtod.h>
26#include <linux/clocksource.h>
87276880 27#include <linux/irqbypass.h>
5c919412 28#include <linux/hyperv.h>
34c16eec 29
50d0a0f9 30#include <asm/pvclock-abi.h>
e01a1b57 31#include <asm/desc.h>
0bed3b56 32#include <asm/mtrr.h>
9962d032 33#include <asm/msr-index.h>
3ee89722 34#include <asm/asm.h>
21ebbeda 35#include <asm/kvm_page_track.h>
e01a1b57 36
cbf64358 37#define KVM_MAX_VCPUS 255
a59cb29e 38#define KVM_SOFT_MAX_VCPUS 160
1d4e7e3c 39#define KVM_USER_MEM_SLOTS 509
0743247f
AW
40/* memory slots that are not exposed to userspace */
41#define KVM_PRIVATE_MEM_SLOTS 3
bbacc0c1 42#define KVM_MEM_SLOTS_NUM (KVM_USER_MEM_SLOTS + KVM_PRIVATE_MEM_SLOTS)
93a5cef0 43
69a9f69b 44#define KVM_PIO_PAGE_OFFSET 1
542472b5 45#define KVM_COALESCED_MMIO_PAGE_OFFSET 2
920552b2 46#define KVM_HALT_POLL_NS_DEFAULT 500000
69a9f69b 47
8175e5b7
AG
48#define KVM_IRQCHIP_NUM_PINS KVM_IOAPIC_NUM_PINS
49
2860c4b1
PB
50/* x86-specific vcpu->requests bit members */
51#define KVM_REQ_MIGRATE_TIMER 8
52#define KVM_REQ_REPORT_TPR_ACCESS 9
53#define KVM_REQ_TRIPLE_FAULT 10
54#define KVM_REQ_MMU_SYNC 11
55#define KVM_REQ_CLOCK_UPDATE 12
56#define KVM_REQ_DEACTIVATE_FPU 13
57#define KVM_REQ_EVENT 14
58#define KVM_REQ_APF_HALT 15
59#define KVM_REQ_STEAL_UPDATE 16
60#define KVM_REQ_NMI 17
61#define KVM_REQ_PMU 18
62#define KVM_REQ_PMI 19
63#define KVM_REQ_SMI 20
64#define KVM_REQ_MASTERCLOCK_UPDATE 21
65#define KVM_REQ_MCLOCK_INPROGRESS 22
66#define KVM_REQ_SCAN_IOAPIC 23
67#define KVM_REQ_GLOBAL_CLOCK_UPDATE 24
68#define KVM_REQ_APIC_PAGE_RELOAD 25
69#define KVM_REQ_HV_CRASH 26
70#define KVM_REQ_IOAPIC_EOI_EXIT 27
71#define KVM_REQ_HV_RESET 28
72#define KVM_REQ_HV_EXIT 29
73#define KVM_REQ_HV_STIMER 30
74
cfec82cb
JR
75#define CR0_RESERVED_BITS \
76 (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
77 | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
78 | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
79
346874c9 80#define CR3_L_MODE_RESERVED_BITS 0xFFFFFF0000000000ULL
cfaa790a 81#define CR3_PCID_INVD BIT_64(63)
cfec82cb
JR
82#define CR4_RESERVED_BITS \
83 (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
84 | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
ad756a16 85 | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR | X86_CR4_PCIDE \
afcbf13f 86 | X86_CR4_OSXSAVE | X86_CR4_SMEP | X86_CR4_FSGSBASE \
56d6efc2 87 | X86_CR4_OSXMMEXCPT | X86_CR4_VMXE | X86_CR4_SMAP))
cfec82cb
JR
88
89#define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
90
91
cd6e8f87 92
cd6e8f87 93#define INVALID_PAGE (~(hpa_t)0)
dd180b3e
XG
94#define VALID_PAGE(x) ((x) != INVALID_PAGE)
95
cd6e8f87
ZX
96#define UNMAPPED_GVA (~(gpa_t)0)
97
ec04b260 98/* KVM Hugepage definitions for x86 */
04326caa 99#define KVM_NR_PAGE_SIZES 3
82855413
JR
100#define KVM_HPAGE_GFN_SHIFT(x) (((x) - 1) * 9)
101#define KVM_HPAGE_SHIFT(x) (PAGE_SHIFT + KVM_HPAGE_GFN_SHIFT(x))
ec04b260
JR
102#define KVM_HPAGE_SIZE(x) (1UL << KVM_HPAGE_SHIFT(x))
103#define KVM_HPAGE_MASK(x) (~(KVM_HPAGE_SIZE(x) - 1))
104#define KVM_PAGES_PER_HPAGE(x) (KVM_HPAGE_SIZE(x) / PAGE_SIZE)
05da4558 105
6d9d41e5
CD
106static inline gfn_t gfn_to_index(gfn_t gfn, gfn_t base_gfn, int level)
107{
108 /* KVM_HPAGE_GFN_SHIFT(PT_PAGE_TABLE_LEVEL) must be 0. */
109 return (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
110 (base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
111}
112
d657a98e
ZX
113#define KVM_PERMILLE_MMU_PAGES 20
114#define KVM_MIN_ALLOC_MMU_PAGES 64
1ae0a13d
DE
115#define KVM_MMU_HASH_SHIFT 10
116#define KVM_NUM_MMU_PAGES (1 << KVM_MMU_HASH_SHIFT)
d657a98e
ZX
117#define KVM_MIN_FREE_MMU_PAGES 5
118#define KVM_REFILL_PAGES 25
73c1160c 119#define KVM_MAX_CPUID_ENTRIES 80
0bed3b56 120#define KVM_NR_FIXED_MTRR_REGION 88
0d234daf 121#define KVM_NR_VAR_MTRR 8
d657a98e 122
af585b92
GN
123#define ASYNC_PF_PER_VCPU 64
124
5fdbf976 125enum kvm_reg {
2b3ccfa0
ZX
126 VCPU_REGS_RAX = 0,
127 VCPU_REGS_RCX = 1,
128 VCPU_REGS_RDX = 2,
129 VCPU_REGS_RBX = 3,
130 VCPU_REGS_RSP = 4,
131 VCPU_REGS_RBP = 5,
132 VCPU_REGS_RSI = 6,
133 VCPU_REGS_RDI = 7,
134#ifdef CONFIG_X86_64
135 VCPU_REGS_R8 = 8,
136 VCPU_REGS_R9 = 9,
137 VCPU_REGS_R10 = 10,
138 VCPU_REGS_R11 = 11,
139 VCPU_REGS_R12 = 12,
140 VCPU_REGS_R13 = 13,
141 VCPU_REGS_R14 = 14,
142 VCPU_REGS_R15 = 15,
143#endif
5fdbf976 144 VCPU_REGS_RIP,
2b3ccfa0
ZX
145 NR_VCPU_REGS
146};
147
6de4f3ad
AK
148enum kvm_reg_ex {
149 VCPU_EXREG_PDPTR = NR_VCPU_REGS,
aff48baa 150 VCPU_EXREG_CR3,
6de12732 151 VCPU_EXREG_RFLAGS,
2fb92db1 152 VCPU_EXREG_SEGMENTS,
6de4f3ad
AK
153};
154
2b3ccfa0 155enum {
81609e3e 156 VCPU_SREG_ES,
2b3ccfa0 157 VCPU_SREG_CS,
81609e3e 158 VCPU_SREG_SS,
2b3ccfa0 159 VCPU_SREG_DS,
2b3ccfa0
ZX
160 VCPU_SREG_FS,
161 VCPU_SREG_GS,
2b3ccfa0
ZX
162 VCPU_SREG_TR,
163 VCPU_SREG_LDTR,
164};
165
56e82318 166#include <asm/kvm_emulate.h>
2b3ccfa0 167
d657a98e
ZX
168#define KVM_NR_MEM_OBJS 40
169
42dbaa5a
JK
170#define KVM_NR_DB_REGS 4
171
172#define DR6_BD (1 << 13)
173#define DR6_BS (1 << 14)
6f43ed01
NA
174#define DR6_RTM (1 << 16)
175#define DR6_FIXED_1 0xfffe0ff0
176#define DR6_INIT 0xffff0ff0
177#define DR6_VOLATILE 0x0001e00f
42dbaa5a
JK
178
179#define DR7_BP_EN_MASK 0x000000ff
180#define DR7_GE (1 << 9)
181#define DR7_GD (1 << 13)
182#define DR7_FIXED_1 0x00000400
6f43ed01 183#define DR7_VOLATILE 0xffff2bff
42dbaa5a 184
c205fb7d
NA
185#define PFERR_PRESENT_BIT 0
186#define PFERR_WRITE_BIT 1
187#define PFERR_USER_BIT 2
188#define PFERR_RSVD_BIT 3
189#define PFERR_FETCH_BIT 4
190
191#define PFERR_PRESENT_MASK (1U << PFERR_PRESENT_BIT)
192#define PFERR_WRITE_MASK (1U << PFERR_WRITE_BIT)
193#define PFERR_USER_MASK (1U << PFERR_USER_BIT)
194#define PFERR_RSVD_MASK (1U << PFERR_RSVD_BIT)
195#define PFERR_FETCH_MASK (1U << PFERR_FETCH_BIT)
196
41383771
GN
197/* apic attention bits */
198#define KVM_APIC_CHECK_VAPIC 0
ae7a2a3f
MT
199/*
200 * The following bit is set with PV-EOI, unset on EOI.
201 * We detect PV-EOI changes by guest by comparing
202 * this bit with PV-EOI in guest memory.
203 * See the implementation in apic_update_pv_eoi.
204 */
205#define KVM_APIC_PV_EOI_PENDING 1
41383771 206
d84f1e07
FW
207struct kvm_kernel_irq_routing_entry;
208
d657a98e
ZX
209/*
210 * We don't want allocation failures within the mmu code, so we preallocate
211 * enough memory for a single page fault in a cache.
212 */
213struct kvm_mmu_memory_cache {
214 int nobjs;
215 void *objects[KVM_NR_MEM_OBJS];
216};
217
21ebbeda
XG
218/*
219 * the pages used as guest page table on soft mmu are tracked by
220 * kvm_memory_slot.arch.gfn_track which is 16 bits, so the role bits used
221 * by indirect shadow page can not be more than 15 bits.
222 *
223 * Currently, we used 14 bits that are @level, @cr4_pae, @quadrant, @access,
224 * @nxe, @cr0_wp, @smep_andnot_wp and @smap_andnot_wp.
225 */
d657a98e
ZX
226union kvm_mmu_page_role {
227 unsigned word;
228 struct {
7d76b4d3 229 unsigned level:4;
5b7e0102 230 unsigned cr4_pae:1;
7d76b4d3 231 unsigned quadrant:2;
f6e2c02b 232 unsigned direct:1;
7d76b4d3 233 unsigned access:3;
2e53d63a 234 unsigned invalid:1;
9645bb56 235 unsigned nxe:1;
3dbe1415 236 unsigned cr0_wp:1;
411c588d 237 unsigned smep_andnot_wp:1;
0be0226f 238 unsigned smap_andnot_wp:1;
699023e2
PB
239 unsigned :8;
240
241 /*
242 * This is left at the top of the word so that
243 * kvm_memslots_for_spte_role can extract it with a
244 * simple shift. While there is room, give it a whole
245 * byte so it is also faster to load it from memory.
246 */
247 unsigned smm:8;
d657a98e
ZX
248 };
249};
250
018aabb5
TY
251struct kvm_rmap_head {
252 unsigned long val;
253};
254
d657a98e
ZX
255struct kvm_mmu_page {
256 struct list_head link;
257 struct hlist_node hash_link;
258
259 /*
260 * The following two entries are used to key the shadow page in the
261 * hash table.
262 */
263 gfn_t gfn;
264 union kvm_mmu_page_role role;
265
266 u64 *spt;
267 /* hold the gfn of each spte inside spt */
268 gfn_t *gfns;
4731d4c7 269 bool unsync;
0571d366 270 int root_count; /* Currently serving as active root */
60c8aec6 271 unsigned int unsync_children;
018aabb5 272 struct kvm_rmap_head parent_ptes; /* rmap pointers to parent sptes */
f6f8adee
XG
273
274 /* The page is obsolete if mmu_valid_gen != kvm->arch.mmu_valid_gen. */
5304b8d3 275 unsigned long mmu_valid_gen;
f6f8adee 276
0074ff63 277 DECLARE_BITMAP(unsync_child_bitmap, 512);
c2a2ac2b
XG
278
279#ifdef CONFIG_X86_32
accaefe0
XG
280 /*
281 * Used out of the mmu-lock to avoid reading spte values while an
282 * update is in progress; see the comments in __get_spte_lockless().
283 */
c2a2ac2b
XG
284 int clear_spte_count;
285#endif
286
0cbf8e43 287 /* Number of writes since the last time traversal visited this page. */
a30f47cb 288 int write_flooding_count;
d657a98e
ZX
289};
290
1c08364c
AK
291struct kvm_pio_request {
292 unsigned long count;
1c08364c
AK
293 int in;
294 int port;
295 int size;
1c08364c
AK
296};
297
a0a64f50
XG
298struct rsvd_bits_validate {
299 u64 rsvd_bits_mask[2][4];
300 u64 bad_mt_xwr;
301};
302
d657a98e
ZX
303/*
304 * x86 supports 3 paging modes (4-level 64-bit, 3-level 64-bit, and 2-level
305 * 32-bit). The kvm_mmu structure abstracts the details of the current mmu
306 * mode.
307 */
308struct kvm_mmu {
f43addd4 309 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long root);
5777ed34 310 unsigned long (*get_cr3)(struct kvm_vcpu *vcpu);
e4e517b4 311 u64 (*get_pdptr)(struct kvm_vcpu *vcpu, int index);
78b2c54a
XG
312 int (*page_fault)(struct kvm_vcpu *vcpu, gva_t gva, u32 err,
313 bool prefault);
6389ee94
AK
314 void (*inject_page_fault)(struct kvm_vcpu *vcpu,
315 struct x86_exception *fault);
1871c602 316 gpa_t (*gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t gva, u32 access,
ab9ae313 317 struct x86_exception *exception);
54987b7a
PB
318 gpa_t (*translate_gpa)(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
319 struct x86_exception *exception);
e8bc217a 320 int (*sync_page)(struct kvm_vcpu *vcpu,
a4a8e6f7 321 struct kvm_mmu_page *sp);
a7052897 322 void (*invlpg)(struct kvm_vcpu *vcpu, gva_t gva);
0f53b5b1 323 void (*update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
7c562522 324 u64 *spte, const void *pte);
d657a98e
ZX
325 hpa_t root_hpa;
326 int root_level;
327 int shadow_root_level;
a770f6f2 328 union kvm_mmu_page_role base_role;
c5a78f2b 329 bool direct_map;
d657a98e 330
97d64b78
AK
331 /*
332 * Bitmap; bit set = permission fault
333 * Byte index: page fault error code [4:1]
334 * Bit index: pte permissions in ACC_* format
335 */
336 u8 permissions[16];
337
d657a98e 338 u64 *pae_root;
81407ca5 339 u64 *lm_root;
c258b62b
XG
340
341 /*
342 * check zero bits on shadow page table entries, these
343 * bits include not only hardware reserved bits but also
344 * the bits spte never used.
345 */
346 struct rsvd_bits_validate shadow_zero_check;
347
a0a64f50 348 struct rsvd_bits_validate guest_rsvd_check;
ff03a073 349
6fd01b71
AK
350 /*
351 * Bitmap: bit set = last pte in walk
352 * index[0:1]: level (zero-based)
353 * index[2]: pte.ps
354 */
355 u8 last_pte_bitmap;
356
2d48a985
JR
357 bool nx;
358
ff03a073 359 u64 pdptrs[4]; /* pae */
d657a98e
ZX
360};
361
f5132b01
GN
362enum pmc_type {
363 KVM_PMC_GP = 0,
364 KVM_PMC_FIXED,
365};
366
367struct kvm_pmc {
368 enum pmc_type type;
369 u8 idx;
370 u64 counter;
371 u64 eventsel;
372 struct perf_event *perf_event;
373 struct kvm_vcpu *vcpu;
374};
375
376struct kvm_pmu {
377 unsigned nr_arch_gp_counters;
378 unsigned nr_arch_fixed_counters;
379 unsigned available_event_types;
380 u64 fixed_ctr_ctrl;
381 u64 global_ctrl;
382 u64 global_status;
383 u64 global_ovf_ctrl;
384 u64 counter_bitmask[2];
385 u64 global_ctrl_mask;
103af0a9 386 u64 reserved_bits;
f5132b01 387 u8 version;
15c7ad51
RR
388 struct kvm_pmc gp_counters[INTEL_PMC_MAX_GENERIC];
389 struct kvm_pmc fixed_counters[INTEL_PMC_MAX_FIXED];
f5132b01
GN
390 struct irq_work irq_work;
391 u64 reprogram_pmi;
392};
393
25462f7f
WH
394struct kvm_pmu_ops;
395
360b948d
PB
396enum {
397 KVM_DEBUGREG_BP_ENABLED = 1,
c77fb5fe 398 KVM_DEBUGREG_WONT_EXIT = 2,
ae561ede 399 KVM_DEBUGREG_RELOAD = 4,
360b948d
PB
400};
401
86fd5270
XG
402struct kvm_mtrr_range {
403 u64 base;
404 u64 mask;
19efffa2 405 struct list_head node;
86fd5270
XG
406};
407
70109e7d 408struct kvm_mtrr {
86fd5270 409 struct kvm_mtrr_range var_ranges[KVM_NR_VAR_MTRR];
70109e7d 410 mtrr_type fixed_ranges[KVM_NR_FIXED_MTRR_REGION];
10fac2dc 411 u64 deftype;
19efffa2
XG
412
413 struct list_head head;
70109e7d
XG
414};
415
1f4b34f8
AS
416/* Hyper-V SynIC timer */
417struct kvm_vcpu_hv_stimer {
418 struct hrtimer timer;
419 int index;
420 u64 config;
421 u64 count;
422 u64 exp_time;
423 struct hv_message msg;
424 bool msg_pending;
425};
426
5c919412
AS
427/* Hyper-V synthetic interrupt controller (SynIC)*/
428struct kvm_vcpu_hv_synic {
429 u64 version;
430 u64 control;
431 u64 msg_page;
432 u64 evt_page;
433 atomic64_t sint[HV_SYNIC_SINT_COUNT];
434 atomic_t sint_to_gsi[HV_SYNIC_SINT_COUNT];
435 DECLARE_BITMAP(auto_eoi_bitmap, 256);
436 DECLARE_BITMAP(vec_bitmap, 256);
437 bool active;
438};
439
e83d5887
AS
440/* Hyper-V per vcpu emulation context */
441struct kvm_vcpu_hv {
442 u64 hv_vapic;
9eec50b8 443 s64 runtime_offset;
5c919412 444 struct kvm_vcpu_hv_synic synic;
db397571 445 struct kvm_hyperv_exit exit;
1f4b34f8
AS
446 struct kvm_vcpu_hv_stimer stimer[HV_SYNIC_STIMER_COUNT];
447 DECLARE_BITMAP(stimer_pending_bitmap, HV_SYNIC_STIMER_COUNT);
e83d5887
AS
448};
449
ad312c7c 450struct kvm_vcpu_arch {
5fdbf976
MT
451 /*
452 * rip and regs accesses must go through
453 * kvm_{register,rip}_{read,write} functions.
454 */
455 unsigned long regs[NR_VCPU_REGS];
456 u32 regs_avail;
457 u32 regs_dirty;
34c16eec
ZX
458
459 unsigned long cr0;
e8467fda 460 unsigned long cr0_guest_owned_bits;
34c16eec
ZX
461 unsigned long cr2;
462 unsigned long cr3;
463 unsigned long cr4;
fc78f519 464 unsigned long cr4_guest_owned_bits;
34c16eec 465 unsigned long cr8;
1371d904 466 u32 hflags;
f6801dff 467 u64 efer;
34c16eec
ZX
468 u64 apic_base;
469 struct kvm_lapic *apic; /* kernel irqchip context */
d62caabb 470 bool apicv_active;
6308630b 471 DECLARE_BITMAP(ioapic_handled_vectors, 256);
41383771 472 unsigned long apic_attention;
e1035715 473 int32_t apic_arb_prio;
34c16eec 474 int mp_state;
34c16eec 475 u64 ia32_misc_enable_msr;
64d60670 476 u64 smbase;
b209749f 477 bool tpr_access_reporting;
20300099 478 u64 ia32_xss;
34c16eec 479
14dfe855
JR
480 /*
481 * Paging state of the vcpu
482 *
483 * If the vcpu runs in guest mode with two level paging this still saves
484 * the paging mode of the l1 guest. This context is always used to
485 * handle faults.
486 */
34c16eec 487 struct kvm_mmu mmu;
8df25a32 488
6539e738
JR
489 /*
490 * Paging state of an L2 guest (used for nested npt)
491 *
492 * This context will save all necessary information to walk page tables
493 * of the an L2 guest. This context is only initialized for page table
494 * walking and not for faulting since we never handle l2 page faults on
495 * the host.
496 */
497 struct kvm_mmu nested_mmu;
498
14dfe855
JR
499 /*
500 * Pointer to the mmu context currently used for
501 * gva_to_gpa translations.
502 */
503 struct kvm_mmu *walk_mmu;
504
53c07b18 505 struct kvm_mmu_memory_cache mmu_pte_list_desc_cache;
34c16eec
ZX
506 struct kvm_mmu_memory_cache mmu_page_cache;
507 struct kvm_mmu_memory_cache mmu_page_header_cache;
508
98918833 509 struct fpu guest_fpu;
c447e76b 510 bool eager_fpu;
2acf923e 511 u64 xcr0;
d7876f1b 512 u64 guest_supported_xcr0;
4344ee98 513 u32 guest_xstate_size;
34c16eec 514
34c16eec
ZX
515 struct kvm_pio_request pio;
516 void *pio_data;
517
66fd3f7f
GN
518 u8 event_exit_inst_len;
519
298101da
AK
520 struct kvm_queued_exception {
521 bool pending;
522 bool has_error_code;
ce7ddec4 523 bool reinject;
298101da
AK
524 u8 nr;
525 u32 error_code;
526 } exception;
527
937a7eae
AK
528 struct kvm_queued_interrupt {
529 bool pending;
66fd3f7f 530 bool soft;
937a7eae
AK
531 u8 nr;
532 } interrupt;
533
34c16eec
ZX
534 int halt_request; /* real mode on Intel only */
535
536 int cpuid_nent;
07716717 537 struct kvm_cpuid_entry2 cpuid_entries[KVM_MAX_CPUID_ENTRIES];
5a4f55cd
EK
538
539 int maxphyaddr;
540
34c16eec
ZX
541 /* emulate context */
542
543 struct x86_emulate_ctxt emulate_ctxt;
7ae441ea
GN
544 bool emulate_regs_need_sync_to_vcpu;
545 bool emulate_regs_need_sync_from_vcpu;
716d51ab 546 int (*complete_userspace_io)(struct kvm_vcpu *vcpu);
18068523
GOC
547
548 gpa_t time;
50d0a0f9 549 struct pvclock_vcpu_time_info hv_clock;
e48672fa 550 unsigned int hw_tsc_khz;
0b79459b
AH
551 struct gfn_to_hva_cache pv_time;
552 bool pv_time_enabled;
51d59c6b
MT
553 /* set guest stopped flag in pvclock flags field */
554 bool pvclock_set_guest_stopped_request;
c9aaa895
GC
555
556 struct {
557 u64 msr_val;
558 u64 last_steal;
559 u64 accum_steal;
560 struct gfn_to_hva_cache stime;
561 struct kvm_steal_time steal;
562 } st;
563
1d5f066e 564 u64 last_guest_tsc;
6f526ec5 565 u64 last_host_tsc;
0dd6a6ed 566 u64 tsc_offset_adjustment;
e26101b1
ZA
567 u64 this_tsc_nsec;
568 u64 this_tsc_write;
0d3da0d2 569 u64 this_tsc_generation;
c285545f 570 bool tsc_catchup;
cc578287
ZA
571 bool tsc_always_catchup;
572 s8 virtual_tsc_shift;
573 u32 virtual_tsc_mult;
574 u32 virtual_tsc_khz;
ba904635 575 s64 ia32_tsc_adjust_msr;
ad721883 576 u64 tsc_scaling_ratio;
3419ffc8 577
7460fb4a
AK
578 atomic_t nmi_queued; /* unprocessed asynchronous NMIs */
579 unsigned nmi_pending; /* NMI queued after currently running handler */
580 bool nmi_injected; /* Trying to inject an NMI this entry */
f077825a 581 bool smi_pending; /* SMI queued after currently running handler */
9ba075a6 582
70109e7d 583 struct kvm_mtrr mtrr_state;
7cb060a9 584 u64 pat;
42dbaa5a 585
360b948d 586 unsigned switch_db_regs;
42dbaa5a
JK
587 unsigned long db[KVM_NR_DB_REGS];
588 unsigned long dr6;
589 unsigned long dr7;
590 unsigned long eff_db[KVM_NR_DB_REGS];
c8639010 591 unsigned long guest_debug_dr7;
890ca9ae
HY
592
593 u64 mcg_cap;
594 u64 mcg_status;
595 u64 mcg_ctl;
596 u64 *mce_banks;
94fe45da 597
bebb106a
XG
598 /* Cache MMIO info */
599 u64 mmio_gva;
600 unsigned access;
601 gfn_t mmio_gfn;
56f17dd3 602 u64 mmio_gen;
bebb106a 603
f5132b01
GN
604 struct kvm_pmu pmu;
605
94fe45da 606 /* used for guest single stepping over the given code position */
94fe45da 607 unsigned long singlestep_rip;
f92653ee 608
e83d5887 609 struct kvm_vcpu_hv hyperv;
f5f48ee1
SY
610
611 cpumask_var_t wbinvd_dirty_mask;
af585b92 612
1cb3f3ae
XG
613 unsigned long last_retry_eip;
614 unsigned long last_retry_addr;
615
af585b92
GN
616 struct {
617 bool halted;
618 gfn_t gfns[roundup_pow_of_two(ASYNC_PF_PER_VCPU)];
344d9588
GN
619 struct gfn_to_hva_cache data;
620 u64 msr_val;
7c90705b 621 u32 id;
6adba527 622 bool send_user_only;
af585b92 623 } apf;
2b036c6b
BO
624
625 /* OSVW MSRs (AMD only) */
626 struct {
627 u64 length;
628 u64 status;
629 } osvw;
ae7a2a3f
MT
630
631 struct {
632 u64 msr_val;
633 struct gfn_to_hva_cache data;
634 } pv_eoi;
93c05d3e
XG
635
636 /*
637 * Indicate whether the access faults on its page table in guest
638 * which is set when fix page fault and used to detect unhandeable
639 * instruction.
640 */
641 bool write_fault_to_shadow_pgtable;
25d92081
YZ
642
643 /* set at EPT violation at this point */
644 unsigned long exit_qualification;
6aef266c
SV
645
646 /* pv related host specific info */
647 struct {
648 bool pv_unhalted;
649 } pv;
7543a635
SR
650
651 int pending_ioapic_eoi;
1c1a9ce9 652 int pending_external_vector;
34c16eec
ZX
653};
654
db3fe4eb 655struct kvm_lpage_info {
92f94f1e 656 int disallow_lpage;
db3fe4eb
TY
657};
658
659struct kvm_arch_memory_slot {
018aabb5 660 struct kvm_rmap_head *rmap[KVM_NR_PAGE_SIZES];
db3fe4eb 661 struct kvm_lpage_info *lpage_info[KVM_NR_PAGE_SIZES - 1];
21ebbeda 662 unsigned short *gfn_track[KVM_PAGE_TRACK_MAX];
db3fe4eb
TY
663};
664
3548a259
RK
665/*
666 * We use as the mode the number of bits allocated in the LDR for the
667 * logical processor ID. It happens that these are all powers of two.
668 * This makes it is very easy to detect cases where the APICs are
669 * configured for multiple modes; in that case, we cannot use the map and
670 * hence cannot use kvm_irq_delivery_to_apic_fast either.
671 */
672#define KVM_APIC_MODE_XAPIC_CLUSTER 4
673#define KVM_APIC_MODE_XAPIC_FLAT 8
674#define KVM_APIC_MODE_X2APIC 16
675
1e08ec4a
GN
676struct kvm_apic_map {
677 struct rcu_head rcu;
3548a259 678 u8 mode;
1e08ec4a
GN
679 struct kvm_lapic *phys_map[256];
680 /* first index is cluster id second is cpu id in a cluster */
681 struct kvm_lapic *logical_map[16][16];
682};
683
e83d5887
AS
684/* Hyper-V emulation context */
685struct kvm_hv {
686 u64 hv_guest_os_id;
687 u64 hv_hypercall;
688 u64 hv_tsc_page;
e7d9513b
AS
689
690 /* Hyper-v based guest crash (NT kernel bugcheck) parameters */
691 u64 hv_crash_param[HV_X64_MSR_CRASH_PARAMS];
692 u64 hv_crash_ctl;
e83d5887
AS
693};
694
fef9cce0 695struct kvm_arch {
49d5ca26 696 unsigned int n_used_mmu_pages;
f05e70ac 697 unsigned int n_requested_mmu_pages;
39de71ec 698 unsigned int n_max_mmu_pages;
332b207d 699 unsigned int indirect_shadow_pages;
5304b8d3 700 unsigned long mmu_valid_gen;
f05e70ac
ZX
701 struct hlist_head mmu_page_hash[KVM_NUM_MMU_PAGES];
702 /*
703 * Hash table of struct kvm_mmu_page.
704 */
705 struct list_head active_mmu_pages;
365c8868
XG
706 struct list_head zapped_obsolete_pages;
707
4d5c5d0f 708 struct list_head assigned_dev_head;
19de40a8 709 struct iommu_domain *iommu_domain;
d96eb2c6 710 bool iommu_noncoherent;
e0f0bbc5
AW
711#define __KVM_HAVE_ARCH_NONCOHERENT_DMA
712 atomic_t noncoherent_dma_count;
5544eb9b
PB
713#define __KVM_HAVE_ARCH_ASSIGNED_DEVICE
714 atomic_t assigned_device_count;
d7deeeb0
ZX
715 struct kvm_pic *vpic;
716 struct kvm_ioapic *vioapic;
7837699f 717 struct kvm_pit *vpit;
42720138 718 atomic_t vapics_in_nmi_mode;
1e08ec4a
GN
719 struct mutex apic_map_lock;
720 struct kvm_apic_map *apic_map;
bfc6d222 721
bfc6d222 722 unsigned int tss_addr;
c24ae0dc 723 bool apic_access_page_done;
18068523
GOC
724
725 gpa_t wall_clock;
b7ebfb05 726
b7ebfb05 727 bool ept_identity_pagetable_done;
b927a3ce 728 gpa_t ept_identity_map_addr;
5550af4d
SY
729
730 unsigned long irq_sources_bitmap;
afbcf7ab 731 s64 kvmclock_offset;
038f8c11 732 raw_spinlock_t tsc_write_lock;
f38e098f 733 u64 last_tsc_nsec;
f38e098f 734 u64 last_tsc_write;
5d3cb0f6 735 u32 last_tsc_khz;
e26101b1
ZA
736 u64 cur_tsc_nsec;
737 u64 cur_tsc_write;
738 u64 cur_tsc_offset;
0d3da0d2 739 u64 cur_tsc_generation;
b48aa97e 740 int nr_vcpus_matched_tsc;
ffde22ac 741
d828199e
MT
742 spinlock_t pvclock_gtod_sync_lock;
743 bool use_master_clock;
744 u64 master_kernel_ns;
745 cycle_t master_cycle_now;
7e44e449 746 struct delayed_work kvmclock_update_work;
332967a3 747 struct delayed_work kvmclock_sync_work;
d828199e 748
ffde22ac 749 struct kvm_xen_hvm_config xen_hvm_config;
55cd8e5a 750
6ef768fa
PB
751 /* reads protected by irq_srcu, writes by irq_lock */
752 struct hlist_head mask_notifier_list;
753
e83d5887 754 struct kvm_hv hyperv;
b034cf01
XG
755
756 #ifdef CONFIG_KVM_MMU_AUDIT
757 int audit_point;
758 #endif
54750f2c
MT
759
760 bool boot_vcpu_runs_old_kvmclock;
d71ba788 761 u32 bsp_vcpu_id;
90de4a18
NA
762
763 u64 disabled_quirks;
49df6397
SR
764
765 bool irqchip_split;
b053b2ae 766 u8 nr_reserved_ioapic_pins;
52004014
FW
767
768 bool disabled_lapic_found;
d69fb81f
ZX
769};
770
0711456c
ZX
771struct kvm_vm_stat {
772 u32 mmu_shadow_zapped;
773 u32 mmu_pte_write;
774 u32 mmu_pte_updated;
775 u32 mmu_pde_zapped;
776 u32 mmu_flooded;
777 u32 mmu_recycled;
dfc5aa00 778 u32 mmu_cache_miss;
4731d4c7 779 u32 mmu_unsync;
0711456c 780 u32 remote_tlb_flush;
05da4558 781 u32 lpages;
0711456c
ZX
782};
783
77b4c255
ZX
784struct kvm_vcpu_stat {
785 u32 pf_fixed;
786 u32 pf_guest;
787 u32 tlb_flush;
788 u32 invlpg;
789
790 u32 exits;
791 u32 io_exits;
792 u32 mmio_exits;
793 u32 signal_exits;
794 u32 irq_window_exits;
f08864b4 795 u32 nmi_window_exits;
77b4c255 796 u32 halt_exits;
f7819512 797 u32 halt_successful_poll;
62bea5bf 798 u32 halt_attempted_poll;
77b4c255
ZX
799 u32 halt_wakeup;
800 u32 request_irq_exits;
801 u32 irq_exits;
802 u32 host_state_reload;
803 u32 efer_reload;
804 u32 fpu_reload;
805 u32 insn_emulation;
806 u32 insn_emulation_fail;
f11c3a8d 807 u32 hypercalls;
fa89a817 808 u32 irq_injections;
c4abb7c9 809 u32 nmi_injections;
77b4c255 810};
ad312c7c 811
8a76d7f2
JR
812struct x86_instruction_info;
813
8fe8ab46
WA
814struct msr_data {
815 bool host_initiated;
816 u32 index;
817 u64 data;
818};
819
cb5281a5
PB
820struct kvm_lapic_irq {
821 u32 vector;
b7cb2231
PB
822 u16 delivery_mode;
823 u16 dest_mode;
824 bool level;
825 u16 trig_mode;
cb5281a5
PB
826 u32 shorthand;
827 u32 dest_id;
93bbf0b8 828 bool msi_redir_hint;
cb5281a5
PB
829};
830
ea4a5ff8
ZX
831struct kvm_x86_ops {
832 int (*cpu_has_kvm_support)(void); /* __init */
833 int (*disabled_by_bios)(void); /* __init */
13a34e06
RK
834 int (*hardware_enable)(void);
835 void (*hardware_disable)(void);
ea4a5ff8
ZX
836 void (*check_processor_compatibility)(void *rtn);
837 int (*hardware_setup)(void); /* __init */
838 void (*hardware_unsetup)(void); /* __exit */
774ead3a 839 bool (*cpu_has_accelerated_tpr)(void);
6d396b55 840 bool (*cpu_has_high_real_mode_segbase)(void);
0e851880 841 void (*cpuid_update)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
842
843 /* Create, but do not attach this VCPU */
844 struct kvm_vcpu *(*vcpu_create)(struct kvm *kvm, unsigned id);
845 void (*vcpu_free)(struct kvm_vcpu *vcpu);
d28bc9dd 846 void (*vcpu_reset)(struct kvm_vcpu *vcpu, bool init_event);
ea4a5ff8
ZX
847
848 void (*prepare_guest_switch)(struct kvm_vcpu *vcpu);
849 void (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
850 void (*vcpu_put)(struct kvm_vcpu *vcpu);
ea4a5ff8 851
a96036b8 852 void (*update_bp_intercept)(struct kvm_vcpu *vcpu);
609e36d3 853 int (*get_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 854 int (*set_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
ea4a5ff8
ZX
855 u64 (*get_segment_base)(struct kvm_vcpu *vcpu, int seg);
856 void (*get_segment)(struct kvm_vcpu *vcpu,
857 struct kvm_segment *var, int seg);
2e4d2653 858 int (*get_cpl)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
859 void (*set_segment)(struct kvm_vcpu *vcpu,
860 struct kvm_segment *var, int seg);
861 void (*get_cs_db_l_bits)(struct kvm_vcpu *vcpu, int *db, int *l);
e8467fda 862 void (*decache_cr0_guest_bits)(struct kvm_vcpu *vcpu);
aff48baa 863 void (*decache_cr3)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
864 void (*decache_cr4_guest_bits)(struct kvm_vcpu *vcpu);
865 void (*set_cr0)(struct kvm_vcpu *vcpu, unsigned long cr0);
866 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
5e1746d6 867 int (*set_cr4)(struct kvm_vcpu *vcpu, unsigned long cr4);
ea4a5ff8 868 void (*set_efer)(struct kvm_vcpu *vcpu, u64 efer);
89a27f4d
GN
869 void (*get_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
870 void (*set_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
871 void (*get_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
872 void (*set_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
73aaf249
JK
873 u64 (*get_dr6)(struct kvm_vcpu *vcpu);
874 void (*set_dr6)(struct kvm_vcpu *vcpu, unsigned long value);
c77fb5fe 875 void (*sync_dirty_debug_regs)(struct kvm_vcpu *vcpu);
020df079 876 void (*set_dr7)(struct kvm_vcpu *vcpu, unsigned long value);
5fdbf976 877 void (*cache_reg)(struct kvm_vcpu *vcpu, enum kvm_reg reg);
ea4a5ff8
ZX
878 unsigned long (*get_rflags)(struct kvm_vcpu *vcpu);
879 void (*set_rflags)(struct kvm_vcpu *vcpu, unsigned long rflags);
0fdd74f7 880 void (*fpu_activate)(struct kvm_vcpu *vcpu);
02daab21 881 void (*fpu_deactivate)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
882
883 void (*tlb_flush)(struct kvm_vcpu *vcpu);
ea4a5ff8 884
851ba692
AK
885 void (*run)(struct kvm_vcpu *vcpu);
886 int (*handle_exit)(struct kvm_vcpu *vcpu);
ea4a5ff8 887 void (*skip_emulated_instruction)(struct kvm_vcpu *vcpu);
2809f5d2 888 void (*set_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
37ccdcbe 889 u32 (*get_interrupt_shadow)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
890 void (*patch_hypercall)(struct kvm_vcpu *vcpu,
891 unsigned char *hypercall_addr);
66fd3f7f 892 void (*set_irq)(struct kvm_vcpu *vcpu);
95ba8273 893 void (*set_nmi)(struct kvm_vcpu *vcpu);
298101da 894 void (*queue_exception)(struct kvm_vcpu *vcpu, unsigned nr,
ce7ddec4
JR
895 bool has_error_code, u32 error_code,
896 bool reinject);
b463a6f7 897 void (*cancel_injection)(struct kvm_vcpu *vcpu);
78646121 898 int (*interrupt_allowed)(struct kvm_vcpu *vcpu);
95ba8273 899 int (*nmi_allowed)(struct kvm_vcpu *vcpu);
3cfc3092
JK
900 bool (*get_nmi_mask)(struct kvm_vcpu *vcpu);
901 void (*set_nmi_mask)(struct kvm_vcpu *vcpu, bool masked);
c9a7953f
JK
902 void (*enable_nmi_window)(struct kvm_vcpu *vcpu);
903 void (*enable_irq_window)(struct kvm_vcpu *vcpu);
95ba8273 904 void (*update_cr8_intercept)(struct kvm_vcpu *vcpu, int tpr, int irr);
d62caabb
AS
905 bool (*get_enable_apicv)(void);
906 void (*refresh_apicv_exec_ctrl)(struct kvm_vcpu *vcpu);
c7c9c56c
YZ
907 void (*hwapic_irr_update)(struct kvm_vcpu *vcpu, int max_irr);
908 void (*hwapic_isr_update)(struct kvm *kvm, int isr);
6308630b 909 void (*load_eoi_exitmap)(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap);
8d14695f 910 void (*set_virtual_x2apic_mode)(struct kvm_vcpu *vcpu, bool set);
4256f43f 911 void (*set_apic_access_page_addr)(struct kvm_vcpu *vcpu, hpa_t hpa);
a20ed54d
YZ
912 void (*deliver_posted_interrupt)(struct kvm_vcpu *vcpu, int vector);
913 void (*sync_pir_to_irr)(struct kvm_vcpu *vcpu);
ea4a5ff8 914 int (*set_tss_addr)(struct kvm *kvm, unsigned int addr);
67253af5 915 int (*get_tdp_level)(void);
4b12f0de 916 u64 (*get_mt_mask)(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio);
17cc3935 917 int (*get_lpage_level)(void);
4e47c7a6 918 bool (*rdtscp_supported)(void);
ad756a16 919 bool (*invpcid_supported)(void);
58ea6767 920 void (*adjust_tsc_offset_guest)(struct kvm_vcpu *vcpu, s64 adjustment);
344f414f 921
1c97f0a0
JR
922 void (*set_tdp_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
923
d4330ef2
JR
924 void (*set_supported_cpuid)(u32 func, struct kvm_cpuid_entry2 *entry);
925
f5f48ee1
SY
926 bool (*has_wbinvd_exit)(void);
927
ba904635 928 u64 (*read_tsc_offset)(struct kvm_vcpu *vcpu);
99e3e30a
ZA
929 void (*write_tsc_offset)(struct kvm_vcpu *vcpu, u64 offset);
930
886b470c 931 u64 (*read_l1_tsc)(struct kvm_vcpu *vcpu, u64 host_tsc);
857e4099 932
586f9607 933 void (*get_exit_info)(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2);
8a76d7f2
JR
934
935 int (*check_intercept)(struct kvm_vcpu *vcpu,
936 struct x86_instruction_info *info,
937 enum x86_intercept_stage stage);
a547c6db 938 void (*handle_external_intr)(struct kvm_vcpu *vcpu);
da8999d3 939 bool (*mpx_supported)(void);
55412b2e 940 bool (*xsaves_supported)(void);
b6b8a145
JK
941
942 int (*check_nested_events)(struct kvm_vcpu *vcpu, bool external_intr);
ae97a3b8
RK
943
944 void (*sched_in)(struct kvm_vcpu *kvm, int cpu);
88178fd4
KH
945
946 /*
947 * Arch-specific dirty logging hooks. These hooks are only supposed to
948 * be valid if the specific arch has hardware-accelerated dirty logging
949 * mechanism. Currently only for PML on VMX.
950 *
951 * - slot_enable_log_dirty:
952 * called when enabling log dirty mode for the slot.
953 * - slot_disable_log_dirty:
954 * called when disabling log dirty mode for the slot.
955 * also called when slot is created with log dirty disabled.
956 * - flush_log_dirty:
957 * called before reporting dirty_bitmap to userspace.
958 * - enable_log_dirty_pt_masked:
959 * called when reenabling log dirty for the GFNs in the mask after
960 * corresponding bits are cleared in slot->dirty_bitmap.
961 */
962 void (*slot_enable_log_dirty)(struct kvm *kvm,
963 struct kvm_memory_slot *slot);
964 void (*slot_disable_log_dirty)(struct kvm *kvm,
965 struct kvm_memory_slot *slot);
966 void (*flush_log_dirty)(struct kvm *kvm);
967 void (*enable_log_dirty_pt_masked)(struct kvm *kvm,
968 struct kvm_memory_slot *slot,
969 gfn_t offset, unsigned long mask);
25462f7f
WH
970 /* pmu operations of sub-arch */
971 const struct kvm_pmu_ops *pmu_ops;
efc64404 972
bf9f6ac8
FW
973 /*
974 * Architecture specific hooks for vCPU blocking due to
975 * HLT instruction.
976 * Returns for .pre_block():
977 * - 0 means continue to block the vCPU.
978 * - 1 means we cannot block the vCPU since some event
979 * happens during this period, such as, 'ON' bit in
980 * posted-interrupts descriptor is set.
981 */
982 int (*pre_block)(struct kvm_vcpu *vcpu);
983 void (*post_block)(struct kvm_vcpu *vcpu);
efc64404
FW
984 int (*update_pi_irte)(struct kvm *kvm, unsigned int host_irq,
985 uint32_t guest_irq, bool set);
ea4a5ff8
ZX
986};
987
af585b92 988struct kvm_arch_async_pf {
7c90705b 989 u32 token;
af585b92 990 gfn_t gfn;
fb67e14f 991 unsigned long cr3;
c4806acd 992 bool direct_map;
af585b92
GN
993};
994
97896d04
ZX
995extern struct kvm_x86_ops *kvm_x86_ops;
996
54f1585a
ZX
997int kvm_mmu_module_init(void);
998void kvm_mmu_module_exit(void);
999
1000void kvm_mmu_destroy(struct kvm_vcpu *vcpu);
1001int kvm_mmu_create(struct kvm_vcpu *vcpu);
8a3c1a33 1002void kvm_mmu_setup(struct kvm_vcpu *vcpu);
7b52345e 1003void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
4b12f0de 1004 u64 dirty_mask, u64 nx_mask, u64 x_mask);
54f1585a 1005
8a3c1a33 1006void kvm_mmu_reset_context(struct kvm_vcpu *vcpu);
1c91cad4
KH
1007void kvm_mmu_slot_remove_write_access(struct kvm *kvm,
1008 struct kvm_memory_slot *memslot);
3ea3b7fa 1009void kvm_mmu_zap_collapsible_sptes(struct kvm *kvm,
f36f3f28 1010 const struct kvm_memory_slot *memslot);
f4b4b180
KH
1011void kvm_mmu_slot_leaf_clear_dirty(struct kvm *kvm,
1012 struct kvm_memory_slot *memslot);
1013void kvm_mmu_slot_largepage_remove_write_access(struct kvm *kvm,
1014 struct kvm_memory_slot *memslot);
1015void kvm_mmu_slot_set_dirty(struct kvm *kvm,
1016 struct kvm_memory_slot *memslot);
1017void kvm_mmu_clear_dirty_pt_masked(struct kvm *kvm,
1018 struct kvm_memory_slot *slot,
1019 gfn_t gfn_offset, unsigned long mask);
54f1585a 1020void kvm_mmu_zap_all(struct kvm *kvm);
54bf36aa 1021void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm, struct kvm_memslots *slots);
3ad82a7e 1022unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm);
54f1585a
ZX
1023void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages);
1024
ff03a073 1025int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3);
cc4b6871 1026
3200f405 1027int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
9f811285 1028 const void *val, int bytes);
2f333bcb 1029
6ef768fa
PB
1030struct kvm_irq_mask_notifier {
1031 void (*func)(struct kvm_irq_mask_notifier *kimn, bool masked);
1032 int irq;
1033 struct hlist_node link;
1034};
1035
1036void kvm_register_irq_mask_notifier(struct kvm *kvm, int irq,
1037 struct kvm_irq_mask_notifier *kimn);
1038void kvm_unregister_irq_mask_notifier(struct kvm *kvm, int irq,
1039 struct kvm_irq_mask_notifier *kimn);
1040void kvm_fire_mask_notifiers(struct kvm *kvm, unsigned irqchip, unsigned pin,
1041 bool mask);
1042
2f333bcb 1043extern bool tdp_enabled;
9f811285 1044
a3e06bbe
LJ
1045u64 vcpu_tsc_khz(struct kvm_vcpu *vcpu);
1046
92a1f12d
JR
1047/* control of guest tsc rate supported? */
1048extern bool kvm_has_tsc_control;
92a1f12d
JR
1049/* maximum supported tsc_khz for guests */
1050extern u32 kvm_max_guest_tsc_khz;
bc9b961b
HZ
1051/* number of bits of the fractional part of the TSC scaling ratio */
1052extern u8 kvm_tsc_scaling_ratio_frac_bits;
1053/* maximum allowed value of TSC scaling ratio */
1054extern u64 kvm_max_tsc_scaling_ratio;
92a1f12d 1055
54f1585a 1056enum emulation_result {
ac0a48c3
PB
1057 EMULATE_DONE, /* no further processing */
1058 EMULATE_USER_EXIT, /* kvm_run ready for userspace exit */
54f1585a
ZX
1059 EMULATE_FAIL, /* can't emulate this instruction */
1060};
1061
571008da
SY
1062#define EMULTYPE_NO_DECODE (1 << 0)
1063#define EMULTYPE_TRAP_UD (1 << 1)
ba8afb6b 1064#define EMULTYPE_SKIP (1 << 2)
1cb3f3ae 1065#define EMULTYPE_RETRY (1 << 3)
991eebf9 1066#define EMULTYPE_NO_REEXECUTE (1 << 4)
dc25e89e
AP
1067int x86_emulate_instruction(struct kvm_vcpu *vcpu, unsigned long cr2,
1068 int emulation_type, void *insn, int insn_len);
51d8b661
AP
1069
1070static inline int emulate_instruction(struct kvm_vcpu *vcpu,
1071 int emulation_type)
1072{
dc25e89e 1073 return x86_emulate_instruction(vcpu, 0, emulation_type, NULL, 0);
51d8b661
AP
1074}
1075
f2b4b7dd 1076void kvm_enable_efer_bits(u64);
384bb783 1077bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer);
609e36d3 1078int kvm_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 1079int kvm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a
ZX
1080
1081struct x86_emulate_ctxt;
1082
cf8f70bf 1083int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size, unsigned short port);
54f1585a
ZX
1084void kvm_emulate_cpuid(struct kvm_vcpu *vcpu);
1085int kvm_emulate_halt(struct kvm_vcpu *vcpu);
5cb56059 1086int kvm_vcpu_halt(struct kvm_vcpu *vcpu);
f5f48ee1 1087int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu);
54f1585a 1088
3e6e0aab 1089void kvm_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg);
c697518a 1090int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector, int seg);
2b4a273b 1091void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector);
3e6e0aab 1092
7f3d35fd
KW
1093int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
1094 int reason, bool has_error_code, u32 error_code);
37817f29 1095
49a9b07e 1096int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0);
2390218b 1097int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
a83b29c6 1098int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
eea1cff9 1099int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8);
020df079
GN
1100int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val);
1101int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val);
2d3ad1f4
AK
1102unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu);
1103void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw);
54f1585a 1104void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l);
2acf923e 1105int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr);
54f1585a 1106
609e36d3 1107int kvm_get_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 1108int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a 1109
91586a3b
JK
1110unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu);
1111void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
022cd0e8 1112bool kvm_rdpmc(struct kvm_vcpu *vcpu);
91586a3b 1113
298101da
AK
1114void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr);
1115void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
ce7ddec4
JR
1116void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr);
1117void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
6389ee94 1118void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
ec92fe44
JR
1119int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
1120 gfn_t gfn, void *data, int offset, int len,
1121 u32 access);
0a79b009 1122bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl);
16f8a6f9 1123bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr);
298101da 1124
1a577b72
MT
1125static inline int __kvm_irq_line_state(unsigned long *irq_state,
1126 int irq_source_id, int level)
1127{
1128 /* Logical OR for level trig interrupt */
1129 if (level)
1130 __set_bit(irq_source_id, irq_state);
1131 else
1132 __clear_bit(irq_source_id, irq_state);
1133
1134 return !!(*irq_state);
1135}
1136
1137int kvm_pic_set_irq(struct kvm_pic *pic, int irq, int irq_source_id, int level);
1138void kvm_pic_clear_all(struct kvm_pic *pic, int irq_source_id);
3de42dc0 1139
3419ffc8
SY
1140void kvm_inject_nmi(struct kvm_vcpu *vcpu);
1141
54f1585a 1142void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
f57f2ef5 1143 const u8 *new, int bytes);
1cb3f3ae 1144int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn);
54f1585a
ZX
1145int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva);
1146void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu);
1147int kvm_mmu_load(struct kvm_vcpu *vcpu);
1148void kvm_mmu_unload(struct kvm_vcpu *vcpu);
0ba73cda 1149void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu);
54987b7a
PB
1150gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
1151 struct x86_exception *exception);
ab9ae313
AK
1152gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
1153 struct x86_exception *exception);
1154gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
1155 struct x86_exception *exception);
1156gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
1157 struct x86_exception *exception);
1158gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
1159 struct x86_exception *exception);
54f1585a 1160
d62caabb
AS
1161void kvm_vcpu_deactivate_apicv(struct kvm_vcpu *vcpu);
1162
54f1585a
ZX
1163int kvm_emulate_hypercall(struct kvm_vcpu *vcpu);
1164
dc25e89e
AP
1165int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t gva, u32 error_code,
1166 void *insn, int insn_len);
a7052897 1167void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva);
d8d173da 1168void kvm_mmu_new_cr3(struct kvm_vcpu *vcpu);
34c16eec 1169
18552672 1170void kvm_enable_tdp(void);
5f4cb662 1171void kvm_disable_tdp(void);
18552672 1172
54987b7a
PB
1173static inline gpa_t translate_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
1174 struct x86_exception *exception)
e459e322
XG
1175{
1176 return gpa;
1177}
1178
ec6d273d
ZX
1179static inline struct kvm_mmu_page *page_header(hpa_t shadow_page)
1180{
1181 struct page *page = pfn_to_page(shadow_page >> PAGE_SHIFT);
1182
1183 return (struct kvm_mmu_page *)page_private(page);
1184}
1185
d6e88aec 1186static inline u16 kvm_read_ldt(void)
ec6d273d
ZX
1187{
1188 u16 ldt;
1189 asm("sldt %0" : "=g"(ldt));
1190 return ldt;
1191}
1192
d6e88aec 1193static inline void kvm_load_ldt(u16 sel)
ec6d273d
ZX
1194{
1195 asm("lldt %0" : : "rm"(sel));
1196}
ec6d273d 1197
ec6d273d
ZX
1198#ifdef CONFIG_X86_64
1199static inline unsigned long read_msr(unsigned long msr)
1200{
1201 u64 value;
1202
1203 rdmsrl(msr, value);
1204 return value;
1205}
1206#endif
1207
ec6d273d
ZX
1208static inline u32 get_rdx_init_val(void)
1209{
1210 return 0x600; /* P6 family */
1211}
1212
c1a5d4f9
AK
1213static inline void kvm_inject_gp(struct kvm_vcpu *vcpu, u32 error_code)
1214{
1215 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
1216}
1217
854e8bb1
NA
1218static inline u64 get_canonical(u64 la)
1219{
1220 return ((int64_t)la << 16) >> 16;
1221}
1222
1223static inline bool is_noncanonical_address(u64 la)
1224{
1225#ifdef CONFIG_X86_64
1226 return get_canonical(la) != la;
1227#else
1228 return false;
1229#endif
1230}
1231
ec6d273d
ZX
1232#define TSS_IOPB_BASE_OFFSET 0x66
1233#define TSS_BASE_SIZE 0x68
1234#define TSS_IOPB_SIZE (65536 / 8)
1235#define TSS_REDIRECTION_SIZE (256 / 8)
7d76b4d3
JP
1236#define RMODE_TSS_SIZE \
1237 (TSS_BASE_SIZE + TSS_REDIRECTION_SIZE + TSS_IOPB_SIZE + 1)
53e0aa7b 1238
37817f29
IE
1239enum {
1240 TASK_SWITCH_CALL = 0,
1241 TASK_SWITCH_IRET = 1,
1242 TASK_SWITCH_JMP = 2,
1243 TASK_SWITCH_GATE = 3,
1244};
1245
1371d904 1246#define HF_GIF_MASK (1 << 0)
3d6368ef
AG
1247#define HF_HIF_MASK (1 << 1)
1248#define HF_VINTR_MASK (1 << 2)
95ba8273 1249#define HF_NMI_MASK (1 << 3)
44c11430 1250#define HF_IRET_MASK (1 << 4)
ec9e60b2 1251#define HF_GUEST_MASK (1 << 5) /* VCPU is in guest-mode */
f077825a
PB
1252#define HF_SMM_MASK (1 << 6)
1253#define HF_SMM_INSIDE_NMI_MASK (1 << 7)
1371d904 1254
699023e2
PB
1255#define __KVM_VCPU_MULTIPLE_ADDRESS_SPACE
1256#define KVM_ADDRESS_SPACE_NUM 2
1257
1258#define kvm_arch_vcpu_memslots_id(vcpu) ((vcpu)->arch.hflags & HF_SMM_MASK ? 1 : 0)
1259#define kvm_memslots_for_spte_role(kvm, role) __kvm_memslots(kvm, (role).smm)
1371d904 1260
4ecac3fd
AK
1261/*
1262 * Hardware virtualization extension instructions may fault if a
1263 * reboot turns off virtualization while processes are running.
1264 * Trap the fault and ignore the instruction if that happens.
1265 */
b7c4145b 1266asmlinkage void kvm_spurious_fault(void);
4ecac3fd 1267
5e520e62 1268#define ____kvm_handle_fault_on_reboot(insn, cleanup_insn) \
4ecac3fd 1269 "666: " insn "\n\t" \
b7c4145b 1270 "668: \n\t" \
18b13e54 1271 ".pushsection .fixup, \"ax\" \n" \
4ecac3fd 1272 "667: \n\t" \
5e520e62 1273 cleanup_insn "\n\t" \
b7c4145b
AK
1274 "cmpb $0, kvm_rebooting \n\t" \
1275 "jne 668b \n\t" \
8ceed347 1276 __ASM_SIZE(push) " $666b \n\t" \
b7c4145b 1277 "call kvm_spurious_fault \n\t" \
4ecac3fd 1278 ".popsection \n\t" \
3ee89722 1279 _ASM_EXTABLE(666b, 667b)
4ecac3fd 1280
5e520e62
AK
1281#define __kvm_handle_fault_on_reboot(insn) \
1282 ____kvm_handle_fault_on_reboot(insn, "")
1283
e930bffe
AA
1284#define KVM_ARCH_WANT_MMU_NOTIFIER
1285int kvm_unmap_hva(struct kvm *kvm, unsigned long hva);
b3ae2096 1286int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end);
57128468 1287int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
8ee53820 1288int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
3da0dd43 1289void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
c7c9c56c 1290int kvm_cpu_has_injectable_intr(struct kvm_vcpu *v);
a1b37100
GN
1291int kvm_cpu_has_interrupt(struct kvm_vcpu *vcpu);
1292int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu);
0b71785d 1293int kvm_cpu_get_interrupt(struct kvm_vcpu *v);
d28bc9dd 1294void kvm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event);
4256f43f 1295void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu);
fe71557a
TC
1296void kvm_arch_mmu_notifier_invalidate_page(struct kvm *kvm,
1297 unsigned long address);
e930bffe 1298
18863bdd 1299void kvm_define_shared_msr(unsigned index, u32 msr);
8b3c3104 1300int kvm_set_shared_msr(unsigned index, u64 val, u64 mask);
18863bdd 1301
35181e86 1302u64 kvm_scale_tsc(struct kvm_vcpu *vcpu, u64 tsc);
4ba76538 1303u64 kvm_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc);
35181e86 1304
82b32774 1305unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu);
f92653ee
JK
1306bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip);
1307
2860c4b1
PB
1308void kvm_make_mclock_inprogress_request(struct kvm *kvm);
1309void kvm_make_scan_ioapic_request(struct kvm *kvm);
1310
af585b92
GN
1311void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
1312 struct kvm_async_pf *work);
1313void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
1314 struct kvm_async_pf *work);
56028d08
GN
1315void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu,
1316 struct kvm_async_pf *work);
7c90705b 1317bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu);
af585b92
GN
1318extern bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn);
1319
db8fcefa
AP
1320void kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err);
1321
f5132b01
GN
1322int kvm_is_in_guest(void);
1323
1d8007bd
PB
1324int __x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size);
1325int x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size);
d71ba788
PB
1326bool kvm_vcpu_is_reset_bsp(struct kvm_vcpu *vcpu);
1327bool kvm_vcpu_is_bsp(struct kvm_vcpu *vcpu);
f5132b01 1328
8feb4a04
FW
1329bool kvm_intr_is_single_vcpu(struct kvm *kvm, struct kvm_lapic_irq *irq,
1330 struct kvm_vcpu **dest_vcpu);
1331
d84f1e07
FW
1332void kvm_set_msi_irq(struct kvm_kernel_irq_routing_entry *e,
1333 struct kvm_lapic_irq *irq);
197a4f4b 1334
3217f7c2
CD
1335static inline void kvm_arch_vcpu_blocking(struct kvm_vcpu *vcpu) {}
1336static inline void kvm_arch_vcpu_unblocking(struct kvm_vcpu *vcpu) {}
1337
1965aae3 1338#endif /* _ASM_X86_KVM_HOST_H */