]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/x86/include/asm/kvm_host.h
KVM: x86: workaround SuSE's 2.6.16 pvclock vs masterclock issue
[mirror_ubuntu-bionic-kernel.git] / arch / x86 / include / asm / kvm_host.h
CommitLineData
a656c8ef 1/*
043405e1
CO
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This header defines architecture specific interfaces, x86 version
5 *
6 * This work is licensed under the terms of the GNU GPL, version 2. See
7 * the COPYING file in the top-level directory.
8 *
9 */
10
1965aae3
PA
11#ifndef _ASM_X86_KVM_HOST_H
12#define _ASM_X86_KVM_HOST_H
043405e1 13
34c16eec
ZX
14#include <linux/types.h>
15#include <linux/mm.h>
e930bffe 16#include <linux/mmu_notifier.h>
229456fc 17#include <linux/tracepoint.h>
f5f48ee1 18#include <linux/cpumask.h>
f5132b01 19#include <linux/irq_work.h>
34c16eec
ZX
20
21#include <linux/kvm.h>
22#include <linux/kvm_para.h>
edf88417 23#include <linux/kvm_types.h>
f5132b01 24#include <linux/perf_event.h>
d828199e
MT
25#include <linux/pvclock_gtod.h>
26#include <linux/clocksource.h>
34c16eec 27
50d0a0f9 28#include <asm/pvclock-abi.h>
e01a1b57 29#include <asm/desc.h>
0bed3b56 30#include <asm/mtrr.h>
9962d032 31#include <asm/msr-index.h>
3ee89722 32#include <asm/asm.h>
e01a1b57 33
cbf64358 34#define KVM_MAX_VCPUS 255
a59cb29e 35#define KVM_SOFT_MAX_VCPUS 160
1d4e7e3c 36#define KVM_USER_MEM_SLOTS 509
0743247f
AW
37/* memory slots that are not exposed to userspace */
38#define KVM_PRIVATE_MEM_SLOTS 3
bbacc0c1 39#define KVM_MEM_SLOTS_NUM (KVM_USER_MEM_SLOTS + KVM_PRIVATE_MEM_SLOTS)
93a5cef0 40
cef4dea0 41#define KVM_MMIO_SIZE 16
69a9f69b
AK
42
43#define KVM_PIO_PAGE_OFFSET 1
542472b5 44#define KVM_COALESCED_MMIO_PAGE_OFFSET 2
69a9f69b 45
8175e5b7
AG
46#define KVM_IRQCHIP_NUM_PINS KVM_IOAPIC_NUM_PINS
47
cfec82cb
JR
48#define CR0_RESERVED_BITS \
49 (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
50 | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
51 | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
52
346874c9 53#define CR3_L_MODE_RESERVED_BITS 0xFFFFFF0000000000ULL
9d88fca7 54#define CR3_PCID_INVD (1UL << 63)
cfec82cb
JR
55#define CR4_RESERVED_BITS \
56 (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
57 | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
ad756a16 58 | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR | X86_CR4_PCIDE \
afcbf13f 59 | X86_CR4_OSXSAVE | X86_CR4_SMEP | X86_CR4_FSGSBASE \
56d6efc2 60 | X86_CR4_OSXMMEXCPT | X86_CR4_VMXE | X86_CR4_SMAP))
cfec82cb
JR
61
62#define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
63
64
cd6e8f87 65
cd6e8f87 66#define INVALID_PAGE (~(hpa_t)0)
dd180b3e
XG
67#define VALID_PAGE(x) ((x) != INVALID_PAGE)
68
cd6e8f87
ZX
69#define UNMAPPED_GVA (~(gpa_t)0)
70
ec04b260 71/* KVM Hugepage definitions for x86 */
04326caa 72#define KVM_NR_PAGE_SIZES 3
82855413
JR
73#define KVM_HPAGE_GFN_SHIFT(x) (((x) - 1) * 9)
74#define KVM_HPAGE_SHIFT(x) (PAGE_SHIFT + KVM_HPAGE_GFN_SHIFT(x))
ec04b260
JR
75#define KVM_HPAGE_SIZE(x) (1UL << KVM_HPAGE_SHIFT(x))
76#define KVM_HPAGE_MASK(x) (~(KVM_HPAGE_SIZE(x) - 1))
77#define KVM_PAGES_PER_HPAGE(x) (KVM_HPAGE_SIZE(x) / PAGE_SIZE)
05da4558 78
6d9d41e5
CD
79static inline gfn_t gfn_to_index(gfn_t gfn, gfn_t base_gfn, int level)
80{
81 /* KVM_HPAGE_GFN_SHIFT(PT_PAGE_TABLE_LEVEL) must be 0. */
82 return (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
83 (base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
84}
85
cd6e8f87
ZX
86#define SELECTOR_TI_MASK (1 << 2)
87#define SELECTOR_RPL_MASK 0x03
88
89#define IOPL_SHIFT 12
90
d657a98e
ZX
91#define KVM_PERMILLE_MMU_PAGES 20
92#define KVM_MIN_ALLOC_MMU_PAGES 64
1ae0a13d
DE
93#define KVM_MMU_HASH_SHIFT 10
94#define KVM_NUM_MMU_PAGES (1 << KVM_MMU_HASH_SHIFT)
d657a98e
ZX
95#define KVM_MIN_FREE_MMU_PAGES 5
96#define KVM_REFILL_PAGES 25
73c1160c 97#define KVM_MAX_CPUID_ENTRIES 80
0bed3b56 98#define KVM_NR_FIXED_MTRR_REGION 88
0d234daf 99#define KVM_NR_VAR_MTRR 8
d657a98e 100
af585b92
GN
101#define ASYNC_PF_PER_VCPU 64
102
5fdbf976 103enum kvm_reg {
2b3ccfa0
ZX
104 VCPU_REGS_RAX = 0,
105 VCPU_REGS_RCX = 1,
106 VCPU_REGS_RDX = 2,
107 VCPU_REGS_RBX = 3,
108 VCPU_REGS_RSP = 4,
109 VCPU_REGS_RBP = 5,
110 VCPU_REGS_RSI = 6,
111 VCPU_REGS_RDI = 7,
112#ifdef CONFIG_X86_64
113 VCPU_REGS_R8 = 8,
114 VCPU_REGS_R9 = 9,
115 VCPU_REGS_R10 = 10,
116 VCPU_REGS_R11 = 11,
117 VCPU_REGS_R12 = 12,
118 VCPU_REGS_R13 = 13,
119 VCPU_REGS_R14 = 14,
120 VCPU_REGS_R15 = 15,
121#endif
5fdbf976 122 VCPU_REGS_RIP,
2b3ccfa0
ZX
123 NR_VCPU_REGS
124};
125
6de4f3ad
AK
126enum kvm_reg_ex {
127 VCPU_EXREG_PDPTR = NR_VCPU_REGS,
aff48baa 128 VCPU_EXREG_CR3,
6de12732 129 VCPU_EXREG_RFLAGS,
2fb92db1 130 VCPU_EXREG_SEGMENTS,
6de4f3ad
AK
131};
132
2b3ccfa0 133enum {
81609e3e 134 VCPU_SREG_ES,
2b3ccfa0 135 VCPU_SREG_CS,
81609e3e 136 VCPU_SREG_SS,
2b3ccfa0 137 VCPU_SREG_DS,
2b3ccfa0
ZX
138 VCPU_SREG_FS,
139 VCPU_SREG_GS,
2b3ccfa0
ZX
140 VCPU_SREG_TR,
141 VCPU_SREG_LDTR,
142};
143
56e82318 144#include <asm/kvm_emulate.h>
2b3ccfa0 145
d657a98e
ZX
146#define KVM_NR_MEM_OBJS 40
147
42dbaa5a
JK
148#define KVM_NR_DB_REGS 4
149
150#define DR6_BD (1 << 13)
151#define DR6_BS (1 << 14)
6f43ed01
NA
152#define DR6_RTM (1 << 16)
153#define DR6_FIXED_1 0xfffe0ff0
154#define DR6_INIT 0xffff0ff0
155#define DR6_VOLATILE 0x0001e00f
42dbaa5a
JK
156
157#define DR7_BP_EN_MASK 0x000000ff
158#define DR7_GE (1 << 9)
159#define DR7_GD (1 << 13)
160#define DR7_FIXED_1 0x00000400
6f43ed01 161#define DR7_VOLATILE 0xffff2bff
42dbaa5a 162
c205fb7d
NA
163#define PFERR_PRESENT_BIT 0
164#define PFERR_WRITE_BIT 1
165#define PFERR_USER_BIT 2
166#define PFERR_RSVD_BIT 3
167#define PFERR_FETCH_BIT 4
168
169#define PFERR_PRESENT_MASK (1U << PFERR_PRESENT_BIT)
170#define PFERR_WRITE_MASK (1U << PFERR_WRITE_BIT)
171#define PFERR_USER_MASK (1U << PFERR_USER_BIT)
172#define PFERR_RSVD_MASK (1U << PFERR_RSVD_BIT)
173#define PFERR_FETCH_MASK (1U << PFERR_FETCH_BIT)
174
41383771
GN
175/* apic attention bits */
176#define KVM_APIC_CHECK_VAPIC 0
ae7a2a3f
MT
177/*
178 * The following bit is set with PV-EOI, unset on EOI.
179 * We detect PV-EOI changes by guest by comparing
180 * this bit with PV-EOI in guest memory.
181 * See the implementation in apic_update_pv_eoi.
182 */
183#define KVM_APIC_PV_EOI_PENDING 1
41383771 184
d657a98e
ZX
185/*
186 * We don't want allocation failures within the mmu code, so we preallocate
187 * enough memory for a single page fault in a cache.
188 */
189struct kvm_mmu_memory_cache {
190 int nobjs;
191 void *objects[KVM_NR_MEM_OBJS];
192};
193
d657a98e
ZX
194/*
195 * kvm_mmu_page_role, below, is defined as:
196 *
197 * bits 0:3 - total guest paging levels (2-4, or zero for real mode)
198 * bits 4:7 - page table level for this shadow (1-4)
199 * bits 8:9 - page table quadrant for 2-level guests
f6e2c02b
AK
200 * bit 16 - direct mapping of virtual to physical mapping at gfn
201 * used for real mode and two-dimensional paging
d657a98e
ZX
202 * bits 17:19 - common access permissions for all ptes in this shadow page
203 */
204union kvm_mmu_page_role {
205 unsigned word;
206 struct {
7d76b4d3 207 unsigned level:4;
5b7e0102 208 unsigned cr4_pae:1;
7d76b4d3
JP
209 unsigned quadrant:2;
210 unsigned pad_for_nice_hex_output:6;
f6e2c02b 211 unsigned direct:1;
7d76b4d3 212 unsigned access:3;
2e53d63a 213 unsigned invalid:1;
9645bb56 214 unsigned nxe:1;
3dbe1415 215 unsigned cr0_wp:1;
411c588d 216 unsigned smep_andnot_wp:1;
d657a98e
ZX
217 };
218};
219
220struct kvm_mmu_page {
221 struct list_head link;
222 struct hlist_node hash_link;
223
224 /*
225 * The following two entries are used to key the shadow page in the
226 * hash table.
227 */
228 gfn_t gfn;
229 union kvm_mmu_page_role role;
230
231 u64 *spt;
232 /* hold the gfn of each spte inside spt */
233 gfn_t *gfns;
4731d4c7 234 bool unsync;
0571d366 235 int root_count; /* Currently serving as active root */
60c8aec6 236 unsigned int unsync_children;
67052b35 237 unsigned long parent_ptes; /* Reverse mapping for parent_pte */
f6f8adee
XG
238
239 /* The page is obsolete if mmu_valid_gen != kvm->arch.mmu_valid_gen. */
5304b8d3 240 unsigned long mmu_valid_gen;
f6f8adee 241
0074ff63 242 DECLARE_BITMAP(unsync_child_bitmap, 512);
c2a2ac2b
XG
243
244#ifdef CONFIG_X86_32
accaefe0
XG
245 /*
246 * Used out of the mmu-lock to avoid reading spte values while an
247 * update is in progress; see the comments in __get_spte_lockless().
248 */
c2a2ac2b
XG
249 int clear_spte_count;
250#endif
251
0cbf8e43 252 /* Number of writes since the last time traversal visited this page. */
a30f47cb 253 int write_flooding_count;
d657a98e
ZX
254};
255
1c08364c
AK
256struct kvm_pio_request {
257 unsigned long count;
1c08364c
AK
258 int in;
259 int port;
260 int size;
1c08364c
AK
261};
262
d657a98e
ZX
263/*
264 * x86 supports 3 paging modes (4-level 64-bit, 3-level 64-bit, and 2-level
265 * 32-bit). The kvm_mmu structure abstracts the details of the current mmu
266 * mode.
267 */
268struct kvm_mmu {
f43addd4 269 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long root);
5777ed34 270 unsigned long (*get_cr3)(struct kvm_vcpu *vcpu);
e4e517b4 271 u64 (*get_pdptr)(struct kvm_vcpu *vcpu, int index);
78b2c54a
XG
272 int (*page_fault)(struct kvm_vcpu *vcpu, gva_t gva, u32 err,
273 bool prefault);
6389ee94
AK
274 void (*inject_page_fault)(struct kvm_vcpu *vcpu,
275 struct x86_exception *fault);
1871c602 276 gpa_t (*gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t gva, u32 access,
ab9ae313 277 struct x86_exception *exception);
54987b7a
PB
278 gpa_t (*translate_gpa)(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
279 struct x86_exception *exception);
e8bc217a 280 int (*sync_page)(struct kvm_vcpu *vcpu,
a4a8e6f7 281 struct kvm_mmu_page *sp);
a7052897 282 void (*invlpg)(struct kvm_vcpu *vcpu, gva_t gva);
0f53b5b1 283 void (*update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
7c562522 284 u64 *spte, const void *pte);
d657a98e
ZX
285 hpa_t root_hpa;
286 int root_level;
287 int shadow_root_level;
a770f6f2 288 union kvm_mmu_page_role base_role;
c5a78f2b 289 bool direct_map;
d657a98e 290
97d64b78
AK
291 /*
292 * Bitmap; bit set = permission fault
293 * Byte index: page fault error code [4:1]
294 * Bit index: pte permissions in ACC_* format
295 */
296 u8 permissions[16];
297
d657a98e 298 u64 *pae_root;
81407ca5 299 u64 *lm_root;
82725b20 300 u64 rsvd_bits_mask[2][4];
25d92081 301 u64 bad_mt_xwr;
ff03a073 302
6fd01b71
AK
303 /*
304 * Bitmap: bit set = last pte in walk
305 * index[0:1]: level (zero-based)
306 * index[2]: pte.ps
307 */
308 u8 last_pte_bitmap;
309
2d48a985
JR
310 bool nx;
311
ff03a073 312 u64 pdptrs[4]; /* pae */
d657a98e
ZX
313};
314
f5132b01
GN
315enum pmc_type {
316 KVM_PMC_GP = 0,
317 KVM_PMC_FIXED,
318};
319
320struct kvm_pmc {
321 enum pmc_type type;
322 u8 idx;
323 u64 counter;
324 u64 eventsel;
325 struct perf_event *perf_event;
326 struct kvm_vcpu *vcpu;
327};
328
329struct kvm_pmu {
330 unsigned nr_arch_gp_counters;
331 unsigned nr_arch_fixed_counters;
332 unsigned available_event_types;
333 u64 fixed_ctr_ctrl;
334 u64 global_ctrl;
335 u64 global_status;
336 u64 global_ovf_ctrl;
337 u64 counter_bitmask[2];
338 u64 global_ctrl_mask;
103af0a9 339 u64 reserved_bits;
f5132b01 340 u8 version;
15c7ad51
RR
341 struct kvm_pmc gp_counters[INTEL_PMC_MAX_GENERIC];
342 struct kvm_pmc fixed_counters[INTEL_PMC_MAX_FIXED];
f5132b01
GN
343 struct irq_work irq_work;
344 u64 reprogram_pmi;
345};
346
360b948d
PB
347enum {
348 KVM_DEBUGREG_BP_ENABLED = 1,
c77fb5fe 349 KVM_DEBUGREG_WONT_EXIT = 2,
360b948d
PB
350};
351
ad312c7c 352struct kvm_vcpu_arch {
5fdbf976
MT
353 /*
354 * rip and regs accesses must go through
355 * kvm_{register,rip}_{read,write} functions.
356 */
357 unsigned long regs[NR_VCPU_REGS];
358 u32 regs_avail;
359 u32 regs_dirty;
34c16eec
ZX
360
361 unsigned long cr0;
e8467fda 362 unsigned long cr0_guest_owned_bits;
34c16eec
ZX
363 unsigned long cr2;
364 unsigned long cr3;
365 unsigned long cr4;
fc78f519 366 unsigned long cr4_guest_owned_bits;
34c16eec 367 unsigned long cr8;
1371d904 368 u32 hflags;
f6801dff 369 u64 efer;
34c16eec
ZX
370 u64 apic_base;
371 struct kvm_lapic *apic; /* kernel irqchip context */
41383771 372 unsigned long apic_attention;
e1035715 373 int32_t apic_arb_prio;
34c16eec 374 int mp_state;
34c16eec 375 u64 ia32_misc_enable_msr;
b209749f 376 bool tpr_access_reporting;
20300099 377 u64 ia32_xss;
34c16eec 378
14dfe855
JR
379 /*
380 * Paging state of the vcpu
381 *
382 * If the vcpu runs in guest mode with two level paging this still saves
383 * the paging mode of the l1 guest. This context is always used to
384 * handle faults.
385 */
34c16eec 386 struct kvm_mmu mmu;
8df25a32 387
6539e738
JR
388 /*
389 * Paging state of an L2 guest (used for nested npt)
390 *
391 * This context will save all necessary information to walk page tables
392 * of the an L2 guest. This context is only initialized for page table
393 * walking and not for faulting since we never handle l2 page faults on
394 * the host.
395 */
396 struct kvm_mmu nested_mmu;
397
14dfe855
JR
398 /*
399 * Pointer to the mmu context currently used for
400 * gva_to_gpa translations.
401 */
402 struct kvm_mmu *walk_mmu;
403
53c07b18 404 struct kvm_mmu_memory_cache mmu_pte_list_desc_cache;
34c16eec
ZX
405 struct kvm_mmu_memory_cache mmu_page_cache;
406 struct kvm_mmu_memory_cache mmu_page_header_cache;
407
98918833 408 struct fpu guest_fpu;
2acf923e 409 u64 xcr0;
d7876f1b 410 u64 guest_supported_xcr0;
4344ee98 411 u32 guest_xstate_size;
34c16eec 412
34c16eec
ZX
413 struct kvm_pio_request pio;
414 void *pio_data;
415
66fd3f7f
GN
416 u8 event_exit_inst_len;
417
298101da
AK
418 struct kvm_queued_exception {
419 bool pending;
420 bool has_error_code;
ce7ddec4 421 bool reinject;
298101da
AK
422 u8 nr;
423 u32 error_code;
424 } exception;
425
937a7eae
AK
426 struct kvm_queued_interrupt {
427 bool pending;
66fd3f7f 428 bool soft;
937a7eae
AK
429 u8 nr;
430 } interrupt;
431
34c16eec
ZX
432 int halt_request; /* real mode on Intel only */
433
434 int cpuid_nent;
07716717 435 struct kvm_cpuid_entry2 cpuid_entries[KVM_MAX_CPUID_ENTRIES];
34c16eec
ZX
436 /* emulate context */
437
438 struct x86_emulate_ctxt emulate_ctxt;
7ae441ea
GN
439 bool emulate_regs_need_sync_to_vcpu;
440 bool emulate_regs_need_sync_from_vcpu;
716d51ab 441 int (*complete_userspace_io)(struct kvm_vcpu *vcpu);
18068523
GOC
442
443 gpa_t time;
50d0a0f9 444 struct pvclock_vcpu_time_info hv_clock;
e48672fa 445 unsigned int hw_tsc_khz;
0b79459b
AH
446 struct gfn_to_hva_cache pv_time;
447 bool pv_time_enabled;
51d59c6b
MT
448 /* set guest stopped flag in pvclock flags field */
449 bool pvclock_set_guest_stopped_request;
c9aaa895
GC
450
451 struct {
452 u64 msr_val;
453 u64 last_steal;
454 u64 accum_steal;
455 struct gfn_to_hva_cache stime;
456 struct kvm_steal_time steal;
457 } st;
458
1d5f066e 459 u64 last_guest_tsc;
6f526ec5 460 u64 last_host_tsc;
0dd6a6ed 461 u64 tsc_offset_adjustment;
e26101b1
ZA
462 u64 this_tsc_nsec;
463 u64 this_tsc_write;
0d3da0d2 464 u64 this_tsc_generation;
c285545f 465 bool tsc_catchup;
cc578287
ZA
466 bool tsc_always_catchup;
467 s8 virtual_tsc_shift;
468 u32 virtual_tsc_mult;
469 u32 virtual_tsc_khz;
ba904635 470 s64 ia32_tsc_adjust_msr;
3419ffc8 471
7460fb4a
AK
472 atomic_t nmi_queued; /* unprocessed asynchronous NMIs */
473 unsigned nmi_pending; /* NMI queued after currently running handler */
474 bool nmi_injected; /* Trying to inject an NMI this entry */
9ba075a6 475
0bed3b56 476 struct mtrr_state_type mtrr_state;
7cb060a9 477 u64 pat;
42dbaa5a 478
360b948d 479 unsigned switch_db_regs;
42dbaa5a
JK
480 unsigned long db[KVM_NR_DB_REGS];
481 unsigned long dr6;
482 unsigned long dr7;
483 unsigned long eff_db[KVM_NR_DB_REGS];
c8639010 484 unsigned long guest_debug_dr7;
890ca9ae
HY
485
486 u64 mcg_cap;
487 u64 mcg_status;
488 u64 mcg_ctl;
489 u64 *mce_banks;
94fe45da 490
bebb106a
XG
491 /* Cache MMIO info */
492 u64 mmio_gva;
493 unsigned access;
494 gfn_t mmio_gfn;
56f17dd3 495 u64 mmio_gen;
bebb106a 496
f5132b01
GN
497 struct kvm_pmu pmu;
498
94fe45da 499 /* used for guest single stepping over the given code position */
94fe45da 500 unsigned long singlestep_rip;
f92653ee 501
10388a07
GN
502 /* fields used by HYPER-V emulation */
503 u64 hv_vapic;
f5f48ee1
SY
504
505 cpumask_var_t wbinvd_dirty_mask;
af585b92 506
1cb3f3ae
XG
507 unsigned long last_retry_eip;
508 unsigned long last_retry_addr;
509
af585b92
GN
510 struct {
511 bool halted;
512 gfn_t gfns[roundup_pow_of_two(ASYNC_PF_PER_VCPU)];
344d9588
GN
513 struct gfn_to_hva_cache data;
514 u64 msr_val;
7c90705b 515 u32 id;
6adba527 516 bool send_user_only;
af585b92 517 } apf;
2b036c6b
BO
518
519 /* OSVW MSRs (AMD only) */
520 struct {
521 u64 length;
522 u64 status;
523 } osvw;
ae7a2a3f
MT
524
525 struct {
526 u64 msr_val;
527 struct gfn_to_hva_cache data;
528 } pv_eoi;
93c05d3e
XG
529
530 /*
531 * Indicate whether the access faults on its page table in guest
532 * which is set when fix page fault and used to detect unhandeable
533 * instruction.
534 */
535 bool write_fault_to_shadow_pgtable;
25d92081
YZ
536
537 /* set at EPT violation at this point */
538 unsigned long exit_qualification;
6aef266c
SV
539
540 /* pv related host specific info */
541 struct {
542 bool pv_unhalted;
543 } pv;
34c16eec
ZX
544};
545
db3fe4eb 546struct kvm_lpage_info {
db3fe4eb
TY
547 int write_count;
548};
549
550struct kvm_arch_memory_slot {
d89cc617 551 unsigned long *rmap[KVM_NR_PAGE_SIZES];
db3fe4eb
TY
552 struct kvm_lpage_info *lpage_info[KVM_NR_PAGE_SIZES - 1];
553};
554
1e08ec4a
GN
555struct kvm_apic_map {
556 struct rcu_head rcu;
557 u8 ldr_bits;
558 /* fields bellow are used to decode ldr values in different modes */
394457a9 559 u32 cid_shift, cid_mask, lid_mask, broadcast;
1e08ec4a
GN
560 struct kvm_lapic *phys_map[256];
561 /* first index is cluster id second is cpu id in a cluster */
562 struct kvm_lapic *logical_map[16][16];
563};
564
fef9cce0 565struct kvm_arch {
49d5ca26 566 unsigned int n_used_mmu_pages;
f05e70ac 567 unsigned int n_requested_mmu_pages;
39de71ec 568 unsigned int n_max_mmu_pages;
332b207d 569 unsigned int indirect_shadow_pages;
5304b8d3 570 unsigned long mmu_valid_gen;
f05e70ac
ZX
571 struct hlist_head mmu_page_hash[KVM_NUM_MMU_PAGES];
572 /*
573 * Hash table of struct kvm_mmu_page.
574 */
575 struct list_head active_mmu_pages;
365c8868
XG
576 struct list_head zapped_obsolete_pages;
577
4d5c5d0f 578 struct list_head assigned_dev_head;
19de40a8 579 struct iommu_domain *iommu_domain;
d96eb2c6 580 bool iommu_noncoherent;
e0f0bbc5
AW
581#define __KVM_HAVE_ARCH_NONCOHERENT_DMA
582 atomic_t noncoherent_dma_count;
d7deeeb0
ZX
583 struct kvm_pic *vpic;
584 struct kvm_ioapic *vioapic;
7837699f 585 struct kvm_pit *vpit;
cc6e462c 586 int vapics_in_nmi_mode;
1e08ec4a
GN
587 struct mutex apic_map_lock;
588 struct kvm_apic_map *apic_map;
bfc6d222 589
bfc6d222 590 unsigned int tss_addr;
c24ae0dc 591 bool apic_access_page_done;
18068523
GOC
592
593 gpa_t wall_clock;
b7ebfb05 594
b7ebfb05 595 bool ept_identity_pagetable_done;
b927a3ce 596 gpa_t ept_identity_map_addr;
5550af4d
SY
597
598 unsigned long irq_sources_bitmap;
afbcf7ab 599 s64 kvmclock_offset;
038f8c11 600 raw_spinlock_t tsc_write_lock;
f38e098f 601 u64 last_tsc_nsec;
f38e098f 602 u64 last_tsc_write;
5d3cb0f6 603 u32 last_tsc_khz;
e26101b1
ZA
604 u64 cur_tsc_nsec;
605 u64 cur_tsc_write;
606 u64 cur_tsc_offset;
0d3da0d2 607 u64 cur_tsc_generation;
b48aa97e 608 int nr_vcpus_matched_tsc;
ffde22ac 609
d828199e
MT
610 spinlock_t pvclock_gtod_sync_lock;
611 bool use_master_clock;
612 u64 master_kernel_ns;
613 cycle_t master_cycle_now;
7e44e449 614 struct delayed_work kvmclock_update_work;
332967a3 615 struct delayed_work kvmclock_sync_work;
d828199e 616
ffde22ac 617 struct kvm_xen_hvm_config xen_hvm_config;
55cd8e5a 618
6ef768fa
PB
619 /* reads protected by irq_srcu, writes by irq_lock */
620 struct hlist_head mask_notifier_list;
621
55cd8e5a
GN
622 /* fields used by HYPER-V emulation */
623 u64 hv_guest_os_id;
624 u64 hv_hypercall;
e984097b 625 u64 hv_tsc_page;
b034cf01
XG
626
627 #ifdef CONFIG_KVM_MMU_AUDIT
628 int audit_point;
629 #endif
54750f2c
MT
630
631 bool boot_vcpu_runs_old_kvmclock;
d69fb81f
ZX
632};
633
0711456c
ZX
634struct kvm_vm_stat {
635 u32 mmu_shadow_zapped;
636 u32 mmu_pte_write;
637 u32 mmu_pte_updated;
638 u32 mmu_pde_zapped;
639 u32 mmu_flooded;
640 u32 mmu_recycled;
dfc5aa00 641 u32 mmu_cache_miss;
4731d4c7 642 u32 mmu_unsync;
0711456c 643 u32 remote_tlb_flush;
05da4558 644 u32 lpages;
0711456c
ZX
645};
646
77b4c255
ZX
647struct kvm_vcpu_stat {
648 u32 pf_fixed;
649 u32 pf_guest;
650 u32 tlb_flush;
651 u32 invlpg;
652
653 u32 exits;
654 u32 io_exits;
655 u32 mmio_exits;
656 u32 signal_exits;
657 u32 irq_window_exits;
f08864b4 658 u32 nmi_window_exits;
77b4c255
ZX
659 u32 halt_exits;
660 u32 halt_wakeup;
661 u32 request_irq_exits;
662 u32 irq_exits;
663 u32 host_state_reload;
664 u32 efer_reload;
665 u32 fpu_reload;
666 u32 insn_emulation;
667 u32 insn_emulation_fail;
f11c3a8d 668 u32 hypercalls;
fa89a817 669 u32 irq_injections;
c4abb7c9 670 u32 nmi_injections;
77b4c255 671};
ad312c7c 672
8a76d7f2
JR
673struct x86_instruction_info;
674
8fe8ab46
WA
675struct msr_data {
676 bool host_initiated;
677 u32 index;
678 u64 data;
679};
680
cb5281a5
PB
681struct kvm_lapic_irq {
682 u32 vector;
683 u32 delivery_mode;
684 u32 dest_mode;
685 u32 level;
686 u32 trig_mode;
687 u32 shorthand;
688 u32 dest_id;
689};
690
ea4a5ff8
ZX
691struct kvm_x86_ops {
692 int (*cpu_has_kvm_support)(void); /* __init */
693 int (*disabled_by_bios)(void); /* __init */
13a34e06
RK
694 int (*hardware_enable)(void);
695 void (*hardware_disable)(void);
ea4a5ff8
ZX
696 void (*check_processor_compatibility)(void *rtn);
697 int (*hardware_setup)(void); /* __init */
698 void (*hardware_unsetup)(void); /* __exit */
774ead3a 699 bool (*cpu_has_accelerated_tpr)(void);
0e851880 700 void (*cpuid_update)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
701
702 /* Create, but do not attach this VCPU */
703 struct kvm_vcpu *(*vcpu_create)(struct kvm *kvm, unsigned id);
704 void (*vcpu_free)(struct kvm_vcpu *vcpu);
57f252f2 705 void (*vcpu_reset)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
706
707 void (*prepare_guest_switch)(struct kvm_vcpu *vcpu);
708 void (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
709 void (*vcpu_put)(struct kvm_vcpu *vcpu);
ea4a5ff8 710
c8639010 711 void (*update_db_bp_intercept)(struct kvm_vcpu *vcpu);
ea4a5ff8 712 int (*get_msr)(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata);
8fe8ab46 713 int (*set_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
ea4a5ff8
ZX
714 u64 (*get_segment_base)(struct kvm_vcpu *vcpu, int seg);
715 void (*get_segment)(struct kvm_vcpu *vcpu,
716 struct kvm_segment *var, int seg);
2e4d2653 717 int (*get_cpl)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
718 void (*set_segment)(struct kvm_vcpu *vcpu,
719 struct kvm_segment *var, int seg);
720 void (*get_cs_db_l_bits)(struct kvm_vcpu *vcpu, int *db, int *l);
e8467fda 721 void (*decache_cr0_guest_bits)(struct kvm_vcpu *vcpu);
aff48baa 722 void (*decache_cr3)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
723 void (*decache_cr4_guest_bits)(struct kvm_vcpu *vcpu);
724 void (*set_cr0)(struct kvm_vcpu *vcpu, unsigned long cr0);
725 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
5e1746d6 726 int (*set_cr4)(struct kvm_vcpu *vcpu, unsigned long cr4);
ea4a5ff8 727 void (*set_efer)(struct kvm_vcpu *vcpu, u64 efer);
89a27f4d
GN
728 void (*get_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
729 void (*set_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
730 void (*get_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
731 void (*set_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
73aaf249
JK
732 u64 (*get_dr6)(struct kvm_vcpu *vcpu);
733 void (*set_dr6)(struct kvm_vcpu *vcpu, unsigned long value);
c77fb5fe 734 void (*sync_dirty_debug_regs)(struct kvm_vcpu *vcpu);
020df079 735 void (*set_dr7)(struct kvm_vcpu *vcpu, unsigned long value);
5fdbf976 736 void (*cache_reg)(struct kvm_vcpu *vcpu, enum kvm_reg reg);
ea4a5ff8
ZX
737 unsigned long (*get_rflags)(struct kvm_vcpu *vcpu);
738 void (*set_rflags)(struct kvm_vcpu *vcpu, unsigned long rflags);
02daab21 739 void (*fpu_deactivate)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
740
741 void (*tlb_flush)(struct kvm_vcpu *vcpu);
ea4a5ff8 742
851ba692
AK
743 void (*run)(struct kvm_vcpu *vcpu);
744 int (*handle_exit)(struct kvm_vcpu *vcpu);
ea4a5ff8 745 void (*skip_emulated_instruction)(struct kvm_vcpu *vcpu);
2809f5d2 746 void (*set_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
37ccdcbe 747 u32 (*get_interrupt_shadow)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
748 void (*patch_hypercall)(struct kvm_vcpu *vcpu,
749 unsigned char *hypercall_addr);
66fd3f7f 750 void (*set_irq)(struct kvm_vcpu *vcpu);
95ba8273 751 void (*set_nmi)(struct kvm_vcpu *vcpu);
298101da 752 void (*queue_exception)(struct kvm_vcpu *vcpu, unsigned nr,
ce7ddec4
JR
753 bool has_error_code, u32 error_code,
754 bool reinject);
b463a6f7 755 void (*cancel_injection)(struct kvm_vcpu *vcpu);
78646121 756 int (*interrupt_allowed)(struct kvm_vcpu *vcpu);
95ba8273 757 int (*nmi_allowed)(struct kvm_vcpu *vcpu);
3cfc3092
JK
758 bool (*get_nmi_mask)(struct kvm_vcpu *vcpu);
759 void (*set_nmi_mask)(struct kvm_vcpu *vcpu, bool masked);
c9a7953f
JK
760 void (*enable_nmi_window)(struct kvm_vcpu *vcpu);
761 void (*enable_irq_window)(struct kvm_vcpu *vcpu);
95ba8273 762 void (*update_cr8_intercept)(struct kvm_vcpu *vcpu, int tpr, int irr);
c7c9c56c
YZ
763 int (*vm_has_apicv)(struct kvm *kvm);
764 void (*hwapic_irr_update)(struct kvm_vcpu *vcpu, int max_irr);
765 void (*hwapic_isr_update)(struct kvm *kvm, int isr);
766 void (*load_eoi_exitmap)(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap);
8d14695f 767 void (*set_virtual_x2apic_mode)(struct kvm_vcpu *vcpu, bool set);
4256f43f 768 void (*set_apic_access_page_addr)(struct kvm_vcpu *vcpu, hpa_t hpa);
a20ed54d 769 void (*deliver_posted_interrupt)(struct kvm_vcpu *vcpu, int vector);
7c6a98df 770 bool (*test_posted_interrupt)(struct kvm_vcpu *vcpu, int vector);
a20ed54d 771 void (*sync_pir_to_irr)(struct kvm_vcpu *vcpu);
ea4a5ff8 772 int (*set_tss_addr)(struct kvm *kvm, unsigned int addr);
67253af5 773 int (*get_tdp_level)(void);
4b12f0de 774 u64 (*get_mt_mask)(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio);
17cc3935 775 int (*get_lpage_level)(void);
4e47c7a6 776 bool (*rdtscp_supported)(void);
ad756a16 777 bool (*invpcid_supported)(void);
f1e2b260 778 void (*adjust_tsc_offset)(struct kvm_vcpu *vcpu, s64 adjustment, bool host);
344f414f 779
1c97f0a0
JR
780 void (*set_tdp_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
781
d4330ef2
JR
782 void (*set_supported_cpuid)(u32 func, struct kvm_cpuid_entry2 *entry);
783
f5f48ee1
SY
784 bool (*has_wbinvd_exit)(void);
785
cc578287 786 void (*set_tsc_khz)(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale);
ba904635 787 u64 (*read_tsc_offset)(struct kvm_vcpu *vcpu);
99e3e30a
ZA
788 void (*write_tsc_offset)(struct kvm_vcpu *vcpu, u64 offset);
789
857e4099 790 u64 (*compute_tsc_offset)(struct kvm_vcpu *vcpu, u64 target_tsc);
886b470c 791 u64 (*read_l1_tsc)(struct kvm_vcpu *vcpu, u64 host_tsc);
857e4099 792
586f9607 793 void (*get_exit_info)(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2);
8a76d7f2
JR
794
795 int (*check_intercept)(struct kvm_vcpu *vcpu,
796 struct x86_instruction_info *info,
797 enum x86_intercept_stage stage);
a547c6db 798 void (*handle_external_intr)(struct kvm_vcpu *vcpu);
da8999d3 799 bool (*mpx_supported)(void);
55412b2e 800 bool (*xsaves_supported)(void);
b6b8a145
JK
801
802 int (*check_nested_events)(struct kvm_vcpu *vcpu, bool external_intr);
ae97a3b8
RK
803
804 void (*sched_in)(struct kvm_vcpu *kvm, int cpu);
ea4a5ff8
ZX
805};
806
af585b92 807struct kvm_arch_async_pf {
7c90705b 808 u32 token;
af585b92 809 gfn_t gfn;
fb67e14f 810 unsigned long cr3;
c4806acd 811 bool direct_map;
af585b92
GN
812};
813
97896d04
ZX
814extern struct kvm_x86_ops *kvm_x86_ops;
815
f1e2b260
MT
816static inline void adjust_tsc_offset_guest(struct kvm_vcpu *vcpu,
817 s64 adjustment)
818{
819 kvm_x86_ops->adjust_tsc_offset(vcpu, adjustment, false);
820}
821
822static inline void adjust_tsc_offset_host(struct kvm_vcpu *vcpu, s64 adjustment)
823{
824 kvm_x86_ops->adjust_tsc_offset(vcpu, adjustment, true);
825}
826
54f1585a
ZX
827int kvm_mmu_module_init(void);
828void kvm_mmu_module_exit(void);
829
830void kvm_mmu_destroy(struct kvm_vcpu *vcpu);
831int kvm_mmu_create(struct kvm_vcpu *vcpu);
8a3c1a33 832void kvm_mmu_setup(struct kvm_vcpu *vcpu);
7b52345e 833void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
4b12f0de 834 u64 dirty_mask, u64 nx_mask, u64 x_mask);
54f1585a 835
8a3c1a33 836void kvm_mmu_reset_context(struct kvm_vcpu *vcpu);
54f1585a 837void kvm_mmu_slot_remove_write_access(struct kvm *kvm, int slot);
5dc99b23
TY
838void kvm_mmu_write_protect_pt_masked(struct kvm *kvm,
839 struct kvm_memory_slot *slot,
840 gfn_t gfn_offset, unsigned long mask);
54f1585a 841void kvm_mmu_zap_all(struct kvm *kvm);
f8f55942 842void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm);
3ad82a7e 843unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm);
54f1585a
ZX
844void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages);
845
ff03a073 846int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3);
cc4b6871 847
3200f405 848int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
9f811285 849 const void *val, int bytes);
4b12f0de 850u8 kvm_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn);
2f333bcb 851
6ef768fa
PB
852struct kvm_irq_mask_notifier {
853 void (*func)(struct kvm_irq_mask_notifier *kimn, bool masked);
854 int irq;
855 struct hlist_node link;
856};
857
858void kvm_register_irq_mask_notifier(struct kvm *kvm, int irq,
859 struct kvm_irq_mask_notifier *kimn);
860void kvm_unregister_irq_mask_notifier(struct kvm *kvm, int irq,
861 struct kvm_irq_mask_notifier *kimn);
862void kvm_fire_mask_notifiers(struct kvm *kvm, unsigned irqchip, unsigned pin,
863 bool mask);
864
2f333bcb 865extern bool tdp_enabled;
9f811285 866
a3e06bbe
LJ
867u64 vcpu_tsc_khz(struct kvm_vcpu *vcpu);
868
92a1f12d
JR
869/* control of guest tsc rate supported? */
870extern bool kvm_has_tsc_control;
871/* minimum supported tsc_khz for guests */
872extern u32 kvm_min_guest_tsc_khz;
873/* maximum supported tsc_khz for guests */
874extern u32 kvm_max_guest_tsc_khz;
875
54f1585a 876enum emulation_result {
ac0a48c3
PB
877 EMULATE_DONE, /* no further processing */
878 EMULATE_USER_EXIT, /* kvm_run ready for userspace exit */
54f1585a
ZX
879 EMULATE_FAIL, /* can't emulate this instruction */
880};
881
571008da
SY
882#define EMULTYPE_NO_DECODE (1 << 0)
883#define EMULTYPE_TRAP_UD (1 << 1)
ba8afb6b 884#define EMULTYPE_SKIP (1 << 2)
1cb3f3ae 885#define EMULTYPE_RETRY (1 << 3)
991eebf9 886#define EMULTYPE_NO_REEXECUTE (1 << 4)
dc25e89e
AP
887int x86_emulate_instruction(struct kvm_vcpu *vcpu, unsigned long cr2,
888 int emulation_type, void *insn, int insn_len);
51d8b661
AP
889
890static inline int emulate_instruction(struct kvm_vcpu *vcpu,
891 int emulation_type)
892{
dc25e89e 893 return x86_emulate_instruction(vcpu, 0, emulation_type, NULL, 0);
51d8b661
AP
894}
895
f2b4b7dd 896void kvm_enable_efer_bits(u64);
384bb783 897bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer);
54f1585a 898int kvm_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *data);
8fe8ab46 899int kvm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a
ZX
900
901struct x86_emulate_ctxt;
902
cf8f70bf 903int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size, unsigned short port);
54f1585a
ZX
904void kvm_emulate_cpuid(struct kvm_vcpu *vcpu);
905int kvm_emulate_halt(struct kvm_vcpu *vcpu);
f5f48ee1 906int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu);
54f1585a 907
3e6e0aab 908void kvm_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg);
c697518a 909int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector, int seg);
2b4a273b 910void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector);
3e6e0aab 911
7f3d35fd
KW
912int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
913 int reason, bool has_error_code, u32 error_code);
37817f29 914
49a9b07e 915int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0);
2390218b 916int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
a83b29c6 917int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
eea1cff9 918int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8);
020df079
GN
919int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val);
920int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val);
2d3ad1f4
AK
921unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu);
922void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw);
54f1585a 923void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l);
2acf923e 924int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr);
54f1585a
ZX
925
926int kvm_get_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata);
8fe8ab46 927int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a 928
91586a3b
JK
929unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu);
930void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
022cd0e8 931bool kvm_rdpmc(struct kvm_vcpu *vcpu);
91586a3b 932
298101da
AK
933void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr);
934void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
ce7ddec4
JR
935void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr);
936void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
6389ee94 937void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
ec92fe44
JR
938int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
939 gfn_t gfn, void *data, int offset, int len,
940 u32 access);
0a79b009 941bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl);
16f8a6f9 942bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr);
298101da 943
1a577b72
MT
944static inline int __kvm_irq_line_state(unsigned long *irq_state,
945 int irq_source_id, int level)
946{
947 /* Logical OR for level trig interrupt */
948 if (level)
949 __set_bit(irq_source_id, irq_state);
950 else
951 __clear_bit(irq_source_id, irq_state);
952
953 return !!(*irq_state);
954}
955
956int kvm_pic_set_irq(struct kvm_pic *pic, int irq, int irq_source_id, int level);
957void kvm_pic_clear_all(struct kvm_pic *pic, int irq_source_id);
3de42dc0 958
3419ffc8
SY
959void kvm_inject_nmi(struct kvm_vcpu *vcpu);
960
10ab25cd 961int fx_init(struct kvm_vcpu *vcpu);
54f1585a 962
54f1585a 963void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
f57f2ef5 964 const u8 *new, int bytes);
1cb3f3ae 965int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn);
54f1585a
ZX
966int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva);
967void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu);
968int kvm_mmu_load(struct kvm_vcpu *vcpu);
969void kvm_mmu_unload(struct kvm_vcpu *vcpu);
0ba73cda 970void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu);
54987b7a
PB
971gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
972 struct x86_exception *exception);
ab9ae313
AK
973gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
974 struct x86_exception *exception);
975gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
976 struct x86_exception *exception);
977gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
978 struct x86_exception *exception);
979gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
980 struct x86_exception *exception);
54f1585a
ZX
981
982int kvm_emulate_hypercall(struct kvm_vcpu *vcpu);
983
dc25e89e
AP
984int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t gva, u32 error_code,
985 void *insn, int insn_len);
a7052897 986void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva);
d8d173da 987void kvm_mmu_new_cr3(struct kvm_vcpu *vcpu);
34c16eec 988
18552672 989void kvm_enable_tdp(void);
5f4cb662 990void kvm_disable_tdp(void);
18552672 991
54987b7a
PB
992static inline gpa_t translate_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
993 struct x86_exception *exception)
e459e322
XG
994{
995 return gpa;
996}
997
ec6d273d
ZX
998static inline struct kvm_mmu_page *page_header(hpa_t shadow_page)
999{
1000 struct page *page = pfn_to_page(shadow_page >> PAGE_SHIFT);
1001
1002 return (struct kvm_mmu_page *)page_private(page);
1003}
1004
d6e88aec 1005static inline u16 kvm_read_ldt(void)
ec6d273d
ZX
1006{
1007 u16 ldt;
1008 asm("sldt %0" : "=g"(ldt));
1009 return ldt;
1010}
1011
d6e88aec 1012static inline void kvm_load_ldt(u16 sel)
ec6d273d
ZX
1013{
1014 asm("lldt %0" : : "rm"(sel));
1015}
ec6d273d 1016
ec6d273d
ZX
1017#ifdef CONFIG_X86_64
1018static inline unsigned long read_msr(unsigned long msr)
1019{
1020 u64 value;
1021
1022 rdmsrl(msr, value);
1023 return value;
1024}
1025#endif
1026
ec6d273d
ZX
1027static inline u32 get_rdx_init_val(void)
1028{
1029 return 0x600; /* P6 family */
1030}
1031
c1a5d4f9
AK
1032static inline void kvm_inject_gp(struct kvm_vcpu *vcpu, u32 error_code)
1033{
1034 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
1035}
1036
854e8bb1
NA
1037static inline u64 get_canonical(u64 la)
1038{
1039 return ((int64_t)la << 16) >> 16;
1040}
1041
1042static inline bool is_noncanonical_address(u64 la)
1043{
1044#ifdef CONFIG_X86_64
1045 return get_canonical(la) != la;
1046#else
1047 return false;
1048#endif
1049}
1050
ec6d273d
ZX
1051#define TSS_IOPB_BASE_OFFSET 0x66
1052#define TSS_BASE_SIZE 0x68
1053#define TSS_IOPB_SIZE (65536 / 8)
1054#define TSS_REDIRECTION_SIZE (256 / 8)
7d76b4d3
JP
1055#define RMODE_TSS_SIZE \
1056 (TSS_BASE_SIZE + TSS_REDIRECTION_SIZE + TSS_IOPB_SIZE + 1)
53e0aa7b 1057
37817f29
IE
1058enum {
1059 TASK_SWITCH_CALL = 0,
1060 TASK_SWITCH_IRET = 1,
1061 TASK_SWITCH_JMP = 2,
1062 TASK_SWITCH_GATE = 3,
1063};
1064
1371d904 1065#define HF_GIF_MASK (1 << 0)
3d6368ef
AG
1066#define HF_HIF_MASK (1 << 1)
1067#define HF_VINTR_MASK (1 << 2)
95ba8273 1068#define HF_NMI_MASK (1 << 3)
44c11430 1069#define HF_IRET_MASK (1 << 4)
ec9e60b2 1070#define HF_GUEST_MASK (1 << 5) /* VCPU is in guest-mode */
1371d904 1071
4ecac3fd
AK
1072/*
1073 * Hardware virtualization extension instructions may fault if a
1074 * reboot turns off virtualization while processes are running.
1075 * Trap the fault and ignore the instruction if that happens.
1076 */
b7c4145b 1077asmlinkage void kvm_spurious_fault(void);
4ecac3fd 1078
5e520e62 1079#define ____kvm_handle_fault_on_reboot(insn, cleanup_insn) \
4ecac3fd 1080 "666: " insn "\n\t" \
b7c4145b 1081 "668: \n\t" \
18b13e54 1082 ".pushsection .fixup, \"ax\" \n" \
4ecac3fd 1083 "667: \n\t" \
5e520e62 1084 cleanup_insn "\n\t" \
b7c4145b
AK
1085 "cmpb $0, kvm_rebooting \n\t" \
1086 "jne 668b \n\t" \
8ceed347 1087 __ASM_SIZE(push) " $666b \n\t" \
b7c4145b 1088 "call kvm_spurious_fault \n\t" \
4ecac3fd 1089 ".popsection \n\t" \
3ee89722 1090 _ASM_EXTABLE(666b, 667b)
4ecac3fd 1091
5e520e62
AK
1092#define __kvm_handle_fault_on_reboot(insn) \
1093 ____kvm_handle_fault_on_reboot(insn, "")
1094
e930bffe
AA
1095#define KVM_ARCH_WANT_MMU_NOTIFIER
1096int kvm_unmap_hva(struct kvm *kvm, unsigned long hva);
b3ae2096 1097int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end);
57128468 1098int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
8ee53820 1099int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
3da0dd43 1100void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
82725b20 1101int cpuid_maxphyaddr(struct kvm_vcpu *vcpu);
c7c9c56c 1102int kvm_cpu_has_injectable_intr(struct kvm_vcpu *v);
a1b37100
GN
1103int kvm_cpu_has_interrupt(struct kvm_vcpu *vcpu);
1104int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu);
0b71785d 1105int kvm_cpu_get_interrupt(struct kvm_vcpu *v);
66450a21 1106void kvm_vcpu_reset(struct kvm_vcpu *vcpu);
4256f43f 1107void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu);
fe71557a
TC
1108void kvm_arch_mmu_notifier_invalidate_page(struct kvm *kvm,
1109 unsigned long address);
e930bffe 1110
18863bdd 1111void kvm_define_shared_msr(unsigned index, u32 msr);
8b3c3104 1112int kvm_set_shared_msr(unsigned index, u64 val, u64 mask);
18863bdd 1113
82b32774 1114unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu);
f92653ee
JK
1115bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip);
1116
af585b92
GN
1117void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
1118 struct kvm_async_pf *work);
1119void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
1120 struct kvm_async_pf *work);
56028d08
GN
1121void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu,
1122 struct kvm_async_pf *work);
7c90705b 1123bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu);
af585b92
GN
1124extern bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn);
1125
db8fcefa
AP
1126void kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err);
1127
f5132b01
GN
1128int kvm_is_in_guest(void);
1129
1130void kvm_pmu_init(struct kvm_vcpu *vcpu);
1131void kvm_pmu_destroy(struct kvm_vcpu *vcpu);
1132void kvm_pmu_reset(struct kvm_vcpu *vcpu);
1133void kvm_pmu_cpuid_update(struct kvm_vcpu *vcpu);
1134bool kvm_pmu_msr(struct kvm_vcpu *vcpu, u32 msr);
1135int kvm_pmu_get_msr(struct kvm_vcpu *vcpu, u32 msr, u64 *data);
afd80d85 1136int kvm_pmu_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info);
67f4d428 1137int kvm_pmu_check_pmc(struct kvm_vcpu *vcpu, unsigned pmc);
f5132b01
GN
1138int kvm_pmu_read_pmc(struct kvm_vcpu *vcpu, unsigned pmc, u64 *data);
1139void kvm_handle_pmu_event(struct kvm_vcpu *vcpu);
1140void kvm_deliver_pmi(struct kvm_vcpu *vcpu);
1141
1965aae3 1142#endif /* _ASM_X86_KVM_HOST_H */