]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/x86/include/asm/kvm_host.h
UBUNTU: SAUCE: kvm: mmu: ITLB_MULTIHIT mitigation
[mirror_ubuntu-bionic-kernel.git] / arch / x86 / include / asm / kvm_host.h
CommitLineData
a656c8ef 1/*
043405e1
CO
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This header defines architecture specific interfaces, x86 version
5 *
6 * This work is licensed under the terms of the GNU GPL, version 2. See
7 * the COPYING file in the top-level directory.
8 *
9 */
10
1965aae3
PA
11#ifndef _ASM_X86_KVM_HOST_H
12#define _ASM_X86_KVM_HOST_H
043405e1 13
34c16eec
ZX
14#include <linux/types.h>
15#include <linux/mm.h>
e930bffe 16#include <linux/mmu_notifier.h>
229456fc 17#include <linux/tracepoint.h>
f5f48ee1 18#include <linux/cpumask.h>
f5132b01 19#include <linux/irq_work.h>
f901f138 20#include <linux/irq.h>
34c16eec
ZX
21
22#include <linux/kvm.h>
23#include <linux/kvm_para.h>
edf88417 24#include <linux/kvm_types.h>
f5132b01 25#include <linux/perf_event.h>
d828199e
MT
26#include <linux/pvclock_gtod.h>
27#include <linux/clocksource.h>
87276880 28#include <linux/irqbypass.h>
5c919412 29#include <linux/hyperv.h>
34c16eec 30
7d669f50 31#include <asm/apic.h>
50d0a0f9 32#include <asm/pvclock-abi.h>
e01a1b57 33#include <asm/desc.h>
0bed3b56 34#include <asm/mtrr.h>
9962d032 35#include <asm/msr-index.h>
3ee89722 36#include <asm/asm.h>
21ebbeda 37#include <asm/kvm_page_track.h>
e01a1b57 38
682f732e 39#define KVM_MAX_VCPUS 288
757883de 40#define KVM_SOFT_MAX_VCPUS 240
af1bae54 41#define KVM_MAX_VCPU_ID 1023
1d4e7e3c 42#define KVM_USER_MEM_SLOTS 509
0743247f
AW
43/* memory slots that are not exposed to userspace */
44#define KVM_PRIVATE_MEM_SLOTS 3
bbacc0c1 45#define KVM_MEM_SLOTS_NUM (KVM_USER_MEM_SLOTS + KVM_PRIVATE_MEM_SLOTS)
93a5cef0 46
b401ee0b 47#define KVM_HALT_POLL_NS_DEFAULT 200000
69a9f69b 48
8175e5b7
AG
49#define KVM_IRQCHIP_NUM_PINS KVM_IOAPIC_NUM_PINS
50
2860c4b1 51/* x86-specific vcpu->requests bit members */
2387149e
AJ
52#define KVM_REQ_MIGRATE_TIMER KVM_ARCH_REQ(0)
53#define KVM_REQ_REPORT_TPR_ACCESS KVM_ARCH_REQ(1)
54#define KVM_REQ_TRIPLE_FAULT KVM_ARCH_REQ(2)
55#define KVM_REQ_MMU_SYNC KVM_ARCH_REQ(3)
56#define KVM_REQ_CLOCK_UPDATE KVM_ARCH_REQ(4)
57#define KVM_REQ_EVENT KVM_ARCH_REQ(6)
58#define KVM_REQ_APF_HALT KVM_ARCH_REQ(7)
59#define KVM_REQ_STEAL_UPDATE KVM_ARCH_REQ(8)
60#define KVM_REQ_NMI KVM_ARCH_REQ(9)
61#define KVM_REQ_PMU KVM_ARCH_REQ(10)
62#define KVM_REQ_PMI KVM_ARCH_REQ(11)
63#define KVM_REQ_SMI KVM_ARCH_REQ(12)
64#define KVM_REQ_MASTERCLOCK_UPDATE KVM_ARCH_REQ(13)
65#define KVM_REQ_MCLOCK_INPROGRESS \
66 KVM_ARCH_REQ_FLAGS(14, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
67#define KVM_REQ_SCAN_IOAPIC \
68 KVM_ARCH_REQ_FLAGS(15, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
69#define KVM_REQ_GLOBAL_CLOCK_UPDATE KVM_ARCH_REQ(16)
70#define KVM_REQ_APIC_PAGE_RELOAD \
71 KVM_ARCH_REQ_FLAGS(17, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
72#define KVM_REQ_HV_CRASH KVM_ARCH_REQ(18)
73#define KVM_REQ_IOAPIC_EOI_EXIT KVM_ARCH_REQ(19)
74#define KVM_REQ_HV_RESET KVM_ARCH_REQ(20)
75#define KVM_REQ_HV_EXIT KVM_ARCH_REQ(21)
76#define KVM_REQ_HV_STIMER KVM_ARCH_REQ(22)
2860c4b1 77
cfec82cb
JR
78#define CR0_RESERVED_BITS \
79 (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
80 | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
81 | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
82
cfaa790a 83#define CR3_PCID_INVD BIT_64(63)
cfec82cb
JR
84#define CR4_RESERVED_BITS \
85 (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
86 | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
ad756a16 87 | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR | X86_CR4_PCIDE \
afcbf13f 88 | X86_CR4_OSXSAVE | X86_CR4_SMEP | X86_CR4_FSGSBASE \
fd8cb433 89 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_VMXE \
df9b1e03 90 | X86_CR4_SMAP | X86_CR4_PKE | X86_CR4_UMIP))
cfec82cb
JR
91
92#define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
93
94
cd6e8f87 95
cd6e8f87 96#define INVALID_PAGE (~(hpa_t)0)
dd180b3e
XG
97#define VALID_PAGE(x) ((x) != INVALID_PAGE)
98
cd6e8f87
ZX
99#define UNMAPPED_GVA (~(gpa_t)0)
100
ec04b260 101/* KVM Hugepage definitions for x86 */
04326caa 102#define KVM_NR_PAGE_SIZES 3
82855413
JR
103#define KVM_HPAGE_GFN_SHIFT(x) (((x) - 1) * 9)
104#define KVM_HPAGE_SHIFT(x) (PAGE_SHIFT + KVM_HPAGE_GFN_SHIFT(x))
ec04b260
JR
105#define KVM_HPAGE_SIZE(x) (1UL << KVM_HPAGE_SHIFT(x))
106#define KVM_HPAGE_MASK(x) (~(KVM_HPAGE_SIZE(x) - 1))
107#define KVM_PAGES_PER_HPAGE(x) (KVM_HPAGE_SIZE(x) / PAGE_SIZE)
05da4558 108
6d9d41e5
CD
109static inline gfn_t gfn_to_index(gfn_t gfn, gfn_t base_gfn, int level)
110{
111 /* KVM_HPAGE_GFN_SHIFT(PT_PAGE_TABLE_LEVEL) must be 0. */
112 return (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
113 (base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
114}
115
d657a98e 116#define KVM_PERMILLE_MMU_PAGES 20
ba0dc1e2 117#define KVM_MIN_ALLOC_MMU_PAGES 64UL
114df303 118#define KVM_MMU_HASH_SHIFT 12
1ae0a13d 119#define KVM_NUM_MMU_PAGES (1 << KVM_MMU_HASH_SHIFT)
d657a98e
ZX
120#define KVM_MIN_FREE_MMU_PAGES 5
121#define KVM_REFILL_PAGES 25
73c1160c 122#define KVM_MAX_CPUID_ENTRIES 80
0bed3b56 123#define KVM_NR_FIXED_MTRR_REGION 88
0d234daf 124#define KVM_NR_VAR_MTRR 8
d657a98e 125
af585b92
GN
126#define ASYNC_PF_PER_VCPU 64
127
5fdbf976 128enum kvm_reg {
2b3ccfa0
ZX
129 VCPU_REGS_RAX = 0,
130 VCPU_REGS_RCX = 1,
131 VCPU_REGS_RDX = 2,
132 VCPU_REGS_RBX = 3,
133 VCPU_REGS_RSP = 4,
134 VCPU_REGS_RBP = 5,
135 VCPU_REGS_RSI = 6,
136 VCPU_REGS_RDI = 7,
137#ifdef CONFIG_X86_64
138 VCPU_REGS_R8 = 8,
139 VCPU_REGS_R9 = 9,
140 VCPU_REGS_R10 = 10,
141 VCPU_REGS_R11 = 11,
142 VCPU_REGS_R12 = 12,
143 VCPU_REGS_R13 = 13,
144 VCPU_REGS_R14 = 14,
145 VCPU_REGS_R15 = 15,
146#endif
5fdbf976 147 VCPU_REGS_RIP,
2b3ccfa0
ZX
148 NR_VCPU_REGS
149};
150
6de4f3ad
AK
151enum kvm_reg_ex {
152 VCPU_EXREG_PDPTR = NR_VCPU_REGS,
aff48baa 153 VCPU_EXREG_CR3,
6de12732 154 VCPU_EXREG_RFLAGS,
2fb92db1 155 VCPU_EXREG_SEGMENTS,
6de4f3ad
AK
156};
157
2b3ccfa0 158enum {
81609e3e 159 VCPU_SREG_ES,
2b3ccfa0 160 VCPU_SREG_CS,
81609e3e 161 VCPU_SREG_SS,
2b3ccfa0 162 VCPU_SREG_DS,
2b3ccfa0
ZX
163 VCPU_SREG_FS,
164 VCPU_SREG_GS,
2b3ccfa0
ZX
165 VCPU_SREG_TR,
166 VCPU_SREG_LDTR,
167};
168
56e82318 169#include <asm/kvm_emulate.h>
2b3ccfa0 170
d657a98e
ZX
171#define KVM_NR_MEM_OBJS 40
172
42dbaa5a
JK
173#define KVM_NR_DB_REGS 4
174
175#define DR6_BD (1 << 13)
176#define DR6_BS (1 << 14)
a2812bb8 177#define DR6_BT (1 << 15)
6f43ed01
NA
178#define DR6_RTM (1 << 16)
179#define DR6_FIXED_1 0xfffe0ff0
180#define DR6_INIT 0xffff0ff0
181#define DR6_VOLATILE 0x0001e00f
42dbaa5a
JK
182
183#define DR7_BP_EN_MASK 0x000000ff
184#define DR7_GE (1 << 9)
185#define DR7_GD (1 << 13)
186#define DR7_FIXED_1 0x00000400
6f43ed01 187#define DR7_VOLATILE 0xffff2bff
42dbaa5a 188
c205fb7d
NA
189#define PFERR_PRESENT_BIT 0
190#define PFERR_WRITE_BIT 1
191#define PFERR_USER_BIT 2
192#define PFERR_RSVD_BIT 3
193#define PFERR_FETCH_BIT 4
be94f6b7 194#define PFERR_PK_BIT 5
14727754
TL
195#define PFERR_GUEST_FINAL_BIT 32
196#define PFERR_GUEST_PAGE_BIT 33
c205fb7d
NA
197
198#define PFERR_PRESENT_MASK (1U << PFERR_PRESENT_BIT)
199#define PFERR_WRITE_MASK (1U << PFERR_WRITE_BIT)
200#define PFERR_USER_MASK (1U << PFERR_USER_BIT)
201#define PFERR_RSVD_MASK (1U << PFERR_RSVD_BIT)
202#define PFERR_FETCH_MASK (1U << PFERR_FETCH_BIT)
be94f6b7 203#define PFERR_PK_MASK (1U << PFERR_PK_BIT)
14727754
TL
204#define PFERR_GUEST_FINAL_MASK (1ULL << PFERR_GUEST_FINAL_BIT)
205#define PFERR_GUEST_PAGE_MASK (1ULL << PFERR_GUEST_PAGE_BIT)
206
207#define PFERR_NESTED_GUEST_PAGE (PFERR_GUEST_PAGE_MASK | \
14727754
TL
208 PFERR_WRITE_MASK | \
209 PFERR_PRESENT_MASK)
c205fb7d 210
37f0e8fe
JS
211/*
212 * The mask used to denote special SPTEs, which can be either MMIO SPTEs or
213 * Access Tracking SPTEs. We use bit 62 instead of bit 63 to avoid conflicting
214 * with the SVE bit in EPT PTEs.
215 */
216#define SPTE_SPECIAL_MASK (1ULL << 62)
217
41383771
GN
218/* apic attention bits */
219#define KVM_APIC_CHECK_VAPIC 0
ae7a2a3f
MT
220/*
221 * The following bit is set with PV-EOI, unset on EOI.
222 * We detect PV-EOI changes by guest by comparing
223 * this bit with PV-EOI in guest memory.
224 * See the implementation in apic_update_pv_eoi.
225 */
226#define KVM_APIC_PV_EOI_PENDING 1
41383771 227
d84f1e07
FW
228struct kvm_kernel_irq_routing_entry;
229
d657a98e
ZX
230/*
231 * We don't want allocation failures within the mmu code, so we preallocate
232 * enough memory for a single page fault in a cache.
233 */
234struct kvm_mmu_memory_cache {
235 int nobjs;
236 void *objects[KVM_NR_MEM_OBJS];
237};
238
21ebbeda
XG
239/*
240 * the pages used as guest page table on soft mmu are tracked by
241 * kvm_memory_slot.arch.gfn_track which is 16 bits, so the role bits used
242 * by indirect shadow page can not be more than 15 bits.
243 *
244 * Currently, we used 14 bits that are @level, @cr4_pae, @quadrant, @access,
245 * @nxe, @cr0_wp, @smep_andnot_wp and @smap_andnot_wp.
246 */
d657a98e
ZX
247union kvm_mmu_page_role {
248 unsigned word;
249 struct {
7d76b4d3 250 unsigned level:4;
5b7e0102 251 unsigned cr4_pae:1;
7d76b4d3 252 unsigned quadrant:2;
f6e2c02b 253 unsigned direct:1;
7d76b4d3 254 unsigned access:3;
2e53d63a 255 unsigned invalid:1;
9645bb56 256 unsigned nxe:1;
3dbe1415 257 unsigned cr0_wp:1;
411c588d 258 unsigned smep_andnot_wp:1;
0be0226f 259 unsigned smap_andnot_wp:1;
ac8d57e5
PF
260 unsigned ad_disabled:1;
261 unsigned :7;
699023e2
PB
262
263 /*
264 * This is left at the top of the word so that
265 * kvm_memslots_for_spte_role can extract it with a
266 * simple shift. While there is room, give it a whole
267 * byte so it is also faster to load it from memory.
268 */
269 unsigned smm:8;
d657a98e
ZX
270 };
271};
272
018aabb5
TY
273struct kvm_rmap_head {
274 unsigned long val;
275};
276
d657a98e
ZX
277struct kvm_mmu_page {
278 struct list_head link;
279 struct hlist_node hash_link;
5bfdb235 280 bool lpage_disallowed; /* Can't be replaced by an equiv large page */
d657a98e
ZX
281
282 /*
283 * The following two entries are used to key the shadow page in the
284 * hash table.
285 */
286 gfn_t gfn;
287 union kvm_mmu_page_role role;
288
289 u64 *spt;
290 /* hold the gfn of each spte inside spt */
291 gfn_t *gfns;
4731d4c7 292 bool unsync;
0571d366 293 int root_count; /* Currently serving as active root */
60c8aec6 294 unsigned int unsync_children;
018aabb5 295 struct kvm_rmap_head parent_ptes; /* rmap pointers to parent sptes */
f6f8adee
XG
296
297 /* The page is obsolete if mmu_valid_gen != kvm->arch.mmu_valid_gen. */
5304b8d3 298 unsigned long mmu_valid_gen;
f6f8adee 299
0074ff63 300 DECLARE_BITMAP(unsync_child_bitmap, 512);
c2a2ac2b
XG
301
302#ifdef CONFIG_X86_32
accaefe0
XG
303 /*
304 * Used out of the mmu-lock to avoid reading spte values while an
305 * update is in progress; see the comments in __get_spte_lockless().
306 */
c2a2ac2b
XG
307 int clear_spte_count;
308#endif
309
0cbf8e43 310 /* Number of writes since the last time traversal visited this page. */
e5691a81 311 atomic_t write_flooding_count;
d657a98e
ZX
312};
313
1c08364c
AK
314struct kvm_pio_request {
315 unsigned long count;
1c08364c
AK
316 int in;
317 int port;
318 int size;
1c08364c
AK
319};
320
855feb67 321#define PT64_ROOT_MAX_LEVEL 5
2a7266a8 322
a0a64f50 323struct rsvd_bits_validate {
2a7266a8 324 u64 rsvd_bits_mask[2][PT64_ROOT_MAX_LEVEL];
a0a64f50
XG
325 u64 bad_mt_xwr;
326};
327
d657a98e 328/*
855feb67
YZ
329 * x86 supports 4 paging modes (5-level 64-bit, 4-level 64-bit, 3-level 32-bit,
330 * and 2-level 32-bit). The kvm_mmu structure abstracts the details of the
331 * current mmu mode.
d657a98e
ZX
332 */
333struct kvm_mmu {
f43addd4 334 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long root);
5777ed34 335 unsigned long (*get_cr3)(struct kvm_vcpu *vcpu);
e4e517b4 336 u64 (*get_pdptr)(struct kvm_vcpu *vcpu, int index);
78b2c54a
XG
337 int (*page_fault)(struct kvm_vcpu *vcpu, gva_t gva, u32 err,
338 bool prefault);
6389ee94
AK
339 void (*inject_page_fault)(struct kvm_vcpu *vcpu,
340 struct x86_exception *fault);
1871c602 341 gpa_t (*gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t gva, u32 access,
ab9ae313 342 struct x86_exception *exception);
54987b7a
PB
343 gpa_t (*translate_gpa)(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
344 struct x86_exception *exception);
e8bc217a 345 int (*sync_page)(struct kvm_vcpu *vcpu,
a4a8e6f7 346 struct kvm_mmu_page *sp);
a7052897 347 void (*invlpg)(struct kvm_vcpu *vcpu, gva_t gva);
0f53b5b1 348 void (*update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
7c562522 349 u64 *spte, const void *pte);
d657a98e 350 hpa_t root_hpa;
a770f6f2 351 union kvm_mmu_page_role base_role;
ae1e2d10
PB
352 u8 root_level;
353 u8 shadow_root_level;
354 u8 ept_ad;
c5a78f2b 355 bool direct_map;
d657a98e 356
97d64b78
AK
357 /*
358 * Bitmap; bit set = permission fault
359 * Byte index: page fault error code [4:1]
360 * Bit index: pte permissions in ACC_* format
361 */
362 u8 permissions[16];
363
2d344105
HH
364 /*
365 * The pkru_mask indicates if protection key checks are needed. It
366 * consists of 16 domains indexed by page fault error code bits [4:1],
367 * with PFEC.RSVD replaced by ACC_USER_MASK from the page tables.
368 * Each domain has 2 bits which are ANDed with AD and WD from PKRU.
369 */
370 u32 pkru_mask;
371
d657a98e 372 u64 *pae_root;
81407ca5 373 u64 *lm_root;
c258b62b
XG
374
375 /*
376 * check zero bits on shadow page table entries, these
377 * bits include not only hardware reserved bits but also
378 * the bits spte never used.
379 */
380 struct rsvd_bits_validate shadow_zero_check;
381
a0a64f50 382 struct rsvd_bits_validate guest_rsvd_check;
ff03a073 383
6bb69c9b
PB
384 /* Can have large pages at levels 2..last_nonleaf_level-1. */
385 u8 last_nonleaf_level;
6fd01b71 386
2d48a985
JR
387 bool nx;
388
ff03a073 389 u64 pdptrs[4]; /* pae */
d657a98e
ZX
390};
391
f5132b01
GN
392enum pmc_type {
393 KVM_PMC_GP = 0,
394 KVM_PMC_FIXED,
395};
396
397struct kvm_pmc {
398 enum pmc_type type;
399 u8 idx;
400 u64 counter;
401 u64 eventsel;
402 struct perf_event *perf_event;
403 struct kvm_vcpu *vcpu;
404};
405
406struct kvm_pmu {
407 unsigned nr_arch_gp_counters;
408 unsigned nr_arch_fixed_counters;
409 unsigned available_event_types;
410 u64 fixed_ctr_ctrl;
411 u64 global_ctrl;
412 u64 global_status;
413 u64 global_ovf_ctrl;
414 u64 counter_bitmask[2];
415 u64 global_ctrl_mask;
103af0a9 416 u64 reserved_bits;
f5132b01 417 u8 version;
15c7ad51
RR
418 struct kvm_pmc gp_counters[INTEL_PMC_MAX_GENERIC];
419 struct kvm_pmc fixed_counters[INTEL_PMC_MAX_FIXED];
f5132b01
GN
420 struct irq_work irq_work;
421 u64 reprogram_pmi;
422};
423
25462f7f
WH
424struct kvm_pmu_ops;
425
360b948d
PB
426enum {
427 KVM_DEBUGREG_BP_ENABLED = 1,
c77fb5fe 428 KVM_DEBUGREG_WONT_EXIT = 2,
ae561ede 429 KVM_DEBUGREG_RELOAD = 4,
360b948d
PB
430};
431
86fd5270
XG
432struct kvm_mtrr_range {
433 u64 base;
434 u64 mask;
19efffa2 435 struct list_head node;
86fd5270
XG
436};
437
70109e7d 438struct kvm_mtrr {
86fd5270 439 struct kvm_mtrr_range var_ranges[KVM_NR_VAR_MTRR];
70109e7d 440 mtrr_type fixed_ranges[KVM_NR_FIXED_MTRR_REGION];
10fac2dc 441 u64 deftype;
19efffa2
XG
442
443 struct list_head head;
70109e7d
XG
444};
445
1f4b34f8
AS
446/* Hyper-V SynIC timer */
447struct kvm_vcpu_hv_stimer {
448 struct hrtimer timer;
449 int index;
450 u64 config;
451 u64 count;
452 u64 exp_time;
453 struct hv_message msg;
454 bool msg_pending;
455};
456
5c919412
AS
457/* Hyper-V synthetic interrupt controller (SynIC)*/
458struct kvm_vcpu_hv_synic {
459 u64 version;
460 u64 control;
461 u64 msg_page;
462 u64 evt_page;
463 atomic64_t sint[HV_SYNIC_SINT_COUNT];
464 atomic_t sint_to_gsi[HV_SYNIC_SINT_COUNT];
465 DECLARE_BITMAP(auto_eoi_bitmap, 256);
466 DECLARE_BITMAP(vec_bitmap, 256);
467 bool active;
efc479e6 468 bool dont_zero_synic_pages;
5c919412
AS
469};
470
e83d5887
AS
471/* Hyper-V per vcpu emulation context */
472struct kvm_vcpu_hv {
d3457c87 473 u32 vp_index;
e83d5887 474 u64 hv_vapic;
9eec50b8 475 s64 runtime_offset;
5c919412 476 struct kvm_vcpu_hv_synic synic;
db397571 477 struct kvm_hyperv_exit exit;
1f4b34f8
AS
478 struct kvm_vcpu_hv_stimer stimer[HV_SYNIC_STIMER_COUNT];
479 DECLARE_BITMAP(stimer_pending_bitmap, HV_SYNIC_STIMER_COUNT);
e83d5887
AS
480};
481
ad312c7c 482struct kvm_vcpu_arch {
5fdbf976
MT
483 /*
484 * rip and regs accesses must go through
485 * kvm_{register,rip}_{read,write} functions.
486 */
487 unsigned long regs[NR_VCPU_REGS];
488 u32 regs_avail;
489 u32 regs_dirty;
34c16eec
ZX
490
491 unsigned long cr0;
e8467fda 492 unsigned long cr0_guest_owned_bits;
34c16eec
ZX
493 unsigned long cr2;
494 unsigned long cr3;
495 unsigned long cr4;
fc78f519 496 unsigned long cr4_guest_owned_bits;
34c16eec 497 unsigned long cr8;
b9dd21e1 498 u32 pkru;
1371d904 499 u32 hflags;
f6801dff 500 u64 efer;
34c16eec
ZX
501 u64 apic_base;
502 struct kvm_lapic *apic; /* kernel irqchip context */
d62caabb 503 bool apicv_active;
6308630b 504 DECLARE_BITMAP(ioapic_handled_vectors, 256);
41383771 505 unsigned long apic_attention;
e1035715 506 int32_t apic_arb_prio;
34c16eec 507 int mp_state;
34c16eec 508 u64 ia32_misc_enable_msr;
64d60670 509 u64 smbase;
b209749f 510 bool tpr_access_reporting;
20300099 511 u64 ia32_xss;
2033c674 512 u64 microcode_version;
a2e645d9 513 u64 arch_capabilities;
34c16eec 514
14dfe855
JR
515 /*
516 * Paging state of the vcpu
517 *
518 * If the vcpu runs in guest mode with two level paging this still saves
519 * the paging mode of the l1 guest. This context is always used to
520 * handle faults.
521 */
34c16eec 522 struct kvm_mmu mmu;
8df25a32 523
6539e738
JR
524 /*
525 * Paging state of an L2 guest (used for nested npt)
526 *
527 * This context will save all necessary information to walk page tables
528 * of the an L2 guest. This context is only initialized for page table
529 * walking and not for faulting since we never handle l2 page faults on
530 * the host.
531 */
532 struct kvm_mmu nested_mmu;
533
14dfe855
JR
534 /*
535 * Pointer to the mmu context currently used for
536 * gva_to_gpa translations.
537 */
538 struct kvm_mmu *walk_mmu;
539
53c07b18 540 struct kvm_mmu_memory_cache mmu_pte_list_desc_cache;
34c16eec
ZX
541 struct kvm_mmu_memory_cache mmu_page_cache;
542 struct kvm_mmu_memory_cache mmu_page_header_cache;
543
f775b13e
RR
544 /*
545 * QEMU userspace and the guest each have their own FPU state.
546 * In vcpu_run, we switch between the user and guest FPU contexts.
547 * While running a VCPU, the VCPU thread will have the guest FPU
548 * context.
549 *
550 * Note that while the PKRU state lives inside the fpu registers,
551 * it is switched out separately at VMENTER and VMEXIT time. The
552 * "guest_fpu" state here contains the guest FPU context, with the
553 * host PRKU bits.
554 */
555 struct fpu user_fpu;
98918833 556 struct fpu guest_fpu;
f775b13e 557
2acf923e 558 u64 xcr0;
d7876f1b 559 u64 guest_supported_xcr0;
4344ee98 560 u32 guest_xstate_size;
34c16eec 561
34c16eec
ZX
562 struct kvm_pio_request pio;
563 void *pio_data;
564
66fd3f7f
GN
565 u8 event_exit_inst_len;
566
298101da
AK
567 struct kvm_queued_exception {
568 bool pending;
664f8e26 569 bool injected;
298101da
AK
570 bool has_error_code;
571 u8 nr;
572 u32 error_code;
adfe20fb 573 u8 nested_apf;
298101da
AK
574 } exception;
575
937a7eae
AK
576 struct kvm_queued_interrupt {
577 bool pending;
66fd3f7f 578 bool soft;
937a7eae
AK
579 u8 nr;
580 } interrupt;
581
34c16eec
ZX
582 int halt_request; /* real mode on Intel only */
583
584 int cpuid_nent;
07716717 585 struct kvm_cpuid_entry2 cpuid_entries[KVM_MAX_CPUID_ENTRIES];
5a4f55cd
EK
586
587 int maxphyaddr;
588
34c16eec
ZX
589 /* emulate context */
590
591 struct x86_emulate_ctxt emulate_ctxt;
7ae441ea
GN
592 bool emulate_regs_need_sync_to_vcpu;
593 bool emulate_regs_need_sync_from_vcpu;
716d51ab 594 int (*complete_userspace_io)(struct kvm_vcpu *vcpu);
18068523
GOC
595
596 gpa_t time;
50d0a0f9 597 struct pvclock_vcpu_time_info hv_clock;
e48672fa 598 unsigned int hw_tsc_khz;
0b79459b
AH
599 struct gfn_to_hva_cache pv_time;
600 bool pv_time_enabled;
51d59c6b
MT
601 /* set guest stopped flag in pvclock flags field */
602 bool pvclock_set_guest_stopped_request;
c9aaa895
GC
603
604 struct {
605 u64 msr_val;
606 u64 last_steal;
c9aaa895
GC
607 struct gfn_to_hva_cache stime;
608 struct kvm_steal_time steal;
609 } st;
610
a545ab6a 611 u64 tsc_offset;
1d5f066e 612 u64 last_guest_tsc;
6f526ec5 613 u64 last_host_tsc;
0dd6a6ed 614 u64 tsc_offset_adjustment;
e26101b1
ZA
615 u64 this_tsc_nsec;
616 u64 this_tsc_write;
0d3da0d2 617 u64 this_tsc_generation;
c285545f 618 bool tsc_catchup;
cc578287
ZA
619 bool tsc_always_catchup;
620 s8 virtual_tsc_shift;
621 u32 virtual_tsc_mult;
622 u32 virtual_tsc_khz;
ba904635 623 s64 ia32_tsc_adjust_msr;
ad721883 624 u64 tsc_scaling_ratio;
3419ffc8 625
7460fb4a
AK
626 atomic_t nmi_queued; /* unprocessed asynchronous NMIs */
627 unsigned nmi_pending; /* NMI queued after currently running handler */
628 bool nmi_injected; /* Trying to inject an NMI this entry */
f077825a 629 bool smi_pending; /* SMI queued after currently running handler */
9ba075a6 630
70109e7d 631 struct kvm_mtrr mtrr_state;
7cb060a9 632 u64 pat;
42dbaa5a 633
360b948d 634 unsigned switch_db_regs;
42dbaa5a
JK
635 unsigned long db[KVM_NR_DB_REGS];
636 unsigned long dr6;
637 unsigned long dr7;
638 unsigned long eff_db[KVM_NR_DB_REGS];
c8639010 639 unsigned long guest_debug_dr7;
db2336a8
KH
640 u64 msr_platform_info;
641 u64 msr_misc_features_enables;
890ca9ae
HY
642
643 u64 mcg_cap;
644 u64 mcg_status;
645 u64 mcg_ctl;
c45dcc71 646 u64 mcg_ext_ctl;
890ca9ae 647 u64 *mce_banks;
94fe45da 648
bebb106a
XG
649 /* Cache MMIO info */
650 u64 mmio_gva;
651 unsigned access;
652 gfn_t mmio_gfn;
56f17dd3 653 u64 mmio_gen;
bebb106a 654
f5132b01
GN
655 struct kvm_pmu pmu;
656
94fe45da 657 /* used for guest single stepping over the given code position */
94fe45da 658 unsigned long singlestep_rip;
f92653ee 659
e83d5887 660 struct kvm_vcpu_hv hyperv;
f5f48ee1
SY
661
662 cpumask_var_t wbinvd_dirty_mask;
af585b92 663
1cb3f3ae
XG
664 unsigned long last_retry_eip;
665 unsigned long last_retry_addr;
666
af585b92
GN
667 struct {
668 bool halted;
669 gfn_t gfns[roundup_pow_of_two(ASYNC_PF_PER_VCPU)];
344d9588
GN
670 struct gfn_to_hva_cache data;
671 u64 msr_val;
7c90705b 672 u32 id;
6adba527 673 bool send_user_only;
1261bfa3 674 u32 host_apf_reason;
adfe20fb 675 unsigned long nested_apf_token;
52a5c155 676 bool delivery_as_pf_vmexit;
af585b92 677 } apf;
2b036c6b
BO
678
679 /* OSVW MSRs (AMD only) */
680 struct {
681 u64 length;
682 u64 status;
683 } osvw;
ae7a2a3f
MT
684
685 struct {
686 u64 msr_val;
687 struct gfn_to_hva_cache data;
688 } pv_eoi;
93c05d3e
XG
689
690 /*
691 * Indicate whether the access faults on its page table in guest
692 * which is set when fix page fault and used to detect unhandeable
693 * instruction.
694 */
695 bool write_fault_to_shadow_pgtable;
25d92081
YZ
696
697 /* set at EPT violation at this point */
698 unsigned long exit_qualification;
6aef266c
SV
699
700 /* pv related host specific info */
701 struct {
702 bool pv_unhalted;
703 } pv;
7543a635
SR
704
705 int pending_ioapic_eoi;
1c1a9ce9 706 int pending_external_vector;
0f89b207 707
618232e2 708 /* GPA available */
0f89b207 709 bool gpa_available;
618232e2 710 gpa_t gpa_val;
de63ad4c
LM
711
712 /* be preempted when it's in kernel-mode(cpl=0) */
713 bool preempted_in_kernel;
f0ace387
PB
714
715 /* Flush the L1 Data cache for L1TF mitigation on VMENTER */
716 bool l1tf_flush_l1d;
34c16eec
ZX
717};
718
db3fe4eb 719struct kvm_lpage_info {
92f94f1e 720 int disallow_lpage;
db3fe4eb
TY
721};
722
723struct kvm_arch_memory_slot {
018aabb5 724 struct kvm_rmap_head *rmap[KVM_NR_PAGE_SIZES];
db3fe4eb 725 struct kvm_lpage_info *lpage_info[KVM_NR_PAGE_SIZES - 1];
21ebbeda 726 unsigned short *gfn_track[KVM_PAGE_TRACK_MAX];
db3fe4eb
TY
727};
728
3548a259
RK
729/*
730 * We use as the mode the number of bits allocated in the LDR for the
731 * logical processor ID. It happens that these are all powers of two.
732 * This makes it is very easy to detect cases where the APICs are
733 * configured for multiple modes; in that case, we cannot use the map and
734 * hence cannot use kvm_irq_delivery_to_apic_fast either.
735 */
736#define KVM_APIC_MODE_XAPIC_CLUSTER 4
737#define KVM_APIC_MODE_XAPIC_FLAT 8
738#define KVM_APIC_MODE_X2APIC 16
739
1e08ec4a
GN
740struct kvm_apic_map {
741 struct rcu_head rcu;
3548a259 742 u8 mode;
0ca52e7b 743 u32 max_apic_id;
e45115b6
RK
744 union {
745 struct kvm_lapic *xapic_flat_map[8];
746 struct kvm_lapic *xapic_cluster_map[16][4];
747 };
0ca52e7b 748 struct kvm_lapic *phys_map[];
1e08ec4a
GN
749};
750
e83d5887
AS
751/* Hyper-V emulation context */
752struct kvm_hv {
3f5ad8be 753 struct mutex hv_lock;
e83d5887
AS
754 u64 hv_guest_os_id;
755 u64 hv_hypercall;
756 u64 hv_tsc_page;
e7d9513b
AS
757
758 /* Hyper-v based guest crash (NT kernel bugcheck) parameters */
759 u64 hv_crash_param[HV_X64_MSR_CRASH_PARAMS];
760 u64 hv_crash_ctl;
095cf55d
PB
761
762 HV_REFERENCE_TSC_PAGE tsc_ref;
e83d5887
AS
763};
764
49776faf
RK
765enum kvm_irqchip_mode {
766 KVM_IRQCHIP_NONE,
767 KVM_IRQCHIP_KERNEL, /* created with KVM_CREATE_IRQCHIP */
768 KVM_IRQCHIP_SPLIT, /* created with KVM_CAP_SPLIT_IRQCHIP */
769};
770
fef9cce0 771struct kvm_arch {
ba0dc1e2
BG
772 unsigned long n_used_mmu_pages;
773 unsigned long n_requested_mmu_pages;
774 unsigned long n_max_mmu_pages;
332b207d 775 unsigned int indirect_shadow_pages;
5304b8d3 776 unsigned long mmu_valid_gen;
f05e70ac
ZX
777 struct hlist_head mmu_page_hash[KVM_NUM_MMU_PAGES];
778 /*
779 * Hash table of struct kvm_mmu_page.
780 */
781 struct list_head active_mmu_pages;
365c8868 782 struct list_head zapped_obsolete_pages;
13d268ca 783 struct kvm_page_track_notifier_node mmu_sp_tracker;
0eb05bf2 784 struct kvm_page_track_notifier_head track_notifier_head;
365c8868 785
4d5c5d0f 786 struct list_head assigned_dev_head;
19de40a8 787 struct iommu_domain *iommu_domain;
d96eb2c6 788 bool iommu_noncoherent;
e0f0bbc5
AW
789#define __KVM_HAVE_ARCH_NONCOHERENT_DMA
790 atomic_t noncoherent_dma_count;
5544eb9b
PB
791#define __KVM_HAVE_ARCH_ASSIGNED_DEVICE
792 atomic_t assigned_device_count;
d7deeeb0
ZX
793 struct kvm_pic *vpic;
794 struct kvm_ioapic *vioapic;
7837699f 795 struct kvm_pit *vpit;
42720138 796 atomic_t vapics_in_nmi_mode;
1e08ec4a
GN
797 struct mutex apic_map_lock;
798 struct kvm_apic_map *apic_map;
bfc6d222 799
bfc6d222 800 unsigned int tss_addr;
c24ae0dc 801 bool apic_access_page_done;
18068523
GOC
802
803 gpa_t wall_clock;
b7ebfb05 804
b7ebfb05 805 bool ept_identity_pagetable_done;
b927a3ce 806 gpa_t ept_identity_map_addr;
5550af4d
SY
807
808 unsigned long irq_sources_bitmap;
afbcf7ab 809 s64 kvmclock_offset;
038f8c11 810 raw_spinlock_t tsc_write_lock;
f38e098f 811 u64 last_tsc_nsec;
f38e098f 812 u64 last_tsc_write;
5d3cb0f6 813 u32 last_tsc_khz;
e26101b1
ZA
814 u64 cur_tsc_nsec;
815 u64 cur_tsc_write;
816 u64 cur_tsc_offset;
0d3da0d2 817 u64 cur_tsc_generation;
b48aa97e 818 int nr_vcpus_matched_tsc;
ffde22ac 819
d828199e
MT
820 spinlock_t pvclock_gtod_sync_lock;
821 bool use_master_clock;
822 u64 master_kernel_ns;
a5a1d1c2 823 u64 master_cycle_now;
7e44e449 824 struct delayed_work kvmclock_update_work;
332967a3 825 struct delayed_work kvmclock_sync_work;
d828199e 826
ffde22ac 827 struct kvm_xen_hvm_config xen_hvm_config;
55cd8e5a 828
6ef768fa
PB
829 /* reads protected by irq_srcu, writes by irq_lock */
830 struct hlist_head mask_notifier_list;
831
e83d5887 832 struct kvm_hv hyperv;
b034cf01
XG
833
834 #ifdef CONFIG_KVM_MMU_AUDIT
835 int audit_point;
836 #endif
54750f2c 837
a826faf1 838 bool backwards_tsc_observed;
54750f2c 839 bool boot_vcpu_runs_old_kvmclock;
d71ba788 840 u32 bsp_vcpu_id;
90de4a18
NA
841
842 u64 disabled_quirks;
49df6397 843
49776faf 844 enum kvm_irqchip_mode irqchip_mode;
b053b2ae 845 u8 nr_reserved_ioapic_pins;
52004014
FW
846
847 bool disabled_lapic_found;
44a95dae
SS
848
849 /* Struct members for AVIC */
5ea11f2b 850 u32 avic_vm_id;
18f40c53 851 u32 ldr_mode;
44a95dae
SS
852 struct page *avic_logical_id_table_page;
853 struct page *avic_physical_id_table_page;
5881f737 854 struct hlist_node hnode;
37131313
RK
855
856 bool x2apic_format;
c519265f 857 bool x2apic_broadcast_quirk_disabled;
d69fb81f
ZX
858};
859
0711456c 860struct kvm_vm_stat {
8a7e75d4
SJS
861 ulong mmu_shadow_zapped;
862 ulong mmu_pte_write;
863 ulong mmu_pte_updated;
864 ulong mmu_pde_zapped;
865 ulong mmu_flooded;
866 ulong mmu_recycled;
867 ulong mmu_cache_miss;
868 ulong mmu_unsync;
869 ulong remote_tlb_flush;
870 ulong lpages;
5bfdb235 871 ulong nx_lpage_splits;
f3414bc7 872 ulong max_mmu_page_hash_collisions;
0711456c
ZX
873};
874
77b4c255 875struct kvm_vcpu_stat {
8a7e75d4
SJS
876 u64 pf_fixed;
877 u64 pf_guest;
878 u64 tlb_flush;
879 u64 invlpg;
880
881 u64 exits;
882 u64 io_exits;
883 u64 mmio_exits;
884 u64 signal_exits;
885 u64 irq_window_exits;
886 u64 nmi_window_exits;
f0ace387 887 u64 l1d_flush;
8a7e75d4
SJS
888 u64 halt_exits;
889 u64 halt_successful_poll;
890 u64 halt_attempted_poll;
891 u64 halt_poll_invalid;
892 u64 halt_wakeup;
893 u64 request_irq_exits;
894 u64 irq_exits;
895 u64 host_state_reload;
896 u64 efer_reload;
897 u64 fpu_reload;
898 u64 insn_emulation;
899 u64 insn_emulation_fail;
900 u64 hypercalls;
901 u64 irq_injections;
902 u64 nmi_injections;
0f1e261e 903 u64 req_event;
77b4c255 904};
ad312c7c 905
8a76d7f2
JR
906struct x86_instruction_info;
907
8fe8ab46
WA
908struct msr_data {
909 bool host_initiated;
910 u32 index;
911 u64 data;
912};
913
cb5281a5
PB
914struct kvm_lapic_irq {
915 u32 vector;
b7cb2231
PB
916 u16 delivery_mode;
917 u16 dest_mode;
918 bool level;
919 u16 trig_mode;
cb5281a5
PB
920 u32 shorthand;
921 u32 dest_id;
93bbf0b8 922 bool msi_redir_hint;
cb5281a5
PB
923};
924
ea4a5ff8
ZX
925struct kvm_x86_ops {
926 int (*cpu_has_kvm_support)(void); /* __init */
927 int (*disabled_by_bios)(void); /* __init */
13a34e06
RK
928 int (*hardware_enable)(void);
929 void (*hardware_disable)(void);
ea4a5ff8
ZX
930 void (*check_processor_compatibility)(void *rtn);
931 int (*hardware_setup)(void); /* __init */
932 void (*hardware_unsetup)(void); /* __exit */
774ead3a 933 bool (*cpu_has_accelerated_tpr)(void);
4d5c8a07 934 bool (*has_emulated_msr)(int index);
0e851880 935 void (*cpuid_update)(struct kvm_vcpu *vcpu);
ea4a5ff8 936
03543133
SS
937 int (*vm_init)(struct kvm *kvm);
938 void (*vm_destroy)(struct kvm *kvm);
939
ea4a5ff8
ZX
940 /* Create, but do not attach this VCPU */
941 struct kvm_vcpu *(*vcpu_create)(struct kvm *kvm, unsigned id);
942 void (*vcpu_free)(struct kvm_vcpu *vcpu);
d28bc9dd 943 void (*vcpu_reset)(struct kvm_vcpu *vcpu, bool init_event);
ea4a5ff8
ZX
944
945 void (*prepare_guest_switch)(struct kvm_vcpu *vcpu);
946 void (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
947 void (*vcpu_put)(struct kvm_vcpu *vcpu);
ea4a5ff8 948
a96036b8 949 void (*update_bp_intercept)(struct kvm_vcpu *vcpu);
609e36d3 950 int (*get_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 951 int (*set_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
ea4a5ff8
ZX
952 u64 (*get_segment_base)(struct kvm_vcpu *vcpu, int seg);
953 void (*get_segment)(struct kvm_vcpu *vcpu,
954 struct kvm_segment *var, int seg);
2e4d2653 955 int (*get_cpl)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
956 void (*set_segment)(struct kvm_vcpu *vcpu,
957 struct kvm_segment *var, int seg);
958 void (*get_cs_db_l_bits)(struct kvm_vcpu *vcpu, int *db, int *l);
e8467fda 959 void (*decache_cr0_guest_bits)(struct kvm_vcpu *vcpu);
aff48baa 960 void (*decache_cr3)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
961 void (*decache_cr4_guest_bits)(struct kvm_vcpu *vcpu);
962 void (*set_cr0)(struct kvm_vcpu *vcpu, unsigned long cr0);
963 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
5e1746d6 964 int (*set_cr4)(struct kvm_vcpu *vcpu, unsigned long cr4);
ea4a5ff8 965 void (*set_efer)(struct kvm_vcpu *vcpu, u64 efer);
89a27f4d
GN
966 void (*get_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
967 void (*set_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
968 void (*get_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
969 void (*set_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
73aaf249
JK
970 u64 (*get_dr6)(struct kvm_vcpu *vcpu);
971 void (*set_dr6)(struct kvm_vcpu *vcpu, unsigned long value);
c77fb5fe 972 void (*sync_dirty_debug_regs)(struct kvm_vcpu *vcpu);
020df079 973 void (*set_dr7)(struct kvm_vcpu *vcpu, unsigned long value);
5fdbf976 974 void (*cache_reg)(struct kvm_vcpu *vcpu, enum kvm_reg reg);
ea4a5ff8
ZX
975 unsigned long (*get_rflags)(struct kvm_vcpu *vcpu);
976 void (*set_rflags)(struct kvm_vcpu *vcpu, unsigned long rflags);
977
978 void (*tlb_flush)(struct kvm_vcpu *vcpu);
ea4a5ff8 979
851ba692
AK
980 void (*run)(struct kvm_vcpu *vcpu);
981 int (*handle_exit)(struct kvm_vcpu *vcpu);
ea4a5ff8 982 void (*skip_emulated_instruction)(struct kvm_vcpu *vcpu);
2809f5d2 983 void (*set_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
37ccdcbe 984 u32 (*get_interrupt_shadow)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
985 void (*patch_hypercall)(struct kvm_vcpu *vcpu,
986 unsigned char *hypercall_addr);
66fd3f7f 987 void (*set_irq)(struct kvm_vcpu *vcpu);
95ba8273 988 void (*set_nmi)(struct kvm_vcpu *vcpu);
cfcd20e5 989 void (*queue_exception)(struct kvm_vcpu *vcpu);
b463a6f7 990 void (*cancel_injection)(struct kvm_vcpu *vcpu);
78646121 991 int (*interrupt_allowed)(struct kvm_vcpu *vcpu);
95ba8273 992 int (*nmi_allowed)(struct kvm_vcpu *vcpu);
3cfc3092
JK
993 bool (*get_nmi_mask)(struct kvm_vcpu *vcpu);
994 void (*set_nmi_mask)(struct kvm_vcpu *vcpu, bool masked);
c9a7953f
JK
995 void (*enable_nmi_window)(struct kvm_vcpu *vcpu);
996 void (*enable_irq_window)(struct kvm_vcpu *vcpu);
95ba8273 997 void (*update_cr8_intercept)(struct kvm_vcpu *vcpu, int tpr, int irr);
b2a05fef 998 bool (*get_enable_apicv)(struct kvm_vcpu *vcpu);
d62caabb 999 void (*refresh_apicv_exec_ctrl)(struct kvm_vcpu *vcpu);
c7c9c56c 1000 void (*hwapic_irr_update)(struct kvm_vcpu *vcpu, int max_irr);
67c9dddc 1001 void (*hwapic_isr_update)(struct kvm_vcpu *vcpu, int isr);
6308630b 1002 void (*load_eoi_exitmap)(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap);
8d14695f 1003 void (*set_virtual_x2apic_mode)(struct kvm_vcpu *vcpu, bool set);
4256f43f 1004 void (*set_apic_access_page_addr)(struct kvm_vcpu *vcpu, hpa_t hpa);
a20ed54d 1005 void (*deliver_posted_interrupt)(struct kvm_vcpu *vcpu, int vector);
76dfafd5 1006 int (*sync_pir_to_irr)(struct kvm_vcpu *vcpu);
ea4a5ff8 1007 int (*set_tss_addr)(struct kvm *kvm, unsigned int addr);
855feb67 1008 int (*get_tdp_level)(struct kvm_vcpu *vcpu);
4b12f0de 1009 u64 (*get_mt_mask)(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio);
17cc3935 1010 int (*get_lpage_level)(void);
4e47c7a6 1011 bool (*rdtscp_supported)(void);
ad756a16 1012 bool (*invpcid_supported)(void);
344f414f 1013
1c97f0a0
JR
1014 void (*set_tdp_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
1015
d4330ef2
JR
1016 void (*set_supported_cpuid)(u32 func, struct kvm_cpuid_entry2 *entry);
1017
f5f48ee1
SY
1018 bool (*has_wbinvd_exit)(void);
1019
f7f5542f 1020 u64 (*read_l1_tsc_offset)(struct kvm_vcpu *vcpu);
7cb0f5cc
LS
1021 /* Returns actual tsc_offset set in active VMCS */
1022 u64 (*write_l1_tsc_offset)(struct kvm_vcpu *vcpu, u64 offset);
99e3e30a 1023
586f9607 1024 void (*get_exit_info)(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2);
8a76d7f2
JR
1025
1026 int (*check_intercept)(struct kvm_vcpu *vcpu,
1027 struct x86_instruction_info *info,
1028 enum x86_intercept_stage stage);
a547c6db 1029 void (*handle_external_intr)(struct kvm_vcpu *vcpu);
da8999d3 1030 bool (*mpx_supported)(void);
55412b2e 1031 bool (*xsaves_supported)(void);
b6b8a145
JK
1032
1033 int (*check_nested_events)(struct kvm_vcpu *vcpu, bool external_intr);
ae97a3b8
RK
1034
1035 void (*sched_in)(struct kvm_vcpu *kvm, int cpu);
88178fd4
KH
1036
1037 /*
1038 * Arch-specific dirty logging hooks. These hooks are only supposed to
1039 * be valid if the specific arch has hardware-accelerated dirty logging
1040 * mechanism. Currently only for PML on VMX.
1041 *
1042 * - slot_enable_log_dirty:
1043 * called when enabling log dirty mode for the slot.
1044 * - slot_disable_log_dirty:
1045 * called when disabling log dirty mode for the slot.
1046 * also called when slot is created with log dirty disabled.
1047 * - flush_log_dirty:
1048 * called before reporting dirty_bitmap to userspace.
1049 * - enable_log_dirty_pt_masked:
1050 * called when reenabling log dirty for the GFNs in the mask after
1051 * corresponding bits are cleared in slot->dirty_bitmap.
1052 */
1053 void (*slot_enable_log_dirty)(struct kvm *kvm,
1054 struct kvm_memory_slot *slot);
1055 void (*slot_disable_log_dirty)(struct kvm *kvm,
1056 struct kvm_memory_slot *slot);
1057 void (*flush_log_dirty)(struct kvm *kvm);
1058 void (*enable_log_dirty_pt_masked)(struct kvm *kvm,
1059 struct kvm_memory_slot *slot,
1060 gfn_t offset, unsigned long mask);
bab4165e
BD
1061 int (*write_log_dirty)(struct kvm_vcpu *vcpu);
1062
25462f7f
WH
1063 /* pmu operations of sub-arch */
1064 const struct kvm_pmu_ops *pmu_ops;
efc64404 1065
bf9f6ac8
FW
1066 /*
1067 * Architecture specific hooks for vCPU blocking due to
1068 * HLT instruction.
1069 * Returns for .pre_block():
1070 * - 0 means continue to block the vCPU.
1071 * - 1 means we cannot block the vCPU since some event
1072 * happens during this period, such as, 'ON' bit in
1073 * posted-interrupts descriptor is set.
1074 */
1075 int (*pre_block)(struct kvm_vcpu *vcpu);
1076 void (*post_block)(struct kvm_vcpu *vcpu);
d1ed092f
SS
1077
1078 void (*vcpu_blocking)(struct kvm_vcpu *vcpu);
1079 void (*vcpu_unblocking)(struct kvm_vcpu *vcpu);
1080
efc64404
FW
1081 int (*update_pi_irte)(struct kvm *kvm, unsigned int host_irq,
1082 uint32_t guest_irq, bool set);
be8ca170 1083 void (*apicv_post_state_restore)(struct kvm_vcpu *vcpu);
050ee5a5 1084 bool (*dy_apicv_has_pending_interrupt)(struct kvm_vcpu *vcpu);
ce7a058a
YJ
1085
1086 int (*set_hv_timer)(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc);
1087 void (*cancel_hv_timer)(struct kvm_vcpu *vcpu);
c45dcc71
AR
1088
1089 void (*setup_mce)(struct kvm_vcpu *vcpu);
0234bf88 1090
72d7b374 1091 int (*smi_allowed)(struct kvm_vcpu *vcpu);
0234bf88
LP
1092 int (*pre_enter_smm)(struct kvm_vcpu *vcpu, char *smstate);
1093 int (*pre_leave_smm)(struct kvm_vcpu *vcpu, u64 smbase);
cc3d967f 1094 int (*enable_smi_window)(struct kvm_vcpu *vcpu);
ab1bebf8
TL
1095
1096 int (*get_msr_feature)(struct kvm_msr_entry *entry);
ea4a5ff8
ZX
1097};
1098
af585b92 1099struct kvm_arch_async_pf {
7c90705b 1100 u32 token;
af585b92 1101 gfn_t gfn;
fb67e14f 1102 unsigned long cr3;
c4806acd 1103 bool direct_map;
af585b92
GN
1104};
1105
97896d04
ZX
1106extern struct kvm_x86_ops *kvm_x86_ops;
1107
54f1585a
ZX
1108int kvm_mmu_module_init(void);
1109void kvm_mmu_module_exit(void);
1110
1111void kvm_mmu_destroy(struct kvm_vcpu *vcpu);
1112int kvm_mmu_create(struct kvm_vcpu *vcpu);
8a3c1a33 1113void kvm_mmu_setup(struct kvm_vcpu *vcpu);
13d268ca
XG
1114void kvm_mmu_init_vm(struct kvm *kvm);
1115void kvm_mmu_uninit_vm(struct kvm *kvm);
7b52345e 1116void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
f160c7b7 1117 u64 dirty_mask, u64 nx_mask, u64 x_mask, u64 p_mask,
d0ec49d4 1118 u64 acc_track_mask, u64 me_mask);
54f1585a 1119
8a3c1a33 1120void kvm_mmu_reset_context(struct kvm_vcpu *vcpu);
1c91cad4
KH
1121void kvm_mmu_slot_remove_write_access(struct kvm *kvm,
1122 struct kvm_memory_slot *memslot);
3ea3b7fa 1123void kvm_mmu_zap_collapsible_sptes(struct kvm *kvm,
f36f3f28 1124 const struct kvm_memory_slot *memslot);
f4b4b180
KH
1125void kvm_mmu_slot_leaf_clear_dirty(struct kvm *kvm,
1126 struct kvm_memory_slot *memslot);
1127void kvm_mmu_slot_largepage_remove_write_access(struct kvm *kvm,
1128 struct kvm_memory_slot *memslot);
1129void kvm_mmu_slot_set_dirty(struct kvm *kvm,
1130 struct kvm_memory_slot *memslot);
1131void kvm_mmu_clear_dirty_pt_masked(struct kvm *kvm,
1132 struct kvm_memory_slot *slot,
1133 gfn_t gfn_offset, unsigned long mask);
54f1585a 1134void kvm_mmu_zap_all(struct kvm *kvm);
578a59f1 1135void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm, u64 gen);
ba0dc1e2
BG
1136unsigned long kvm_mmu_calculate_mmu_pages(struct kvm *kvm);
1137void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned long kvm_nr_mmu_pages);
54f1585a 1138
ff03a073 1139int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3);
9ed38ffa 1140bool pdptrs_changed(struct kvm_vcpu *vcpu);
cc4b6871 1141
3200f405 1142int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
9f811285 1143 const void *val, int bytes);
2f333bcb 1144
6ef768fa
PB
1145struct kvm_irq_mask_notifier {
1146 void (*func)(struct kvm_irq_mask_notifier *kimn, bool masked);
1147 int irq;
1148 struct hlist_node link;
1149};
1150
1151void kvm_register_irq_mask_notifier(struct kvm *kvm, int irq,
1152 struct kvm_irq_mask_notifier *kimn);
1153void kvm_unregister_irq_mask_notifier(struct kvm *kvm, int irq,
1154 struct kvm_irq_mask_notifier *kimn);
1155void kvm_fire_mask_notifiers(struct kvm *kvm, unsigned irqchip, unsigned pin,
1156 bool mask);
1157
2f333bcb 1158extern bool tdp_enabled;
9f811285 1159
a3e06bbe
LJ
1160u64 vcpu_tsc_khz(struct kvm_vcpu *vcpu);
1161
92a1f12d
JR
1162/* control of guest tsc rate supported? */
1163extern bool kvm_has_tsc_control;
92a1f12d
JR
1164/* maximum supported tsc_khz for guests */
1165extern u32 kvm_max_guest_tsc_khz;
bc9b961b
HZ
1166/* number of bits of the fractional part of the TSC scaling ratio */
1167extern u8 kvm_tsc_scaling_ratio_frac_bits;
1168/* maximum allowed value of TSC scaling ratio */
1169extern u64 kvm_max_tsc_scaling_ratio;
64672c95
YJ
1170/* 1ull << kvm_tsc_scaling_ratio_frac_bits */
1171extern u64 kvm_default_tsc_scaling_ratio;
92a1f12d 1172
c45dcc71 1173extern u64 kvm_mce_cap_supported;
92a1f12d 1174
54f1585a 1175enum emulation_result {
ac0a48c3
PB
1176 EMULATE_DONE, /* no further processing */
1177 EMULATE_USER_EXIT, /* kvm_run ready for userspace exit */
54f1585a
ZX
1178 EMULATE_FAIL, /* can't emulate this instruction */
1179};
1180
571008da
SY
1181#define EMULTYPE_NO_DECODE (1 << 0)
1182#define EMULTYPE_TRAP_UD (1 << 1)
ba8afb6b 1183#define EMULTYPE_SKIP (1 << 2)
1cb3f3ae 1184#define EMULTYPE_RETRY (1 << 3)
991eebf9 1185#define EMULTYPE_NO_REEXECUTE (1 << 4)
dc25e89e
AP
1186int x86_emulate_instruction(struct kvm_vcpu *vcpu, unsigned long cr2,
1187 int emulation_type, void *insn, int insn_len);
51d8b661
AP
1188
1189static inline int emulate_instruction(struct kvm_vcpu *vcpu,
1190 int emulation_type)
1191{
9b8ae637
LA
1192 return x86_emulate_instruction(vcpu, 0,
1193 emulation_type | EMULTYPE_NO_REEXECUTE, NULL, 0);
51d8b661
AP
1194}
1195
f57d2284
SC
1196static inline int kvm_emulate_instruction_from_buffer(struct kvm_vcpu *vcpu,
1197 void *insn, int insn_len)
1198{
1199 return x86_emulate_instruction(vcpu, 0, EMULTYPE_NO_REEXECUTE,
1200 insn, insn_len);
1201}
1202
f2b4b7dd 1203void kvm_enable_efer_bits(u64);
384bb783 1204bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer);
609e36d3 1205int kvm_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 1206int kvm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a
ZX
1207
1208struct x86_emulate_ctxt;
1209
cf8f70bf 1210int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size, unsigned short port);
8370c3d0 1211int kvm_fast_pio_in(struct kvm_vcpu *vcpu, int size, unsigned short port);
6a908b62 1212int kvm_emulate_cpuid(struct kvm_vcpu *vcpu);
54f1585a 1213int kvm_emulate_halt(struct kvm_vcpu *vcpu);
5cb56059 1214int kvm_vcpu_halt(struct kvm_vcpu *vcpu);
f5f48ee1 1215int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu);
54f1585a 1216
3e6e0aab 1217void kvm_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg);
c697518a 1218int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector, int seg);
2b4a273b 1219void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector);
3e6e0aab 1220
7f3d35fd
KW
1221int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
1222 int reason, bool has_error_code, u32 error_code);
37817f29 1223
49a9b07e 1224int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0);
2390218b 1225int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
a83b29c6 1226int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
eea1cff9 1227int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8);
020df079
GN
1228int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val);
1229int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val);
2d3ad1f4
AK
1230unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu);
1231void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw);
54f1585a 1232void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l);
2acf923e 1233int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr);
54f1585a 1234
609e36d3 1235int kvm_get_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 1236int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a 1237
91586a3b
JK
1238unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu);
1239void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
022cd0e8 1240bool kvm_rdpmc(struct kvm_vcpu *vcpu);
91586a3b 1241
298101da
AK
1242void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr);
1243void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
ce7ddec4
JR
1244void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr);
1245void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
6389ee94 1246void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
ec92fe44
JR
1247int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
1248 gfn_t gfn, void *data, int offset, int len,
1249 u32 access);
0a79b009 1250bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl);
16f8a6f9 1251bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr);
298101da 1252
1a577b72
MT
1253static inline int __kvm_irq_line_state(unsigned long *irq_state,
1254 int irq_source_id, int level)
1255{
1256 /* Logical OR for level trig interrupt */
1257 if (level)
1258 __set_bit(irq_source_id, irq_state);
1259 else
1260 __clear_bit(irq_source_id, irq_state);
1261
1262 return !!(*irq_state);
1263}
1264
1265int kvm_pic_set_irq(struct kvm_pic *pic, int irq, int irq_source_id, int level);
1266void kvm_pic_clear_all(struct kvm_pic *pic, int irq_source_id);
3de42dc0 1267
3419ffc8
SY
1268void kvm_inject_nmi(struct kvm_vcpu *vcpu);
1269
1cb3f3ae 1270int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn);
54f1585a
ZX
1271int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva);
1272void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu);
1273int kvm_mmu_load(struct kvm_vcpu *vcpu);
1274void kvm_mmu_unload(struct kvm_vcpu *vcpu);
0ba73cda 1275void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu);
54987b7a
PB
1276gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
1277 struct x86_exception *exception);
ab9ae313
AK
1278gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
1279 struct x86_exception *exception);
1280gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
1281 struct x86_exception *exception);
1282gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
1283 struct x86_exception *exception);
1284gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
1285 struct x86_exception *exception);
54f1585a 1286
d62caabb
AS
1287void kvm_vcpu_deactivate_apicv(struct kvm_vcpu *vcpu);
1288
54f1585a
ZX
1289int kvm_emulate_hypercall(struct kvm_vcpu *vcpu);
1290
14727754 1291int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t gva, u64 error_code,
dc25e89e 1292 void *insn, int insn_len);
a7052897 1293void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva);
d8d173da 1294void kvm_mmu_new_cr3(struct kvm_vcpu *vcpu);
34c16eec 1295
18552672 1296void kvm_enable_tdp(void);
5f4cb662 1297void kvm_disable_tdp(void);
18552672 1298
54987b7a
PB
1299static inline gpa_t translate_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
1300 struct x86_exception *exception)
e459e322
XG
1301{
1302 return gpa;
1303}
1304
ec6d273d
ZX
1305static inline struct kvm_mmu_page *page_header(hpa_t shadow_page)
1306{
1307 struct page *page = pfn_to_page(shadow_page >> PAGE_SHIFT);
1308
1309 return (struct kvm_mmu_page *)page_private(page);
1310}
1311
d6e88aec 1312static inline u16 kvm_read_ldt(void)
ec6d273d
ZX
1313{
1314 u16 ldt;
1315 asm("sldt %0" : "=g"(ldt));
1316 return ldt;
1317}
1318
d6e88aec 1319static inline void kvm_load_ldt(u16 sel)
ec6d273d
ZX
1320{
1321 asm("lldt %0" : : "rm"(sel));
1322}
ec6d273d 1323
ec6d273d
ZX
1324#ifdef CONFIG_X86_64
1325static inline unsigned long read_msr(unsigned long msr)
1326{
1327 u64 value;
1328
1329 rdmsrl(msr, value);
1330 return value;
1331}
1332#endif
1333
ec6d273d
ZX
1334static inline u32 get_rdx_init_val(void)
1335{
1336 return 0x600; /* P6 family */
1337}
1338
c1a5d4f9
AK
1339static inline void kvm_inject_gp(struct kvm_vcpu *vcpu, u32 error_code)
1340{
1341 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
1342}
1343
ec6d273d
ZX
1344#define TSS_IOPB_BASE_OFFSET 0x66
1345#define TSS_BASE_SIZE 0x68
1346#define TSS_IOPB_SIZE (65536 / 8)
1347#define TSS_REDIRECTION_SIZE (256 / 8)
7d76b4d3
JP
1348#define RMODE_TSS_SIZE \
1349 (TSS_BASE_SIZE + TSS_REDIRECTION_SIZE + TSS_IOPB_SIZE + 1)
53e0aa7b 1350
37817f29
IE
1351enum {
1352 TASK_SWITCH_CALL = 0,
1353 TASK_SWITCH_IRET = 1,
1354 TASK_SWITCH_JMP = 2,
1355 TASK_SWITCH_GATE = 3,
1356};
1357
1371d904 1358#define HF_GIF_MASK (1 << 0)
3d6368ef
AG
1359#define HF_HIF_MASK (1 << 1)
1360#define HF_VINTR_MASK (1 << 2)
95ba8273 1361#define HF_NMI_MASK (1 << 3)
44c11430 1362#define HF_IRET_MASK (1 << 4)
ec9e60b2 1363#define HF_GUEST_MASK (1 << 5) /* VCPU is in guest-mode */
f077825a
PB
1364#define HF_SMM_MASK (1 << 6)
1365#define HF_SMM_INSIDE_NMI_MASK (1 << 7)
1371d904 1366
699023e2
PB
1367#define __KVM_VCPU_MULTIPLE_ADDRESS_SPACE
1368#define KVM_ADDRESS_SPACE_NUM 2
1369
1370#define kvm_arch_vcpu_memslots_id(vcpu) ((vcpu)->arch.hflags & HF_SMM_MASK ? 1 : 0)
1371#define kvm_memslots_for_spte_role(kvm, role) __kvm_memslots(kvm, (role).smm)
1371d904 1372
43025754
JP
1373asmlinkage void __noreturn kvm_spurious_fault(void);
1374
4ecac3fd
AK
1375/*
1376 * Hardware virtualization extension instructions may fault if a
1377 * reboot turns off virtualization while processes are running.
43025754
JP
1378 * Usually after catching the fault we just panic; during reboot
1379 * instead the instruction is ignored.
4ecac3fd 1380 */
43025754
JP
1381#define ____kvm_handle_fault_on_reboot(insn, cleanup_insn) \
1382 "666: \n\t" \
1383 insn "\n\t" \
1384 "jmp 668f \n\t" \
1385 "667: \n\t" \
1386 "call kvm_spurious_fault \n\t" \
1387 "668: \n\t" \
1388 ".pushsection .fixup, \"ax\" \n\t" \
1389 "700: \n\t" \
1390 cleanup_insn "\n\t" \
1391 "cmpb $0, kvm_rebooting\n\t" \
1392 "je 667b \n\t" \
1393 "jmp 668b \n\t" \
1394 ".popsection \n\t" \
1395 _ASM_EXTABLE(666b, 700b)
4ecac3fd 1396
5e520e62
AK
1397#define __kvm_handle_fault_on_reboot(insn) \
1398 ____kvm_handle_fault_on_reboot(insn, "")
1399
e930bffe
AA
1400#define KVM_ARCH_WANT_MMU_NOTIFIER
1401int kvm_unmap_hva(struct kvm *kvm, unsigned long hva);
b3ae2096 1402int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end);
57128468 1403int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
8ee53820 1404int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
3da0dd43 1405void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
c7c9c56c 1406int kvm_cpu_has_injectable_intr(struct kvm_vcpu *v);
a1b37100
GN
1407int kvm_cpu_has_interrupt(struct kvm_vcpu *vcpu);
1408int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu);
0b71785d 1409int kvm_cpu_get_interrupt(struct kvm_vcpu *v);
d28bc9dd 1410void kvm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event);
4256f43f 1411void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu);
e930bffe 1412
1ccd9994 1413u64 kvm_get_arch_capabilities(void);
18863bdd 1414void kvm_define_shared_msr(unsigned index, u32 msr);
8b3c3104 1415int kvm_set_shared_msr(unsigned index, u64 val, u64 mask);
18863bdd 1416
35181e86 1417u64 kvm_scale_tsc(struct kvm_vcpu *vcpu, u64 tsc);
4ba76538 1418u64 kvm_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc);
35181e86 1419
82b32774 1420unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu);
f92653ee
JK
1421bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip);
1422
2860c4b1
PB
1423void kvm_make_mclock_inprogress_request(struct kvm *kvm);
1424void kvm_make_scan_ioapic_request(struct kvm *kvm);
1425
af585b92
GN
1426void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
1427 struct kvm_async_pf *work);
1428void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
1429 struct kvm_async_pf *work);
56028d08
GN
1430void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu,
1431 struct kvm_async_pf *work);
7c90705b 1432bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu);
af585b92
GN
1433extern bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn);
1434
6affcbed
KH
1435int kvm_skip_emulated_instruction(struct kvm_vcpu *vcpu);
1436int kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err);
db8fcefa 1437
f5132b01
GN
1438int kvm_is_in_guest(void);
1439
1d8007bd
PB
1440int __x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size);
1441int x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size);
d71ba788
PB
1442bool kvm_vcpu_is_reset_bsp(struct kvm_vcpu *vcpu);
1443bool kvm_vcpu_is_bsp(struct kvm_vcpu *vcpu);
f5132b01 1444
8feb4a04
FW
1445bool kvm_intr_is_single_vcpu(struct kvm *kvm, struct kvm_lapic_irq *irq,
1446 struct kvm_vcpu **dest_vcpu);
1447
37131313 1448void kvm_set_msi_irq(struct kvm *kvm, struct kvm_kernel_irq_routing_entry *e,
d84f1e07 1449 struct kvm_lapic_irq *irq);
197a4f4b 1450
d1ed092f
SS
1451static inline void kvm_arch_vcpu_blocking(struct kvm_vcpu *vcpu)
1452{
1453 if (kvm_x86_ops->vcpu_blocking)
1454 kvm_x86_ops->vcpu_blocking(vcpu);
1455}
1456
1457static inline void kvm_arch_vcpu_unblocking(struct kvm_vcpu *vcpu)
1458{
1459 if (kvm_x86_ops->vcpu_unblocking)
1460 kvm_x86_ops->vcpu_unblocking(vcpu);
1461}
1462
3491caf2 1463static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {}
3217f7c2 1464
7d669f50
SS
1465static inline int kvm_cpu_get_apicid(int mps_cpu)
1466{
1467#ifdef CONFIG_X86_LOCAL_APIC
64063505 1468 return default_cpu_present_to_apicid(mps_cpu);
7d669f50
SS
1469#else
1470 WARN_ON_ONCE(1);
1471 return BAD_APICID;
1472#endif
1473}
1474
05cade71
LP
1475#define put_smstate(type, buf, offset, val) \
1476 *(type *)((buf) + (offset) - 0x7e00) = val
1477
b1394e74
RK
1478void kvm_arch_mmu_notifier_invalidate_range(struct kvm *kvm,
1479 unsigned long start, unsigned long end);
1480
1965aae3 1481#endif /* _ASM_X86_KVM_HOST_H */