]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/include/asm/kvm_host.h
KVM: x86: use F() macro throughout cpuid.c
[mirror_ubuntu-artful-kernel.git] / arch / x86 / include / asm / kvm_host.h
CommitLineData
a656c8ef 1/*
043405e1
CO
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This header defines architecture specific interfaces, x86 version
5 *
6 * This work is licensed under the terms of the GNU GPL, version 2. See
7 * the COPYING file in the top-level directory.
8 *
9 */
10
1965aae3
PA
11#ifndef _ASM_X86_KVM_HOST_H
12#define _ASM_X86_KVM_HOST_H
043405e1 13
34c16eec
ZX
14#include <linux/types.h>
15#include <linux/mm.h>
e930bffe 16#include <linux/mmu_notifier.h>
229456fc 17#include <linux/tracepoint.h>
f5f48ee1 18#include <linux/cpumask.h>
f5132b01 19#include <linux/irq_work.h>
34c16eec
ZX
20
21#include <linux/kvm.h>
22#include <linux/kvm_para.h>
edf88417 23#include <linux/kvm_types.h>
f5132b01 24#include <linux/perf_event.h>
d828199e
MT
25#include <linux/pvclock_gtod.h>
26#include <linux/clocksource.h>
34c16eec 27
50d0a0f9 28#include <asm/pvclock-abi.h>
e01a1b57 29#include <asm/desc.h>
0bed3b56 30#include <asm/mtrr.h>
9962d032 31#include <asm/msr-index.h>
3ee89722 32#include <asm/asm.h>
e01a1b57 33
cbf64358 34#define KVM_MAX_VCPUS 255
a59cb29e 35#define KVM_SOFT_MAX_VCPUS 160
1d4e7e3c 36#define KVM_USER_MEM_SLOTS 509
0743247f
AW
37/* memory slots that are not exposed to userspace */
38#define KVM_PRIVATE_MEM_SLOTS 3
bbacc0c1 39#define KVM_MEM_SLOTS_NUM (KVM_USER_MEM_SLOTS + KVM_PRIVATE_MEM_SLOTS)
93a5cef0 40
cef4dea0 41#define KVM_MMIO_SIZE 16
69a9f69b
AK
42
43#define KVM_PIO_PAGE_OFFSET 1
542472b5 44#define KVM_COALESCED_MMIO_PAGE_OFFSET 2
69a9f69b 45
8175e5b7
AG
46#define KVM_IRQCHIP_NUM_PINS KVM_IOAPIC_NUM_PINS
47
cfec82cb
JR
48#define CR0_RESERVED_BITS \
49 (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
50 | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
51 | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
52
346874c9 53#define CR3_L_MODE_RESERVED_BITS 0xFFFFFF0000000000ULL
9d88fca7 54#define CR3_PCID_INVD (1UL << 63)
cfec82cb
JR
55#define CR4_RESERVED_BITS \
56 (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
57 | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
ad756a16 58 | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR | X86_CR4_PCIDE \
afcbf13f 59 | X86_CR4_OSXSAVE | X86_CR4_SMEP | X86_CR4_FSGSBASE \
56d6efc2 60 | X86_CR4_OSXMMEXCPT | X86_CR4_VMXE | X86_CR4_SMAP))
cfec82cb
JR
61
62#define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
63
64
cd6e8f87 65
cd6e8f87 66#define INVALID_PAGE (~(hpa_t)0)
dd180b3e
XG
67#define VALID_PAGE(x) ((x) != INVALID_PAGE)
68
cd6e8f87
ZX
69#define UNMAPPED_GVA (~(gpa_t)0)
70
ec04b260 71/* KVM Hugepage definitions for x86 */
04326caa 72#define KVM_NR_PAGE_SIZES 3
82855413
JR
73#define KVM_HPAGE_GFN_SHIFT(x) (((x) - 1) * 9)
74#define KVM_HPAGE_SHIFT(x) (PAGE_SHIFT + KVM_HPAGE_GFN_SHIFT(x))
ec04b260
JR
75#define KVM_HPAGE_SIZE(x) (1UL << KVM_HPAGE_SHIFT(x))
76#define KVM_HPAGE_MASK(x) (~(KVM_HPAGE_SIZE(x) - 1))
77#define KVM_PAGES_PER_HPAGE(x) (KVM_HPAGE_SIZE(x) / PAGE_SIZE)
05da4558 78
6d9d41e5
CD
79static inline gfn_t gfn_to_index(gfn_t gfn, gfn_t base_gfn, int level)
80{
81 /* KVM_HPAGE_GFN_SHIFT(PT_PAGE_TABLE_LEVEL) must be 0. */
82 return (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
83 (base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
84}
85
cd6e8f87
ZX
86#define SELECTOR_TI_MASK (1 << 2)
87#define SELECTOR_RPL_MASK 0x03
88
89#define IOPL_SHIFT 12
90
d657a98e
ZX
91#define KVM_PERMILLE_MMU_PAGES 20
92#define KVM_MIN_ALLOC_MMU_PAGES 64
1ae0a13d
DE
93#define KVM_MMU_HASH_SHIFT 10
94#define KVM_NUM_MMU_PAGES (1 << KVM_MMU_HASH_SHIFT)
d657a98e
ZX
95#define KVM_MIN_FREE_MMU_PAGES 5
96#define KVM_REFILL_PAGES 25
73c1160c 97#define KVM_MAX_CPUID_ENTRIES 80
0bed3b56 98#define KVM_NR_FIXED_MTRR_REGION 88
0d234daf 99#define KVM_NR_VAR_MTRR 8
d657a98e 100
af585b92
GN
101#define ASYNC_PF_PER_VCPU 64
102
5fdbf976 103enum kvm_reg {
2b3ccfa0
ZX
104 VCPU_REGS_RAX = 0,
105 VCPU_REGS_RCX = 1,
106 VCPU_REGS_RDX = 2,
107 VCPU_REGS_RBX = 3,
108 VCPU_REGS_RSP = 4,
109 VCPU_REGS_RBP = 5,
110 VCPU_REGS_RSI = 6,
111 VCPU_REGS_RDI = 7,
112#ifdef CONFIG_X86_64
113 VCPU_REGS_R8 = 8,
114 VCPU_REGS_R9 = 9,
115 VCPU_REGS_R10 = 10,
116 VCPU_REGS_R11 = 11,
117 VCPU_REGS_R12 = 12,
118 VCPU_REGS_R13 = 13,
119 VCPU_REGS_R14 = 14,
120 VCPU_REGS_R15 = 15,
121#endif
5fdbf976 122 VCPU_REGS_RIP,
2b3ccfa0
ZX
123 NR_VCPU_REGS
124};
125
6de4f3ad
AK
126enum kvm_reg_ex {
127 VCPU_EXREG_PDPTR = NR_VCPU_REGS,
aff48baa 128 VCPU_EXREG_CR3,
6de12732 129 VCPU_EXREG_RFLAGS,
2fb92db1 130 VCPU_EXREG_SEGMENTS,
6de4f3ad
AK
131};
132
2b3ccfa0 133enum {
81609e3e 134 VCPU_SREG_ES,
2b3ccfa0 135 VCPU_SREG_CS,
81609e3e 136 VCPU_SREG_SS,
2b3ccfa0 137 VCPU_SREG_DS,
2b3ccfa0
ZX
138 VCPU_SREG_FS,
139 VCPU_SREG_GS,
2b3ccfa0
ZX
140 VCPU_SREG_TR,
141 VCPU_SREG_LDTR,
142};
143
56e82318 144#include <asm/kvm_emulate.h>
2b3ccfa0 145
d657a98e
ZX
146#define KVM_NR_MEM_OBJS 40
147
42dbaa5a
JK
148#define KVM_NR_DB_REGS 4
149
150#define DR6_BD (1 << 13)
151#define DR6_BS (1 << 14)
6f43ed01
NA
152#define DR6_RTM (1 << 16)
153#define DR6_FIXED_1 0xfffe0ff0
154#define DR6_INIT 0xffff0ff0
155#define DR6_VOLATILE 0x0001e00f
42dbaa5a
JK
156
157#define DR7_BP_EN_MASK 0x000000ff
158#define DR7_GE (1 << 9)
159#define DR7_GD (1 << 13)
160#define DR7_FIXED_1 0x00000400
6f43ed01 161#define DR7_VOLATILE 0xffff2bff
42dbaa5a 162
41383771
GN
163/* apic attention bits */
164#define KVM_APIC_CHECK_VAPIC 0
ae7a2a3f
MT
165/*
166 * The following bit is set with PV-EOI, unset on EOI.
167 * We detect PV-EOI changes by guest by comparing
168 * this bit with PV-EOI in guest memory.
169 * See the implementation in apic_update_pv_eoi.
170 */
171#define KVM_APIC_PV_EOI_PENDING 1
41383771 172
d657a98e
ZX
173/*
174 * We don't want allocation failures within the mmu code, so we preallocate
175 * enough memory for a single page fault in a cache.
176 */
177struct kvm_mmu_memory_cache {
178 int nobjs;
179 void *objects[KVM_NR_MEM_OBJS];
180};
181
d657a98e
ZX
182/*
183 * kvm_mmu_page_role, below, is defined as:
184 *
185 * bits 0:3 - total guest paging levels (2-4, or zero for real mode)
186 * bits 4:7 - page table level for this shadow (1-4)
187 * bits 8:9 - page table quadrant for 2-level guests
f6e2c02b
AK
188 * bit 16 - direct mapping of virtual to physical mapping at gfn
189 * used for real mode and two-dimensional paging
d657a98e
ZX
190 * bits 17:19 - common access permissions for all ptes in this shadow page
191 */
192union kvm_mmu_page_role {
193 unsigned word;
194 struct {
7d76b4d3 195 unsigned level:4;
5b7e0102 196 unsigned cr4_pae:1;
7d76b4d3
JP
197 unsigned quadrant:2;
198 unsigned pad_for_nice_hex_output:6;
f6e2c02b 199 unsigned direct:1;
7d76b4d3 200 unsigned access:3;
2e53d63a 201 unsigned invalid:1;
9645bb56 202 unsigned nxe:1;
3dbe1415 203 unsigned cr0_wp:1;
411c588d 204 unsigned smep_andnot_wp:1;
d657a98e
ZX
205 };
206};
207
208struct kvm_mmu_page {
209 struct list_head link;
210 struct hlist_node hash_link;
211
212 /*
213 * The following two entries are used to key the shadow page in the
214 * hash table.
215 */
216 gfn_t gfn;
217 union kvm_mmu_page_role role;
218
219 u64 *spt;
220 /* hold the gfn of each spte inside spt */
221 gfn_t *gfns;
4731d4c7 222 bool unsync;
0571d366 223 int root_count; /* Currently serving as active root */
60c8aec6 224 unsigned int unsync_children;
67052b35 225 unsigned long parent_ptes; /* Reverse mapping for parent_pte */
f6f8adee
XG
226
227 /* The page is obsolete if mmu_valid_gen != kvm->arch.mmu_valid_gen. */
5304b8d3 228 unsigned long mmu_valid_gen;
f6f8adee 229
0074ff63 230 DECLARE_BITMAP(unsync_child_bitmap, 512);
c2a2ac2b
XG
231
232#ifdef CONFIG_X86_32
accaefe0
XG
233 /*
234 * Used out of the mmu-lock to avoid reading spte values while an
235 * update is in progress; see the comments in __get_spte_lockless().
236 */
c2a2ac2b
XG
237 int clear_spte_count;
238#endif
239
0cbf8e43 240 /* Number of writes since the last time traversal visited this page. */
a30f47cb 241 int write_flooding_count;
d657a98e
ZX
242};
243
1c08364c
AK
244struct kvm_pio_request {
245 unsigned long count;
1c08364c
AK
246 int in;
247 int port;
248 int size;
1c08364c
AK
249};
250
d657a98e
ZX
251/*
252 * x86 supports 3 paging modes (4-level 64-bit, 3-level 64-bit, and 2-level
253 * 32-bit). The kvm_mmu structure abstracts the details of the current mmu
254 * mode.
255 */
256struct kvm_mmu {
f43addd4 257 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long root);
5777ed34 258 unsigned long (*get_cr3)(struct kvm_vcpu *vcpu);
e4e517b4 259 u64 (*get_pdptr)(struct kvm_vcpu *vcpu, int index);
78b2c54a
XG
260 int (*page_fault)(struct kvm_vcpu *vcpu, gva_t gva, u32 err,
261 bool prefault);
6389ee94
AK
262 void (*inject_page_fault)(struct kvm_vcpu *vcpu,
263 struct x86_exception *fault);
1871c602 264 gpa_t (*gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t gva, u32 access,
ab9ae313 265 struct x86_exception *exception);
54987b7a
PB
266 gpa_t (*translate_gpa)(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
267 struct x86_exception *exception);
e8bc217a 268 int (*sync_page)(struct kvm_vcpu *vcpu,
a4a8e6f7 269 struct kvm_mmu_page *sp);
a7052897 270 void (*invlpg)(struct kvm_vcpu *vcpu, gva_t gva);
0f53b5b1 271 void (*update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
7c562522 272 u64 *spte, const void *pte);
d657a98e
ZX
273 hpa_t root_hpa;
274 int root_level;
275 int shadow_root_level;
a770f6f2 276 union kvm_mmu_page_role base_role;
c5a78f2b 277 bool direct_map;
d657a98e 278
97d64b78
AK
279 /*
280 * Bitmap; bit set = permission fault
281 * Byte index: page fault error code [4:1]
282 * Bit index: pte permissions in ACC_* format
283 */
284 u8 permissions[16];
285
d657a98e 286 u64 *pae_root;
81407ca5 287 u64 *lm_root;
82725b20 288 u64 rsvd_bits_mask[2][4];
25d92081 289 u64 bad_mt_xwr;
ff03a073 290
6fd01b71
AK
291 /*
292 * Bitmap: bit set = last pte in walk
293 * index[0:1]: level (zero-based)
294 * index[2]: pte.ps
295 */
296 u8 last_pte_bitmap;
297
2d48a985
JR
298 bool nx;
299
ff03a073 300 u64 pdptrs[4]; /* pae */
d657a98e
ZX
301};
302
f5132b01
GN
303enum pmc_type {
304 KVM_PMC_GP = 0,
305 KVM_PMC_FIXED,
306};
307
308struct kvm_pmc {
309 enum pmc_type type;
310 u8 idx;
311 u64 counter;
312 u64 eventsel;
313 struct perf_event *perf_event;
314 struct kvm_vcpu *vcpu;
315};
316
317struct kvm_pmu {
318 unsigned nr_arch_gp_counters;
319 unsigned nr_arch_fixed_counters;
320 unsigned available_event_types;
321 u64 fixed_ctr_ctrl;
322 u64 global_ctrl;
323 u64 global_status;
324 u64 global_ovf_ctrl;
325 u64 counter_bitmask[2];
326 u64 global_ctrl_mask;
103af0a9 327 u64 reserved_bits;
f5132b01 328 u8 version;
15c7ad51
RR
329 struct kvm_pmc gp_counters[INTEL_PMC_MAX_GENERIC];
330 struct kvm_pmc fixed_counters[INTEL_PMC_MAX_FIXED];
f5132b01
GN
331 struct irq_work irq_work;
332 u64 reprogram_pmi;
333};
334
360b948d
PB
335enum {
336 KVM_DEBUGREG_BP_ENABLED = 1,
c77fb5fe 337 KVM_DEBUGREG_WONT_EXIT = 2,
360b948d
PB
338};
339
ad312c7c 340struct kvm_vcpu_arch {
5fdbf976
MT
341 /*
342 * rip and regs accesses must go through
343 * kvm_{register,rip}_{read,write} functions.
344 */
345 unsigned long regs[NR_VCPU_REGS];
346 u32 regs_avail;
347 u32 regs_dirty;
34c16eec
ZX
348
349 unsigned long cr0;
e8467fda 350 unsigned long cr0_guest_owned_bits;
34c16eec
ZX
351 unsigned long cr2;
352 unsigned long cr3;
353 unsigned long cr4;
fc78f519 354 unsigned long cr4_guest_owned_bits;
34c16eec 355 unsigned long cr8;
1371d904 356 u32 hflags;
f6801dff 357 u64 efer;
34c16eec
ZX
358 u64 apic_base;
359 struct kvm_lapic *apic; /* kernel irqchip context */
41383771 360 unsigned long apic_attention;
e1035715 361 int32_t apic_arb_prio;
34c16eec 362 int mp_state;
34c16eec 363 u64 ia32_misc_enable_msr;
b209749f 364 bool tpr_access_reporting;
34c16eec 365
14dfe855
JR
366 /*
367 * Paging state of the vcpu
368 *
369 * If the vcpu runs in guest mode with two level paging this still saves
370 * the paging mode of the l1 guest. This context is always used to
371 * handle faults.
372 */
34c16eec 373 struct kvm_mmu mmu;
8df25a32 374
6539e738
JR
375 /*
376 * Paging state of an L2 guest (used for nested npt)
377 *
378 * This context will save all necessary information to walk page tables
379 * of the an L2 guest. This context is only initialized for page table
380 * walking and not for faulting since we never handle l2 page faults on
381 * the host.
382 */
383 struct kvm_mmu nested_mmu;
384
14dfe855
JR
385 /*
386 * Pointer to the mmu context currently used for
387 * gva_to_gpa translations.
388 */
389 struct kvm_mmu *walk_mmu;
390
53c07b18 391 struct kvm_mmu_memory_cache mmu_pte_list_desc_cache;
34c16eec
ZX
392 struct kvm_mmu_memory_cache mmu_page_cache;
393 struct kvm_mmu_memory_cache mmu_page_header_cache;
394
98918833 395 struct fpu guest_fpu;
2acf923e 396 u64 xcr0;
d7876f1b 397 u64 guest_supported_xcr0;
4344ee98 398 u32 guest_xstate_size;
34c16eec 399
34c16eec
ZX
400 struct kvm_pio_request pio;
401 void *pio_data;
402
66fd3f7f
GN
403 u8 event_exit_inst_len;
404
298101da
AK
405 struct kvm_queued_exception {
406 bool pending;
407 bool has_error_code;
ce7ddec4 408 bool reinject;
298101da
AK
409 u8 nr;
410 u32 error_code;
411 } exception;
412
937a7eae
AK
413 struct kvm_queued_interrupt {
414 bool pending;
66fd3f7f 415 bool soft;
937a7eae
AK
416 u8 nr;
417 } interrupt;
418
34c16eec
ZX
419 int halt_request; /* real mode on Intel only */
420
421 int cpuid_nent;
07716717 422 struct kvm_cpuid_entry2 cpuid_entries[KVM_MAX_CPUID_ENTRIES];
34c16eec
ZX
423 /* emulate context */
424
425 struct x86_emulate_ctxt emulate_ctxt;
7ae441ea
GN
426 bool emulate_regs_need_sync_to_vcpu;
427 bool emulate_regs_need_sync_from_vcpu;
716d51ab 428 int (*complete_userspace_io)(struct kvm_vcpu *vcpu);
18068523
GOC
429
430 gpa_t time;
50d0a0f9 431 struct pvclock_vcpu_time_info hv_clock;
e48672fa 432 unsigned int hw_tsc_khz;
0b79459b
AH
433 struct gfn_to_hva_cache pv_time;
434 bool pv_time_enabled;
51d59c6b
MT
435 /* set guest stopped flag in pvclock flags field */
436 bool pvclock_set_guest_stopped_request;
c9aaa895
GC
437
438 struct {
439 u64 msr_val;
440 u64 last_steal;
441 u64 accum_steal;
442 struct gfn_to_hva_cache stime;
443 struct kvm_steal_time steal;
444 } st;
445
1d5f066e 446 u64 last_guest_tsc;
6f526ec5 447 u64 last_host_tsc;
0dd6a6ed 448 u64 tsc_offset_adjustment;
e26101b1
ZA
449 u64 this_tsc_nsec;
450 u64 this_tsc_write;
0d3da0d2 451 u64 this_tsc_generation;
c285545f 452 bool tsc_catchup;
cc578287
ZA
453 bool tsc_always_catchup;
454 s8 virtual_tsc_shift;
455 u32 virtual_tsc_mult;
456 u32 virtual_tsc_khz;
ba904635 457 s64 ia32_tsc_adjust_msr;
3419ffc8 458
7460fb4a
AK
459 atomic_t nmi_queued; /* unprocessed asynchronous NMIs */
460 unsigned nmi_pending; /* NMI queued after currently running handler */
461 bool nmi_injected; /* Trying to inject an NMI this entry */
9ba075a6 462
0bed3b56 463 struct mtrr_state_type mtrr_state;
7cb060a9 464 u64 pat;
42dbaa5a 465
360b948d 466 unsigned switch_db_regs;
42dbaa5a
JK
467 unsigned long db[KVM_NR_DB_REGS];
468 unsigned long dr6;
469 unsigned long dr7;
470 unsigned long eff_db[KVM_NR_DB_REGS];
c8639010 471 unsigned long guest_debug_dr7;
890ca9ae
HY
472
473 u64 mcg_cap;
474 u64 mcg_status;
475 u64 mcg_ctl;
476 u64 *mce_banks;
94fe45da 477
bebb106a
XG
478 /* Cache MMIO info */
479 u64 mmio_gva;
480 unsigned access;
481 gfn_t mmio_gfn;
56f17dd3 482 u64 mmio_gen;
bebb106a 483
f5132b01
GN
484 struct kvm_pmu pmu;
485
94fe45da 486 /* used for guest single stepping over the given code position */
94fe45da 487 unsigned long singlestep_rip;
f92653ee 488
10388a07
GN
489 /* fields used by HYPER-V emulation */
490 u64 hv_vapic;
f5f48ee1
SY
491
492 cpumask_var_t wbinvd_dirty_mask;
af585b92 493
1cb3f3ae
XG
494 unsigned long last_retry_eip;
495 unsigned long last_retry_addr;
496
af585b92
GN
497 struct {
498 bool halted;
499 gfn_t gfns[roundup_pow_of_two(ASYNC_PF_PER_VCPU)];
344d9588
GN
500 struct gfn_to_hva_cache data;
501 u64 msr_val;
7c90705b 502 u32 id;
6adba527 503 bool send_user_only;
af585b92 504 } apf;
2b036c6b
BO
505
506 /* OSVW MSRs (AMD only) */
507 struct {
508 u64 length;
509 u64 status;
510 } osvw;
ae7a2a3f
MT
511
512 struct {
513 u64 msr_val;
514 struct gfn_to_hva_cache data;
515 } pv_eoi;
93c05d3e
XG
516
517 /*
518 * Indicate whether the access faults on its page table in guest
519 * which is set when fix page fault and used to detect unhandeable
520 * instruction.
521 */
522 bool write_fault_to_shadow_pgtable;
25d92081
YZ
523
524 /* set at EPT violation at this point */
525 unsigned long exit_qualification;
6aef266c
SV
526
527 /* pv related host specific info */
528 struct {
529 bool pv_unhalted;
530 } pv;
34c16eec
ZX
531};
532
db3fe4eb 533struct kvm_lpage_info {
db3fe4eb
TY
534 int write_count;
535};
536
537struct kvm_arch_memory_slot {
d89cc617 538 unsigned long *rmap[KVM_NR_PAGE_SIZES];
db3fe4eb
TY
539 struct kvm_lpage_info *lpage_info[KVM_NR_PAGE_SIZES - 1];
540};
541
1e08ec4a
GN
542struct kvm_apic_map {
543 struct rcu_head rcu;
544 u8 ldr_bits;
545 /* fields bellow are used to decode ldr values in different modes */
394457a9 546 u32 cid_shift, cid_mask, lid_mask, broadcast;
1e08ec4a
GN
547 struct kvm_lapic *phys_map[256];
548 /* first index is cluster id second is cpu id in a cluster */
549 struct kvm_lapic *logical_map[16][16];
550};
551
fef9cce0 552struct kvm_arch {
49d5ca26 553 unsigned int n_used_mmu_pages;
f05e70ac 554 unsigned int n_requested_mmu_pages;
39de71ec 555 unsigned int n_max_mmu_pages;
332b207d 556 unsigned int indirect_shadow_pages;
5304b8d3 557 unsigned long mmu_valid_gen;
f05e70ac
ZX
558 struct hlist_head mmu_page_hash[KVM_NUM_MMU_PAGES];
559 /*
560 * Hash table of struct kvm_mmu_page.
561 */
562 struct list_head active_mmu_pages;
365c8868
XG
563 struct list_head zapped_obsolete_pages;
564
4d5c5d0f 565 struct list_head assigned_dev_head;
19de40a8 566 struct iommu_domain *iommu_domain;
d96eb2c6 567 bool iommu_noncoherent;
e0f0bbc5
AW
568#define __KVM_HAVE_ARCH_NONCOHERENT_DMA
569 atomic_t noncoherent_dma_count;
d7deeeb0
ZX
570 struct kvm_pic *vpic;
571 struct kvm_ioapic *vioapic;
7837699f 572 struct kvm_pit *vpit;
cc6e462c 573 int vapics_in_nmi_mode;
1e08ec4a
GN
574 struct mutex apic_map_lock;
575 struct kvm_apic_map *apic_map;
bfc6d222 576
bfc6d222 577 unsigned int tss_addr;
c24ae0dc 578 bool apic_access_page_done;
18068523
GOC
579
580 gpa_t wall_clock;
b7ebfb05 581
b7ebfb05 582 bool ept_identity_pagetable_done;
b927a3ce 583 gpa_t ept_identity_map_addr;
5550af4d
SY
584
585 unsigned long irq_sources_bitmap;
afbcf7ab 586 s64 kvmclock_offset;
038f8c11 587 raw_spinlock_t tsc_write_lock;
f38e098f 588 u64 last_tsc_nsec;
f38e098f 589 u64 last_tsc_write;
5d3cb0f6 590 u32 last_tsc_khz;
e26101b1
ZA
591 u64 cur_tsc_nsec;
592 u64 cur_tsc_write;
593 u64 cur_tsc_offset;
0d3da0d2 594 u64 cur_tsc_generation;
b48aa97e 595 int nr_vcpus_matched_tsc;
ffde22ac 596
d828199e
MT
597 spinlock_t pvclock_gtod_sync_lock;
598 bool use_master_clock;
599 u64 master_kernel_ns;
600 cycle_t master_cycle_now;
7e44e449 601 struct delayed_work kvmclock_update_work;
332967a3 602 struct delayed_work kvmclock_sync_work;
d828199e 603
ffde22ac 604 struct kvm_xen_hvm_config xen_hvm_config;
55cd8e5a 605
6ef768fa
PB
606 /* reads protected by irq_srcu, writes by irq_lock */
607 struct hlist_head mask_notifier_list;
608
55cd8e5a
GN
609 /* fields used by HYPER-V emulation */
610 u64 hv_guest_os_id;
611 u64 hv_hypercall;
e984097b 612 u64 hv_tsc_page;
b034cf01
XG
613
614 #ifdef CONFIG_KVM_MMU_AUDIT
615 int audit_point;
616 #endif
d69fb81f
ZX
617};
618
0711456c
ZX
619struct kvm_vm_stat {
620 u32 mmu_shadow_zapped;
621 u32 mmu_pte_write;
622 u32 mmu_pte_updated;
623 u32 mmu_pde_zapped;
624 u32 mmu_flooded;
625 u32 mmu_recycled;
dfc5aa00 626 u32 mmu_cache_miss;
4731d4c7 627 u32 mmu_unsync;
0711456c 628 u32 remote_tlb_flush;
05da4558 629 u32 lpages;
0711456c
ZX
630};
631
77b4c255
ZX
632struct kvm_vcpu_stat {
633 u32 pf_fixed;
634 u32 pf_guest;
635 u32 tlb_flush;
636 u32 invlpg;
637
638 u32 exits;
639 u32 io_exits;
640 u32 mmio_exits;
641 u32 signal_exits;
642 u32 irq_window_exits;
f08864b4 643 u32 nmi_window_exits;
77b4c255
ZX
644 u32 halt_exits;
645 u32 halt_wakeup;
646 u32 request_irq_exits;
647 u32 irq_exits;
648 u32 host_state_reload;
649 u32 efer_reload;
650 u32 fpu_reload;
651 u32 insn_emulation;
652 u32 insn_emulation_fail;
f11c3a8d 653 u32 hypercalls;
fa89a817 654 u32 irq_injections;
c4abb7c9 655 u32 nmi_injections;
77b4c255 656};
ad312c7c 657
8a76d7f2
JR
658struct x86_instruction_info;
659
8fe8ab46
WA
660struct msr_data {
661 bool host_initiated;
662 u32 index;
663 u64 data;
664};
665
ea4a5ff8
ZX
666struct kvm_x86_ops {
667 int (*cpu_has_kvm_support)(void); /* __init */
668 int (*disabled_by_bios)(void); /* __init */
13a34e06
RK
669 int (*hardware_enable)(void);
670 void (*hardware_disable)(void);
ea4a5ff8
ZX
671 void (*check_processor_compatibility)(void *rtn);
672 int (*hardware_setup)(void); /* __init */
673 void (*hardware_unsetup)(void); /* __exit */
774ead3a 674 bool (*cpu_has_accelerated_tpr)(void);
0e851880 675 void (*cpuid_update)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
676
677 /* Create, but do not attach this VCPU */
678 struct kvm_vcpu *(*vcpu_create)(struct kvm *kvm, unsigned id);
679 void (*vcpu_free)(struct kvm_vcpu *vcpu);
57f252f2 680 void (*vcpu_reset)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
681
682 void (*prepare_guest_switch)(struct kvm_vcpu *vcpu);
683 void (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
684 void (*vcpu_put)(struct kvm_vcpu *vcpu);
ea4a5ff8 685
c8639010 686 void (*update_db_bp_intercept)(struct kvm_vcpu *vcpu);
ea4a5ff8 687 int (*get_msr)(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata);
8fe8ab46 688 int (*set_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
ea4a5ff8
ZX
689 u64 (*get_segment_base)(struct kvm_vcpu *vcpu, int seg);
690 void (*get_segment)(struct kvm_vcpu *vcpu,
691 struct kvm_segment *var, int seg);
2e4d2653 692 int (*get_cpl)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
693 void (*set_segment)(struct kvm_vcpu *vcpu,
694 struct kvm_segment *var, int seg);
695 void (*get_cs_db_l_bits)(struct kvm_vcpu *vcpu, int *db, int *l);
e8467fda 696 void (*decache_cr0_guest_bits)(struct kvm_vcpu *vcpu);
aff48baa 697 void (*decache_cr3)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
698 void (*decache_cr4_guest_bits)(struct kvm_vcpu *vcpu);
699 void (*set_cr0)(struct kvm_vcpu *vcpu, unsigned long cr0);
700 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
5e1746d6 701 int (*set_cr4)(struct kvm_vcpu *vcpu, unsigned long cr4);
ea4a5ff8 702 void (*set_efer)(struct kvm_vcpu *vcpu, u64 efer);
89a27f4d
GN
703 void (*get_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
704 void (*set_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
705 void (*get_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
706 void (*set_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
73aaf249
JK
707 u64 (*get_dr6)(struct kvm_vcpu *vcpu);
708 void (*set_dr6)(struct kvm_vcpu *vcpu, unsigned long value);
c77fb5fe 709 void (*sync_dirty_debug_regs)(struct kvm_vcpu *vcpu);
020df079 710 void (*set_dr7)(struct kvm_vcpu *vcpu, unsigned long value);
5fdbf976 711 void (*cache_reg)(struct kvm_vcpu *vcpu, enum kvm_reg reg);
ea4a5ff8
ZX
712 unsigned long (*get_rflags)(struct kvm_vcpu *vcpu);
713 void (*set_rflags)(struct kvm_vcpu *vcpu, unsigned long rflags);
02daab21 714 void (*fpu_deactivate)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
715
716 void (*tlb_flush)(struct kvm_vcpu *vcpu);
ea4a5ff8 717
851ba692
AK
718 void (*run)(struct kvm_vcpu *vcpu);
719 int (*handle_exit)(struct kvm_vcpu *vcpu);
ea4a5ff8 720 void (*skip_emulated_instruction)(struct kvm_vcpu *vcpu);
2809f5d2 721 void (*set_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
37ccdcbe 722 u32 (*get_interrupt_shadow)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
723 void (*patch_hypercall)(struct kvm_vcpu *vcpu,
724 unsigned char *hypercall_addr);
66fd3f7f 725 void (*set_irq)(struct kvm_vcpu *vcpu);
95ba8273 726 void (*set_nmi)(struct kvm_vcpu *vcpu);
298101da 727 void (*queue_exception)(struct kvm_vcpu *vcpu, unsigned nr,
ce7ddec4
JR
728 bool has_error_code, u32 error_code,
729 bool reinject);
b463a6f7 730 void (*cancel_injection)(struct kvm_vcpu *vcpu);
78646121 731 int (*interrupt_allowed)(struct kvm_vcpu *vcpu);
95ba8273 732 int (*nmi_allowed)(struct kvm_vcpu *vcpu);
3cfc3092
JK
733 bool (*get_nmi_mask)(struct kvm_vcpu *vcpu);
734 void (*set_nmi_mask)(struct kvm_vcpu *vcpu, bool masked);
c9a7953f
JK
735 void (*enable_nmi_window)(struct kvm_vcpu *vcpu);
736 void (*enable_irq_window)(struct kvm_vcpu *vcpu);
95ba8273 737 void (*update_cr8_intercept)(struct kvm_vcpu *vcpu, int tpr, int irr);
c7c9c56c
YZ
738 int (*vm_has_apicv)(struct kvm *kvm);
739 void (*hwapic_irr_update)(struct kvm_vcpu *vcpu, int max_irr);
740 void (*hwapic_isr_update)(struct kvm *kvm, int isr);
741 void (*load_eoi_exitmap)(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap);
8d14695f 742 void (*set_virtual_x2apic_mode)(struct kvm_vcpu *vcpu, bool set);
4256f43f 743 void (*set_apic_access_page_addr)(struct kvm_vcpu *vcpu, hpa_t hpa);
a20ed54d
YZ
744 void (*deliver_posted_interrupt)(struct kvm_vcpu *vcpu, int vector);
745 void (*sync_pir_to_irr)(struct kvm_vcpu *vcpu);
ea4a5ff8 746 int (*set_tss_addr)(struct kvm *kvm, unsigned int addr);
67253af5 747 int (*get_tdp_level)(void);
4b12f0de 748 u64 (*get_mt_mask)(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio);
17cc3935 749 int (*get_lpage_level)(void);
4e47c7a6 750 bool (*rdtscp_supported)(void);
ad756a16 751 bool (*invpcid_supported)(void);
f1e2b260 752 void (*adjust_tsc_offset)(struct kvm_vcpu *vcpu, s64 adjustment, bool host);
344f414f 753
1c97f0a0
JR
754 void (*set_tdp_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
755
d4330ef2
JR
756 void (*set_supported_cpuid)(u32 func, struct kvm_cpuid_entry2 *entry);
757
f5f48ee1
SY
758 bool (*has_wbinvd_exit)(void);
759
cc578287 760 void (*set_tsc_khz)(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale);
ba904635 761 u64 (*read_tsc_offset)(struct kvm_vcpu *vcpu);
99e3e30a
ZA
762 void (*write_tsc_offset)(struct kvm_vcpu *vcpu, u64 offset);
763
857e4099 764 u64 (*compute_tsc_offset)(struct kvm_vcpu *vcpu, u64 target_tsc);
886b470c 765 u64 (*read_l1_tsc)(struct kvm_vcpu *vcpu, u64 host_tsc);
857e4099 766
586f9607 767 void (*get_exit_info)(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2);
8a76d7f2
JR
768
769 int (*check_intercept)(struct kvm_vcpu *vcpu,
770 struct x86_instruction_info *info,
771 enum x86_intercept_stage stage);
a547c6db 772 void (*handle_external_intr)(struct kvm_vcpu *vcpu);
da8999d3 773 bool (*mpx_supported)(void);
b6b8a145
JK
774
775 int (*check_nested_events)(struct kvm_vcpu *vcpu, bool external_intr);
ae97a3b8
RK
776
777 void (*sched_in)(struct kvm_vcpu *kvm, int cpu);
ea4a5ff8
ZX
778};
779
af585b92 780struct kvm_arch_async_pf {
7c90705b 781 u32 token;
af585b92 782 gfn_t gfn;
fb67e14f 783 unsigned long cr3;
c4806acd 784 bool direct_map;
af585b92
GN
785};
786
97896d04
ZX
787extern struct kvm_x86_ops *kvm_x86_ops;
788
f1e2b260
MT
789static inline void adjust_tsc_offset_guest(struct kvm_vcpu *vcpu,
790 s64 adjustment)
791{
792 kvm_x86_ops->adjust_tsc_offset(vcpu, adjustment, false);
793}
794
795static inline void adjust_tsc_offset_host(struct kvm_vcpu *vcpu, s64 adjustment)
796{
797 kvm_x86_ops->adjust_tsc_offset(vcpu, adjustment, true);
798}
799
54f1585a
ZX
800int kvm_mmu_module_init(void);
801void kvm_mmu_module_exit(void);
802
803void kvm_mmu_destroy(struct kvm_vcpu *vcpu);
804int kvm_mmu_create(struct kvm_vcpu *vcpu);
8a3c1a33 805void kvm_mmu_setup(struct kvm_vcpu *vcpu);
7b52345e 806void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
4b12f0de 807 u64 dirty_mask, u64 nx_mask, u64 x_mask);
54f1585a 808
8a3c1a33 809void kvm_mmu_reset_context(struct kvm_vcpu *vcpu);
54f1585a 810void kvm_mmu_slot_remove_write_access(struct kvm *kvm, int slot);
5dc99b23
TY
811void kvm_mmu_write_protect_pt_masked(struct kvm *kvm,
812 struct kvm_memory_slot *slot,
813 gfn_t gfn_offset, unsigned long mask);
54f1585a 814void kvm_mmu_zap_all(struct kvm *kvm);
f8f55942 815void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm);
3ad82a7e 816unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm);
54f1585a
ZX
817void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages);
818
ff03a073 819int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3);
cc4b6871 820
3200f405 821int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
9f811285 822 const void *val, int bytes);
4b12f0de 823u8 kvm_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn);
2f333bcb 824
6ef768fa
PB
825struct kvm_irq_mask_notifier {
826 void (*func)(struct kvm_irq_mask_notifier *kimn, bool masked);
827 int irq;
828 struct hlist_node link;
829};
830
831void kvm_register_irq_mask_notifier(struct kvm *kvm, int irq,
832 struct kvm_irq_mask_notifier *kimn);
833void kvm_unregister_irq_mask_notifier(struct kvm *kvm, int irq,
834 struct kvm_irq_mask_notifier *kimn);
835void kvm_fire_mask_notifiers(struct kvm *kvm, unsigned irqchip, unsigned pin,
836 bool mask);
837
2f333bcb 838extern bool tdp_enabled;
9f811285 839
a3e06bbe
LJ
840u64 vcpu_tsc_khz(struct kvm_vcpu *vcpu);
841
92a1f12d
JR
842/* control of guest tsc rate supported? */
843extern bool kvm_has_tsc_control;
844/* minimum supported tsc_khz for guests */
845extern u32 kvm_min_guest_tsc_khz;
846/* maximum supported tsc_khz for guests */
847extern u32 kvm_max_guest_tsc_khz;
848
54f1585a 849enum emulation_result {
ac0a48c3
PB
850 EMULATE_DONE, /* no further processing */
851 EMULATE_USER_EXIT, /* kvm_run ready for userspace exit */
54f1585a
ZX
852 EMULATE_FAIL, /* can't emulate this instruction */
853};
854
571008da
SY
855#define EMULTYPE_NO_DECODE (1 << 0)
856#define EMULTYPE_TRAP_UD (1 << 1)
ba8afb6b 857#define EMULTYPE_SKIP (1 << 2)
1cb3f3ae 858#define EMULTYPE_RETRY (1 << 3)
991eebf9 859#define EMULTYPE_NO_REEXECUTE (1 << 4)
dc25e89e
AP
860int x86_emulate_instruction(struct kvm_vcpu *vcpu, unsigned long cr2,
861 int emulation_type, void *insn, int insn_len);
51d8b661
AP
862
863static inline int emulate_instruction(struct kvm_vcpu *vcpu,
864 int emulation_type)
865{
dc25e89e 866 return x86_emulate_instruction(vcpu, 0, emulation_type, NULL, 0);
51d8b661
AP
867}
868
f2b4b7dd 869void kvm_enable_efer_bits(u64);
384bb783 870bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer);
54f1585a 871int kvm_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *data);
8fe8ab46 872int kvm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a
ZX
873
874struct x86_emulate_ctxt;
875
cf8f70bf 876int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size, unsigned short port);
54f1585a
ZX
877void kvm_emulate_cpuid(struct kvm_vcpu *vcpu);
878int kvm_emulate_halt(struct kvm_vcpu *vcpu);
f5f48ee1 879int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu);
54f1585a 880
3e6e0aab 881void kvm_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg);
c697518a 882int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector, int seg);
2b4a273b 883void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector);
3e6e0aab 884
7f3d35fd
KW
885int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
886 int reason, bool has_error_code, u32 error_code);
37817f29 887
49a9b07e 888int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0);
2390218b 889int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
a83b29c6 890int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
eea1cff9 891int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8);
020df079
GN
892int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val);
893int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val);
2d3ad1f4
AK
894unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu);
895void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw);
54f1585a 896void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l);
2acf923e 897int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr);
54f1585a
ZX
898
899int kvm_get_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata);
8fe8ab46 900int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a 901
91586a3b
JK
902unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu);
903void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
022cd0e8 904bool kvm_rdpmc(struct kvm_vcpu *vcpu);
91586a3b 905
298101da
AK
906void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr);
907void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
ce7ddec4
JR
908void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr);
909void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
6389ee94 910void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
ec92fe44
JR
911int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
912 gfn_t gfn, void *data, int offset, int len,
913 u32 access);
0a79b009 914bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl);
16f8a6f9 915bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr);
298101da 916
1a577b72
MT
917static inline int __kvm_irq_line_state(unsigned long *irq_state,
918 int irq_source_id, int level)
919{
920 /* Logical OR for level trig interrupt */
921 if (level)
922 __set_bit(irq_source_id, irq_state);
923 else
924 __clear_bit(irq_source_id, irq_state);
925
926 return !!(*irq_state);
927}
928
929int kvm_pic_set_irq(struct kvm_pic *pic, int irq, int irq_source_id, int level);
930void kvm_pic_clear_all(struct kvm_pic *pic, int irq_source_id);
3de42dc0 931
3419ffc8
SY
932void kvm_inject_nmi(struct kvm_vcpu *vcpu);
933
10ab25cd 934int fx_init(struct kvm_vcpu *vcpu);
54f1585a 935
54f1585a 936void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
f57f2ef5 937 const u8 *new, int bytes);
1cb3f3ae 938int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn);
54f1585a
ZX
939int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva);
940void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu);
941int kvm_mmu_load(struct kvm_vcpu *vcpu);
942void kvm_mmu_unload(struct kvm_vcpu *vcpu);
0ba73cda 943void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu);
54987b7a
PB
944gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
945 struct x86_exception *exception);
ab9ae313
AK
946gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
947 struct x86_exception *exception);
948gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
949 struct x86_exception *exception);
950gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
951 struct x86_exception *exception);
952gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
953 struct x86_exception *exception);
54f1585a
ZX
954
955int kvm_emulate_hypercall(struct kvm_vcpu *vcpu);
956
dc25e89e
AP
957int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t gva, u32 error_code,
958 void *insn, int insn_len);
a7052897 959void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva);
d8d173da 960void kvm_mmu_new_cr3(struct kvm_vcpu *vcpu);
34c16eec 961
18552672 962void kvm_enable_tdp(void);
5f4cb662 963void kvm_disable_tdp(void);
18552672 964
54987b7a
PB
965static inline gpa_t translate_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
966 struct x86_exception *exception)
e459e322
XG
967{
968 return gpa;
969}
970
ec6d273d
ZX
971static inline struct kvm_mmu_page *page_header(hpa_t shadow_page)
972{
973 struct page *page = pfn_to_page(shadow_page >> PAGE_SHIFT);
974
975 return (struct kvm_mmu_page *)page_private(page);
976}
977
d6e88aec 978static inline u16 kvm_read_ldt(void)
ec6d273d
ZX
979{
980 u16 ldt;
981 asm("sldt %0" : "=g"(ldt));
982 return ldt;
983}
984
d6e88aec 985static inline void kvm_load_ldt(u16 sel)
ec6d273d
ZX
986{
987 asm("lldt %0" : : "rm"(sel));
988}
ec6d273d 989
ec6d273d
ZX
990#ifdef CONFIG_X86_64
991static inline unsigned long read_msr(unsigned long msr)
992{
993 u64 value;
994
995 rdmsrl(msr, value);
996 return value;
997}
998#endif
999
ec6d273d
ZX
1000static inline u32 get_rdx_init_val(void)
1001{
1002 return 0x600; /* P6 family */
1003}
1004
c1a5d4f9
AK
1005static inline void kvm_inject_gp(struct kvm_vcpu *vcpu, u32 error_code)
1006{
1007 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
1008}
1009
854e8bb1
NA
1010static inline u64 get_canonical(u64 la)
1011{
1012 return ((int64_t)la << 16) >> 16;
1013}
1014
1015static inline bool is_noncanonical_address(u64 la)
1016{
1017#ifdef CONFIG_X86_64
1018 return get_canonical(la) != la;
1019#else
1020 return false;
1021#endif
1022}
1023
ec6d273d
ZX
1024#define TSS_IOPB_BASE_OFFSET 0x66
1025#define TSS_BASE_SIZE 0x68
1026#define TSS_IOPB_SIZE (65536 / 8)
1027#define TSS_REDIRECTION_SIZE (256 / 8)
7d76b4d3
JP
1028#define RMODE_TSS_SIZE \
1029 (TSS_BASE_SIZE + TSS_REDIRECTION_SIZE + TSS_IOPB_SIZE + 1)
53e0aa7b 1030
37817f29
IE
1031enum {
1032 TASK_SWITCH_CALL = 0,
1033 TASK_SWITCH_IRET = 1,
1034 TASK_SWITCH_JMP = 2,
1035 TASK_SWITCH_GATE = 3,
1036};
1037
1371d904 1038#define HF_GIF_MASK (1 << 0)
3d6368ef
AG
1039#define HF_HIF_MASK (1 << 1)
1040#define HF_VINTR_MASK (1 << 2)
95ba8273 1041#define HF_NMI_MASK (1 << 3)
44c11430 1042#define HF_IRET_MASK (1 << 4)
ec9e60b2 1043#define HF_GUEST_MASK (1 << 5) /* VCPU is in guest-mode */
1371d904 1044
4ecac3fd
AK
1045/*
1046 * Hardware virtualization extension instructions may fault if a
1047 * reboot turns off virtualization while processes are running.
1048 * Trap the fault and ignore the instruction if that happens.
1049 */
b7c4145b 1050asmlinkage void kvm_spurious_fault(void);
4ecac3fd 1051
5e520e62 1052#define ____kvm_handle_fault_on_reboot(insn, cleanup_insn) \
4ecac3fd 1053 "666: " insn "\n\t" \
b7c4145b 1054 "668: \n\t" \
18b13e54 1055 ".pushsection .fixup, \"ax\" \n" \
4ecac3fd 1056 "667: \n\t" \
5e520e62 1057 cleanup_insn "\n\t" \
b7c4145b
AK
1058 "cmpb $0, kvm_rebooting \n\t" \
1059 "jne 668b \n\t" \
8ceed347 1060 __ASM_SIZE(push) " $666b \n\t" \
b7c4145b 1061 "call kvm_spurious_fault \n\t" \
4ecac3fd 1062 ".popsection \n\t" \
3ee89722 1063 _ASM_EXTABLE(666b, 667b)
4ecac3fd 1064
5e520e62
AK
1065#define __kvm_handle_fault_on_reboot(insn) \
1066 ____kvm_handle_fault_on_reboot(insn, "")
1067
e930bffe
AA
1068#define KVM_ARCH_WANT_MMU_NOTIFIER
1069int kvm_unmap_hva(struct kvm *kvm, unsigned long hva);
b3ae2096 1070int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end);
57128468 1071int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
8ee53820 1072int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
3da0dd43 1073void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
82725b20 1074int cpuid_maxphyaddr(struct kvm_vcpu *vcpu);
c7c9c56c 1075int kvm_cpu_has_injectable_intr(struct kvm_vcpu *v);
a1b37100
GN
1076int kvm_cpu_has_interrupt(struct kvm_vcpu *vcpu);
1077int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu);
0b71785d 1078int kvm_cpu_get_interrupt(struct kvm_vcpu *v);
66450a21 1079void kvm_vcpu_reset(struct kvm_vcpu *vcpu);
4256f43f 1080void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu);
fe71557a
TC
1081void kvm_arch_mmu_notifier_invalidate_page(struct kvm *kvm,
1082 unsigned long address);
e930bffe 1083
18863bdd 1084void kvm_define_shared_msr(unsigned index, u32 msr);
8b3c3104 1085int kvm_set_shared_msr(unsigned index, u64 val, u64 mask);
18863bdd 1086
82b32774 1087unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu);
f92653ee
JK
1088bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip);
1089
af585b92
GN
1090void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
1091 struct kvm_async_pf *work);
1092void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
1093 struct kvm_async_pf *work);
56028d08
GN
1094void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu,
1095 struct kvm_async_pf *work);
7c90705b 1096bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu);
af585b92
GN
1097extern bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn);
1098
db8fcefa
AP
1099void kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err);
1100
f5132b01
GN
1101int kvm_is_in_guest(void);
1102
1103void kvm_pmu_init(struct kvm_vcpu *vcpu);
1104void kvm_pmu_destroy(struct kvm_vcpu *vcpu);
1105void kvm_pmu_reset(struct kvm_vcpu *vcpu);
1106void kvm_pmu_cpuid_update(struct kvm_vcpu *vcpu);
1107bool kvm_pmu_msr(struct kvm_vcpu *vcpu, u32 msr);
1108int kvm_pmu_get_msr(struct kvm_vcpu *vcpu, u32 msr, u64 *data);
afd80d85 1109int kvm_pmu_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info);
67f4d428 1110int kvm_pmu_check_pmc(struct kvm_vcpu *vcpu, unsigned pmc);
f5132b01
GN
1111int kvm_pmu_read_pmc(struct kvm_vcpu *vcpu, unsigned pmc, u64 *data);
1112void kvm_handle_pmu_event(struct kvm_vcpu *vcpu);
1113void kvm_deliver_pmi(struct kvm_vcpu *vcpu);
1114
1965aae3 1115#endif /* _ASM_X86_KVM_HOST_H */