]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/include/asm/kvm_host.h
KVM: x86: Add kvm_skip_emulated_instruction and use it.
[mirror_ubuntu-artful-kernel.git] / arch / x86 / include / asm / kvm_host.h
CommitLineData
a656c8ef 1/*
043405e1
CO
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This header defines architecture specific interfaces, x86 version
5 *
6 * This work is licensed under the terms of the GNU GPL, version 2. See
7 * the COPYING file in the top-level directory.
8 *
9 */
10
1965aae3
PA
11#ifndef _ASM_X86_KVM_HOST_H
12#define _ASM_X86_KVM_HOST_H
043405e1 13
34c16eec
ZX
14#include <linux/types.h>
15#include <linux/mm.h>
e930bffe 16#include <linux/mmu_notifier.h>
229456fc 17#include <linux/tracepoint.h>
f5f48ee1 18#include <linux/cpumask.h>
f5132b01 19#include <linux/irq_work.h>
34c16eec
ZX
20
21#include <linux/kvm.h>
22#include <linux/kvm_para.h>
edf88417 23#include <linux/kvm_types.h>
f5132b01 24#include <linux/perf_event.h>
d828199e
MT
25#include <linux/pvclock_gtod.h>
26#include <linux/clocksource.h>
87276880 27#include <linux/irqbypass.h>
5c919412 28#include <linux/hyperv.h>
34c16eec 29
7d669f50 30#include <asm/apic.h>
50d0a0f9 31#include <asm/pvclock-abi.h>
e01a1b57 32#include <asm/desc.h>
0bed3b56 33#include <asm/mtrr.h>
9962d032 34#include <asm/msr-index.h>
3ee89722 35#include <asm/asm.h>
21ebbeda 36#include <asm/kvm_page_track.h>
e01a1b57 37
682f732e 38#define KVM_MAX_VCPUS 288
757883de 39#define KVM_SOFT_MAX_VCPUS 240
af1bae54 40#define KVM_MAX_VCPU_ID 1023
1d4e7e3c 41#define KVM_USER_MEM_SLOTS 509
0743247f
AW
42/* memory slots that are not exposed to userspace */
43#define KVM_PRIVATE_MEM_SLOTS 3
bbacc0c1 44#define KVM_MEM_SLOTS_NUM (KVM_USER_MEM_SLOTS + KVM_PRIVATE_MEM_SLOTS)
93a5cef0 45
69a9f69b 46#define KVM_PIO_PAGE_OFFSET 1
542472b5 47#define KVM_COALESCED_MMIO_PAGE_OFFSET 2
14ebda33 48#define KVM_HALT_POLL_NS_DEFAULT 400000
69a9f69b 49
8175e5b7
AG
50#define KVM_IRQCHIP_NUM_PINS KVM_IOAPIC_NUM_PINS
51
2860c4b1
PB
52/* x86-specific vcpu->requests bit members */
53#define KVM_REQ_MIGRATE_TIMER 8
54#define KVM_REQ_REPORT_TPR_ACCESS 9
55#define KVM_REQ_TRIPLE_FAULT 10
56#define KVM_REQ_MMU_SYNC 11
57#define KVM_REQ_CLOCK_UPDATE 12
58#define KVM_REQ_DEACTIVATE_FPU 13
59#define KVM_REQ_EVENT 14
60#define KVM_REQ_APF_HALT 15
61#define KVM_REQ_STEAL_UPDATE 16
62#define KVM_REQ_NMI 17
63#define KVM_REQ_PMU 18
64#define KVM_REQ_PMI 19
65#define KVM_REQ_SMI 20
66#define KVM_REQ_MASTERCLOCK_UPDATE 21
67#define KVM_REQ_MCLOCK_INPROGRESS 22
68#define KVM_REQ_SCAN_IOAPIC 23
69#define KVM_REQ_GLOBAL_CLOCK_UPDATE 24
70#define KVM_REQ_APIC_PAGE_RELOAD 25
71#define KVM_REQ_HV_CRASH 26
72#define KVM_REQ_IOAPIC_EOI_EXIT 27
73#define KVM_REQ_HV_RESET 28
74#define KVM_REQ_HV_EXIT 29
75#define KVM_REQ_HV_STIMER 30
76
cfec82cb
JR
77#define CR0_RESERVED_BITS \
78 (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
79 | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
80 | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
81
346874c9 82#define CR3_L_MODE_RESERVED_BITS 0xFFFFFF0000000000ULL
cfaa790a 83#define CR3_PCID_INVD BIT_64(63)
cfec82cb
JR
84#define CR4_RESERVED_BITS \
85 (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
86 | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
ad756a16 87 | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR | X86_CR4_PCIDE \
afcbf13f 88 | X86_CR4_OSXSAVE | X86_CR4_SMEP | X86_CR4_FSGSBASE \
b9baba86
HH
89 | X86_CR4_OSXMMEXCPT | X86_CR4_VMXE | X86_CR4_SMAP \
90 | X86_CR4_PKE))
cfec82cb
JR
91
92#define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
93
94
cd6e8f87 95
cd6e8f87 96#define INVALID_PAGE (~(hpa_t)0)
dd180b3e
XG
97#define VALID_PAGE(x) ((x) != INVALID_PAGE)
98
cd6e8f87
ZX
99#define UNMAPPED_GVA (~(gpa_t)0)
100
ec04b260 101/* KVM Hugepage definitions for x86 */
04326caa 102#define KVM_NR_PAGE_SIZES 3
82855413
JR
103#define KVM_HPAGE_GFN_SHIFT(x) (((x) - 1) * 9)
104#define KVM_HPAGE_SHIFT(x) (PAGE_SHIFT + KVM_HPAGE_GFN_SHIFT(x))
ec04b260
JR
105#define KVM_HPAGE_SIZE(x) (1UL << KVM_HPAGE_SHIFT(x))
106#define KVM_HPAGE_MASK(x) (~(KVM_HPAGE_SIZE(x) - 1))
107#define KVM_PAGES_PER_HPAGE(x) (KVM_HPAGE_SIZE(x) / PAGE_SIZE)
05da4558 108
6d9d41e5
CD
109static inline gfn_t gfn_to_index(gfn_t gfn, gfn_t base_gfn, int level)
110{
111 /* KVM_HPAGE_GFN_SHIFT(PT_PAGE_TABLE_LEVEL) must be 0. */
112 return (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
113 (base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
114}
115
d657a98e
ZX
116#define KVM_PERMILLE_MMU_PAGES 20
117#define KVM_MIN_ALLOC_MMU_PAGES 64
1ae0a13d
DE
118#define KVM_MMU_HASH_SHIFT 10
119#define KVM_NUM_MMU_PAGES (1 << KVM_MMU_HASH_SHIFT)
d657a98e
ZX
120#define KVM_MIN_FREE_MMU_PAGES 5
121#define KVM_REFILL_PAGES 25
73c1160c 122#define KVM_MAX_CPUID_ENTRIES 80
0bed3b56 123#define KVM_NR_FIXED_MTRR_REGION 88
0d234daf 124#define KVM_NR_VAR_MTRR 8
d657a98e 125
af585b92
GN
126#define ASYNC_PF_PER_VCPU 64
127
5fdbf976 128enum kvm_reg {
2b3ccfa0
ZX
129 VCPU_REGS_RAX = 0,
130 VCPU_REGS_RCX = 1,
131 VCPU_REGS_RDX = 2,
132 VCPU_REGS_RBX = 3,
133 VCPU_REGS_RSP = 4,
134 VCPU_REGS_RBP = 5,
135 VCPU_REGS_RSI = 6,
136 VCPU_REGS_RDI = 7,
137#ifdef CONFIG_X86_64
138 VCPU_REGS_R8 = 8,
139 VCPU_REGS_R9 = 9,
140 VCPU_REGS_R10 = 10,
141 VCPU_REGS_R11 = 11,
142 VCPU_REGS_R12 = 12,
143 VCPU_REGS_R13 = 13,
144 VCPU_REGS_R14 = 14,
145 VCPU_REGS_R15 = 15,
146#endif
5fdbf976 147 VCPU_REGS_RIP,
2b3ccfa0
ZX
148 NR_VCPU_REGS
149};
150
6de4f3ad
AK
151enum kvm_reg_ex {
152 VCPU_EXREG_PDPTR = NR_VCPU_REGS,
aff48baa 153 VCPU_EXREG_CR3,
6de12732 154 VCPU_EXREG_RFLAGS,
2fb92db1 155 VCPU_EXREG_SEGMENTS,
6de4f3ad
AK
156};
157
2b3ccfa0 158enum {
81609e3e 159 VCPU_SREG_ES,
2b3ccfa0 160 VCPU_SREG_CS,
81609e3e 161 VCPU_SREG_SS,
2b3ccfa0 162 VCPU_SREG_DS,
2b3ccfa0
ZX
163 VCPU_SREG_FS,
164 VCPU_SREG_GS,
2b3ccfa0
ZX
165 VCPU_SREG_TR,
166 VCPU_SREG_LDTR,
167};
168
56e82318 169#include <asm/kvm_emulate.h>
2b3ccfa0 170
d657a98e
ZX
171#define KVM_NR_MEM_OBJS 40
172
42dbaa5a
JK
173#define KVM_NR_DB_REGS 4
174
175#define DR6_BD (1 << 13)
176#define DR6_BS (1 << 14)
6f43ed01
NA
177#define DR6_RTM (1 << 16)
178#define DR6_FIXED_1 0xfffe0ff0
179#define DR6_INIT 0xffff0ff0
180#define DR6_VOLATILE 0x0001e00f
42dbaa5a
JK
181
182#define DR7_BP_EN_MASK 0x000000ff
183#define DR7_GE (1 << 9)
184#define DR7_GD (1 << 13)
185#define DR7_FIXED_1 0x00000400
6f43ed01 186#define DR7_VOLATILE 0xffff2bff
42dbaa5a 187
c205fb7d
NA
188#define PFERR_PRESENT_BIT 0
189#define PFERR_WRITE_BIT 1
190#define PFERR_USER_BIT 2
191#define PFERR_RSVD_BIT 3
192#define PFERR_FETCH_BIT 4
be94f6b7 193#define PFERR_PK_BIT 5
14727754
TL
194#define PFERR_GUEST_FINAL_BIT 32
195#define PFERR_GUEST_PAGE_BIT 33
c205fb7d
NA
196
197#define PFERR_PRESENT_MASK (1U << PFERR_PRESENT_BIT)
198#define PFERR_WRITE_MASK (1U << PFERR_WRITE_BIT)
199#define PFERR_USER_MASK (1U << PFERR_USER_BIT)
200#define PFERR_RSVD_MASK (1U << PFERR_RSVD_BIT)
201#define PFERR_FETCH_MASK (1U << PFERR_FETCH_BIT)
be94f6b7 202#define PFERR_PK_MASK (1U << PFERR_PK_BIT)
14727754
TL
203#define PFERR_GUEST_FINAL_MASK (1ULL << PFERR_GUEST_FINAL_BIT)
204#define PFERR_GUEST_PAGE_MASK (1ULL << PFERR_GUEST_PAGE_BIT)
205
206#define PFERR_NESTED_GUEST_PAGE (PFERR_GUEST_PAGE_MASK | \
207 PFERR_USER_MASK | \
208 PFERR_WRITE_MASK | \
209 PFERR_PRESENT_MASK)
c205fb7d 210
41383771
GN
211/* apic attention bits */
212#define KVM_APIC_CHECK_VAPIC 0
ae7a2a3f
MT
213/*
214 * The following bit is set with PV-EOI, unset on EOI.
215 * We detect PV-EOI changes by guest by comparing
216 * this bit with PV-EOI in guest memory.
217 * See the implementation in apic_update_pv_eoi.
218 */
219#define KVM_APIC_PV_EOI_PENDING 1
41383771 220
d84f1e07
FW
221struct kvm_kernel_irq_routing_entry;
222
d657a98e
ZX
223/*
224 * We don't want allocation failures within the mmu code, so we preallocate
225 * enough memory for a single page fault in a cache.
226 */
227struct kvm_mmu_memory_cache {
228 int nobjs;
229 void *objects[KVM_NR_MEM_OBJS];
230};
231
21ebbeda
XG
232/*
233 * the pages used as guest page table on soft mmu are tracked by
234 * kvm_memory_slot.arch.gfn_track which is 16 bits, so the role bits used
235 * by indirect shadow page can not be more than 15 bits.
236 *
237 * Currently, we used 14 bits that are @level, @cr4_pae, @quadrant, @access,
238 * @nxe, @cr0_wp, @smep_andnot_wp and @smap_andnot_wp.
239 */
d657a98e
ZX
240union kvm_mmu_page_role {
241 unsigned word;
242 struct {
7d76b4d3 243 unsigned level:4;
5b7e0102 244 unsigned cr4_pae:1;
7d76b4d3 245 unsigned quadrant:2;
f6e2c02b 246 unsigned direct:1;
7d76b4d3 247 unsigned access:3;
2e53d63a 248 unsigned invalid:1;
9645bb56 249 unsigned nxe:1;
3dbe1415 250 unsigned cr0_wp:1;
411c588d 251 unsigned smep_andnot_wp:1;
0be0226f 252 unsigned smap_andnot_wp:1;
699023e2
PB
253 unsigned :8;
254
255 /*
256 * This is left at the top of the word so that
257 * kvm_memslots_for_spte_role can extract it with a
258 * simple shift. While there is room, give it a whole
259 * byte so it is also faster to load it from memory.
260 */
261 unsigned smm:8;
d657a98e
ZX
262 };
263};
264
018aabb5
TY
265struct kvm_rmap_head {
266 unsigned long val;
267};
268
d657a98e
ZX
269struct kvm_mmu_page {
270 struct list_head link;
271 struct hlist_node hash_link;
272
273 /*
274 * The following two entries are used to key the shadow page in the
275 * hash table.
276 */
277 gfn_t gfn;
278 union kvm_mmu_page_role role;
279
280 u64 *spt;
281 /* hold the gfn of each spte inside spt */
282 gfn_t *gfns;
4731d4c7 283 bool unsync;
0571d366 284 int root_count; /* Currently serving as active root */
60c8aec6 285 unsigned int unsync_children;
018aabb5 286 struct kvm_rmap_head parent_ptes; /* rmap pointers to parent sptes */
f6f8adee
XG
287
288 /* The page is obsolete if mmu_valid_gen != kvm->arch.mmu_valid_gen. */
5304b8d3 289 unsigned long mmu_valid_gen;
f6f8adee 290
0074ff63 291 DECLARE_BITMAP(unsync_child_bitmap, 512);
c2a2ac2b
XG
292
293#ifdef CONFIG_X86_32
accaefe0
XG
294 /*
295 * Used out of the mmu-lock to avoid reading spte values while an
296 * update is in progress; see the comments in __get_spte_lockless().
297 */
c2a2ac2b
XG
298 int clear_spte_count;
299#endif
300
0cbf8e43 301 /* Number of writes since the last time traversal visited this page. */
e5691a81 302 atomic_t write_flooding_count;
d657a98e
ZX
303};
304
1c08364c
AK
305struct kvm_pio_request {
306 unsigned long count;
1c08364c
AK
307 int in;
308 int port;
309 int size;
1c08364c
AK
310};
311
a0a64f50
XG
312struct rsvd_bits_validate {
313 u64 rsvd_bits_mask[2][4];
314 u64 bad_mt_xwr;
315};
316
d657a98e
ZX
317/*
318 * x86 supports 3 paging modes (4-level 64-bit, 3-level 64-bit, and 2-level
319 * 32-bit). The kvm_mmu structure abstracts the details of the current mmu
320 * mode.
321 */
322struct kvm_mmu {
f43addd4 323 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long root);
5777ed34 324 unsigned long (*get_cr3)(struct kvm_vcpu *vcpu);
e4e517b4 325 u64 (*get_pdptr)(struct kvm_vcpu *vcpu, int index);
78b2c54a
XG
326 int (*page_fault)(struct kvm_vcpu *vcpu, gva_t gva, u32 err,
327 bool prefault);
6389ee94
AK
328 void (*inject_page_fault)(struct kvm_vcpu *vcpu,
329 struct x86_exception *fault);
1871c602 330 gpa_t (*gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t gva, u32 access,
ab9ae313 331 struct x86_exception *exception);
54987b7a
PB
332 gpa_t (*translate_gpa)(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
333 struct x86_exception *exception);
e8bc217a 334 int (*sync_page)(struct kvm_vcpu *vcpu,
a4a8e6f7 335 struct kvm_mmu_page *sp);
a7052897 336 void (*invlpg)(struct kvm_vcpu *vcpu, gva_t gva);
0f53b5b1 337 void (*update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
7c562522 338 u64 *spte, const void *pte);
d657a98e
ZX
339 hpa_t root_hpa;
340 int root_level;
341 int shadow_root_level;
a770f6f2 342 union kvm_mmu_page_role base_role;
c5a78f2b 343 bool direct_map;
d657a98e 344
97d64b78
AK
345 /*
346 * Bitmap; bit set = permission fault
347 * Byte index: page fault error code [4:1]
348 * Bit index: pte permissions in ACC_* format
349 */
350 u8 permissions[16];
351
2d344105
HH
352 /*
353 * The pkru_mask indicates if protection key checks are needed. It
354 * consists of 16 domains indexed by page fault error code bits [4:1],
355 * with PFEC.RSVD replaced by ACC_USER_MASK from the page tables.
356 * Each domain has 2 bits which are ANDed with AD and WD from PKRU.
357 */
358 u32 pkru_mask;
359
d657a98e 360 u64 *pae_root;
81407ca5 361 u64 *lm_root;
c258b62b
XG
362
363 /*
364 * check zero bits on shadow page table entries, these
365 * bits include not only hardware reserved bits but also
366 * the bits spte never used.
367 */
368 struct rsvd_bits_validate shadow_zero_check;
369
a0a64f50 370 struct rsvd_bits_validate guest_rsvd_check;
ff03a073 371
6bb69c9b
PB
372 /* Can have large pages at levels 2..last_nonleaf_level-1. */
373 u8 last_nonleaf_level;
6fd01b71 374
2d48a985
JR
375 bool nx;
376
ff03a073 377 u64 pdptrs[4]; /* pae */
d657a98e
ZX
378};
379
f5132b01
GN
380enum pmc_type {
381 KVM_PMC_GP = 0,
382 KVM_PMC_FIXED,
383};
384
385struct kvm_pmc {
386 enum pmc_type type;
387 u8 idx;
388 u64 counter;
389 u64 eventsel;
390 struct perf_event *perf_event;
391 struct kvm_vcpu *vcpu;
392};
393
394struct kvm_pmu {
395 unsigned nr_arch_gp_counters;
396 unsigned nr_arch_fixed_counters;
397 unsigned available_event_types;
398 u64 fixed_ctr_ctrl;
399 u64 global_ctrl;
400 u64 global_status;
401 u64 global_ovf_ctrl;
402 u64 counter_bitmask[2];
403 u64 global_ctrl_mask;
103af0a9 404 u64 reserved_bits;
f5132b01 405 u8 version;
15c7ad51
RR
406 struct kvm_pmc gp_counters[INTEL_PMC_MAX_GENERIC];
407 struct kvm_pmc fixed_counters[INTEL_PMC_MAX_FIXED];
f5132b01
GN
408 struct irq_work irq_work;
409 u64 reprogram_pmi;
410};
411
25462f7f
WH
412struct kvm_pmu_ops;
413
360b948d
PB
414enum {
415 KVM_DEBUGREG_BP_ENABLED = 1,
c77fb5fe 416 KVM_DEBUGREG_WONT_EXIT = 2,
ae561ede 417 KVM_DEBUGREG_RELOAD = 4,
360b948d
PB
418};
419
86fd5270
XG
420struct kvm_mtrr_range {
421 u64 base;
422 u64 mask;
19efffa2 423 struct list_head node;
86fd5270
XG
424};
425
70109e7d 426struct kvm_mtrr {
86fd5270 427 struct kvm_mtrr_range var_ranges[KVM_NR_VAR_MTRR];
70109e7d 428 mtrr_type fixed_ranges[KVM_NR_FIXED_MTRR_REGION];
10fac2dc 429 u64 deftype;
19efffa2
XG
430
431 struct list_head head;
70109e7d
XG
432};
433
1f4b34f8
AS
434/* Hyper-V SynIC timer */
435struct kvm_vcpu_hv_stimer {
436 struct hrtimer timer;
437 int index;
438 u64 config;
439 u64 count;
440 u64 exp_time;
441 struct hv_message msg;
442 bool msg_pending;
443};
444
5c919412
AS
445/* Hyper-V synthetic interrupt controller (SynIC)*/
446struct kvm_vcpu_hv_synic {
447 u64 version;
448 u64 control;
449 u64 msg_page;
450 u64 evt_page;
451 atomic64_t sint[HV_SYNIC_SINT_COUNT];
452 atomic_t sint_to_gsi[HV_SYNIC_SINT_COUNT];
453 DECLARE_BITMAP(auto_eoi_bitmap, 256);
454 DECLARE_BITMAP(vec_bitmap, 256);
455 bool active;
456};
457
e83d5887
AS
458/* Hyper-V per vcpu emulation context */
459struct kvm_vcpu_hv {
460 u64 hv_vapic;
9eec50b8 461 s64 runtime_offset;
5c919412 462 struct kvm_vcpu_hv_synic synic;
db397571 463 struct kvm_hyperv_exit exit;
1f4b34f8
AS
464 struct kvm_vcpu_hv_stimer stimer[HV_SYNIC_STIMER_COUNT];
465 DECLARE_BITMAP(stimer_pending_bitmap, HV_SYNIC_STIMER_COUNT);
e83d5887
AS
466};
467
ad312c7c 468struct kvm_vcpu_arch {
5fdbf976
MT
469 /*
470 * rip and regs accesses must go through
471 * kvm_{register,rip}_{read,write} functions.
472 */
473 unsigned long regs[NR_VCPU_REGS];
474 u32 regs_avail;
475 u32 regs_dirty;
34c16eec
ZX
476
477 unsigned long cr0;
e8467fda 478 unsigned long cr0_guest_owned_bits;
34c16eec
ZX
479 unsigned long cr2;
480 unsigned long cr3;
481 unsigned long cr4;
fc78f519 482 unsigned long cr4_guest_owned_bits;
34c16eec 483 unsigned long cr8;
1371d904 484 u32 hflags;
f6801dff 485 u64 efer;
34c16eec
ZX
486 u64 apic_base;
487 struct kvm_lapic *apic; /* kernel irqchip context */
d62caabb 488 bool apicv_active;
6308630b 489 DECLARE_BITMAP(ioapic_handled_vectors, 256);
41383771 490 unsigned long apic_attention;
e1035715 491 int32_t apic_arb_prio;
34c16eec 492 int mp_state;
34c16eec 493 u64 ia32_misc_enable_msr;
64d60670 494 u64 smbase;
b209749f 495 bool tpr_access_reporting;
20300099 496 u64 ia32_xss;
34c16eec 497
14dfe855
JR
498 /*
499 * Paging state of the vcpu
500 *
501 * If the vcpu runs in guest mode with two level paging this still saves
502 * the paging mode of the l1 guest. This context is always used to
503 * handle faults.
504 */
34c16eec 505 struct kvm_mmu mmu;
8df25a32 506
6539e738
JR
507 /*
508 * Paging state of an L2 guest (used for nested npt)
509 *
510 * This context will save all necessary information to walk page tables
511 * of the an L2 guest. This context is only initialized for page table
512 * walking and not for faulting since we never handle l2 page faults on
513 * the host.
514 */
515 struct kvm_mmu nested_mmu;
516
14dfe855
JR
517 /*
518 * Pointer to the mmu context currently used for
519 * gva_to_gpa translations.
520 */
521 struct kvm_mmu *walk_mmu;
522
53c07b18 523 struct kvm_mmu_memory_cache mmu_pte_list_desc_cache;
34c16eec
ZX
524 struct kvm_mmu_memory_cache mmu_page_cache;
525 struct kvm_mmu_memory_cache mmu_page_header_cache;
526
98918833 527 struct fpu guest_fpu;
2acf923e 528 u64 xcr0;
d7876f1b 529 u64 guest_supported_xcr0;
4344ee98 530 u32 guest_xstate_size;
34c16eec 531
34c16eec
ZX
532 struct kvm_pio_request pio;
533 void *pio_data;
534
66fd3f7f
GN
535 u8 event_exit_inst_len;
536
298101da
AK
537 struct kvm_queued_exception {
538 bool pending;
539 bool has_error_code;
ce7ddec4 540 bool reinject;
298101da
AK
541 u8 nr;
542 u32 error_code;
543 } exception;
544
937a7eae
AK
545 struct kvm_queued_interrupt {
546 bool pending;
66fd3f7f 547 bool soft;
937a7eae
AK
548 u8 nr;
549 } interrupt;
550
34c16eec
ZX
551 int halt_request; /* real mode on Intel only */
552
553 int cpuid_nent;
07716717 554 struct kvm_cpuid_entry2 cpuid_entries[KVM_MAX_CPUID_ENTRIES];
5a4f55cd
EK
555
556 int maxphyaddr;
557
34c16eec
ZX
558 /* emulate context */
559
560 struct x86_emulate_ctxt emulate_ctxt;
7ae441ea
GN
561 bool emulate_regs_need_sync_to_vcpu;
562 bool emulate_regs_need_sync_from_vcpu;
716d51ab 563 int (*complete_userspace_io)(struct kvm_vcpu *vcpu);
18068523
GOC
564
565 gpa_t time;
50d0a0f9 566 struct pvclock_vcpu_time_info hv_clock;
e48672fa 567 unsigned int hw_tsc_khz;
0b79459b
AH
568 struct gfn_to_hva_cache pv_time;
569 bool pv_time_enabled;
51d59c6b
MT
570 /* set guest stopped flag in pvclock flags field */
571 bool pvclock_set_guest_stopped_request;
c9aaa895
GC
572
573 struct {
574 u64 msr_val;
575 u64 last_steal;
c9aaa895
GC
576 struct gfn_to_hva_cache stime;
577 struct kvm_steal_time steal;
578 } st;
579
a545ab6a 580 u64 tsc_offset;
1d5f066e 581 u64 last_guest_tsc;
6f526ec5 582 u64 last_host_tsc;
0dd6a6ed 583 u64 tsc_offset_adjustment;
e26101b1
ZA
584 u64 this_tsc_nsec;
585 u64 this_tsc_write;
0d3da0d2 586 u64 this_tsc_generation;
c285545f 587 bool tsc_catchup;
cc578287
ZA
588 bool tsc_always_catchup;
589 s8 virtual_tsc_shift;
590 u32 virtual_tsc_mult;
591 u32 virtual_tsc_khz;
ba904635 592 s64 ia32_tsc_adjust_msr;
ad721883 593 u64 tsc_scaling_ratio;
3419ffc8 594
7460fb4a
AK
595 atomic_t nmi_queued; /* unprocessed asynchronous NMIs */
596 unsigned nmi_pending; /* NMI queued after currently running handler */
597 bool nmi_injected; /* Trying to inject an NMI this entry */
f077825a 598 bool smi_pending; /* SMI queued after currently running handler */
9ba075a6 599
70109e7d 600 struct kvm_mtrr mtrr_state;
7cb060a9 601 u64 pat;
42dbaa5a 602
360b948d 603 unsigned switch_db_regs;
42dbaa5a
JK
604 unsigned long db[KVM_NR_DB_REGS];
605 unsigned long dr6;
606 unsigned long dr7;
607 unsigned long eff_db[KVM_NR_DB_REGS];
c8639010 608 unsigned long guest_debug_dr7;
890ca9ae
HY
609
610 u64 mcg_cap;
611 u64 mcg_status;
612 u64 mcg_ctl;
c45dcc71 613 u64 mcg_ext_ctl;
890ca9ae 614 u64 *mce_banks;
94fe45da 615
bebb106a
XG
616 /* Cache MMIO info */
617 u64 mmio_gva;
618 unsigned access;
619 gfn_t mmio_gfn;
56f17dd3 620 u64 mmio_gen;
bebb106a 621
f5132b01
GN
622 struct kvm_pmu pmu;
623
94fe45da 624 /* used for guest single stepping over the given code position */
94fe45da 625 unsigned long singlestep_rip;
f92653ee 626
e83d5887 627 struct kvm_vcpu_hv hyperv;
f5f48ee1
SY
628
629 cpumask_var_t wbinvd_dirty_mask;
af585b92 630
1cb3f3ae
XG
631 unsigned long last_retry_eip;
632 unsigned long last_retry_addr;
633
af585b92
GN
634 struct {
635 bool halted;
636 gfn_t gfns[roundup_pow_of_two(ASYNC_PF_PER_VCPU)];
344d9588
GN
637 struct gfn_to_hva_cache data;
638 u64 msr_val;
7c90705b 639 u32 id;
6adba527 640 bool send_user_only;
af585b92 641 } apf;
2b036c6b
BO
642
643 /* OSVW MSRs (AMD only) */
644 struct {
645 u64 length;
646 u64 status;
647 } osvw;
ae7a2a3f
MT
648
649 struct {
650 u64 msr_val;
651 struct gfn_to_hva_cache data;
652 } pv_eoi;
93c05d3e
XG
653
654 /*
655 * Indicate whether the access faults on its page table in guest
656 * which is set when fix page fault and used to detect unhandeable
657 * instruction.
658 */
659 bool write_fault_to_shadow_pgtable;
25d92081
YZ
660
661 /* set at EPT violation at this point */
662 unsigned long exit_qualification;
6aef266c
SV
663
664 /* pv related host specific info */
665 struct {
666 bool pv_unhalted;
667 } pv;
7543a635
SR
668
669 int pending_ioapic_eoi;
1c1a9ce9 670 int pending_external_vector;
34c16eec
ZX
671};
672
db3fe4eb 673struct kvm_lpage_info {
92f94f1e 674 int disallow_lpage;
db3fe4eb
TY
675};
676
677struct kvm_arch_memory_slot {
018aabb5 678 struct kvm_rmap_head *rmap[KVM_NR_PAGE_SIZES];
db3fe4eb 679 struct kvm_lpage_info *lpage_info[KVM_NR_PAGE_SIZES - 1];
21ebbeda 680 unsigned short *gfn_track[KVM_PAGE_TRACK_MAX];
db3fe4eb
TY
681};
682
3548a259
RK
683/*
684 * We use as the mode the number of bits allocated in the LDR for the
685 * logical processor ID. It happens that these are all powers of two.
686 * This makes it is very easy to detect cases where the APICs are
687 * configured for multiple modes; in that case, we cannot use the map and
688 * hence cannot use kvm_irq_delivery_to_apic_fast either.
689 */
690#define KVM_APIC_MODE_XAPIC_CLUSTER 4
691#define KVM_APIC_MODE_XAPIC_FLAT 8
692#define KVM_APIC_MODE_X2APIC 16
693
1e08ec4a
GN
694struct kvm_apic_map {
695 struct rcu_head rcu;
3548a259 696 u8 mode;
0ca52e7b 697 u32 max_apic_id;
e45115b6
RK
698 union {
699 struct kvm_lapic *xapic_flat_map[8];
700 struct kvm_lapic *xapic_cluster_map[16][4];
701 };
0ca52e7b 702 struct kvm_lapic *phys_map[];
1e08ec4a
GN
703};
704
e83d5887
AS
705/* Hyper-V emulation context */
706struct kvm_hv {
707 u64 hv_guest_os_id;
708 u64 hv_hypercall;
709 u64 hv_tsc_page;
e7d9513b
AS
710
711 /* Hyper-v based guest crash (NT kernel bugcheck) parameters */
712 u64 hv_crash_param[HV_X64_MSR_CRASH_PARAMS];
713 u64 hv_crash_ctl;
095cf55d
PB
714
715 HV_REFERENCE_TSC_PAGE tsc_ref;
e83d5887
AS
716};
717
fef9cce0 718struct kvm_arch {
49d5ca26 719 unsigned int n_used_mmu_pages;
f05e70ac 720 unsigned int n_requested_mmu_pages;
39de71ec 721 unsigned int n_max_mmu_pages;
332b207d 722 unsigned int indirect_shadow_pages;
5304b8d3 723 unsigned long mmu_valid_gen;
f05e70ac
ZX
724 struct hlist_head mmu_page_hash[KVM_NUM_MMU_PAGES];
725 /*
726 * Hash table of struct kvm_mmu_page.
727 */
728 struct list_head active_mmu_pages;
365c8868 729 struct list_head zapped_obsolete_pages;
13d268ca 730 struct kvm_page_track_notifier_node mmu_sp_tracker;
0eb05bf2 731 struct kvm_page_track_notifier_head track_notifier_head;
365c8868 732
4d5c5d0f 733 struct list_head assigned_dev_head;
19de40a8 734 struct iommu_domain *iommu_domain;
d96eb2c6 735 bool iommu_noncoherent;
e0f0bbc5
AW
736#define __KVM_HAVE_ARCH_NONCOHERENT_DMA
737 atomic_t noncoherent_dma_count;
5544eb9b
PB
738#define __KVM_HAVE_ARCH_ASSIGNED_DEVICE
739 atomic_t assigned_device_count;
d7deeeb0
ZX
740 struct kvm_pic *vpic;
741 struct kvm_ioapic *vioapic;
7837699f 742 struct kvm_pit *vpit;
42720138 743 atomic_t vapics_in_nmi_mode;
1e08ec4a
GN
744 struct mutex apic_map_lock;
745 struct kvm_apic_map *apic_map;
bfc6d222 746
bfc6d222 747 unsigned int tss_addr;
c24ae0dc 748 bool apic_access_page_done;
18068523
GOC
749
750 gpa_t wall_clock;
b7ebfb05 751
b7ebfb05 752 bool ept_identity_pagetable_done;
b927a3ce 753 gpa_t ept_identity_map_addr;
5550af4d
SY
754
755 unsigned long irq_sources_bitmap;
afbcf7ab 756 s64 kvmclock_offset;
038f8c11 757 raw_spinlock_t tsc_write_lock;
f38e098f 758 u64 last_tsc_nsec;
f38e098f 759 u64 last_tsc_write;
5d3cb0f6 760 u32 last_tsc_khz;
e26101b1
ZA
761 u64 cur_tsc_nsec;
762 u64 cur_tsc_write;
763 u64 cur_tsc_offset;
0d3da0d2 764 u64 cur_tsc_generation;
b48aa97e 765 int nr_vcpus_matched_tsc;
ffde22ac 766
d828199e
MT
767 spinlock_t pvclock_gtod_sync_lock;
768 bool use_master_clock;
769 u64 master_kernel_ns;
770 cycle_t master_cycle_now;
7e44e449 771 struct delayed_work kvmclock_update_work;
332967a3 772 struct delayed_work kvmclock_sync_work;
d828199e 773
ffde22ac 774 struct kvm_xen_hvm_config xen_hvm_config;
55cd8e5a 775
6ef768fa
PB
776 /* reads protected by irq_srcu, writes by irq_lock */
777 struct hlist_head mask_notifier_list;
778
e83d5887 779 struct kvm_hv hyperv;
b034cf01
XG
780
781 #ifdef CONFIG_KVM_MMU_AUDIT
782 int audit_point;
783 #endif
54750f2c
MT
784
785 bool boot_vcpu_runs_old_kvmclock;
d71ba788 786 u32 bsp_vcpu_id;
90de4a18
NA
787
788 u64 disabled_quirks;
49df6397
SR
789
790 bool irqchip_split;
b053b2ae 791 u8 nr_reserved_ioapic_pins;
52004014
FW
792
793 bool disabled_lapic_found;
44a95dae
SS
794
795 /* Struct members for AVIC */
5ea11f2b 796 u32 avic_vm_id;
18f40c53 797 u32 ldr_mode;
44a95dae
SS
798 struct page *avic_logical_id_table_page;
799 struct page *avic_physical_id_table_page;
5881f737 800 struct hlist_node hnode;
37131313
RK
801
802 bool x2apic_format;
c519265f 803 bool x2apic_broadcast_quirk_disabled;
d69fb81f
ZX
804};
805
0711456c 806struct kvm_vm_stat {
8a7e75d4
SJS
807 ulong mmu_shadow_zapped;
808 ulong mmu_pte_write;
809 ulong mmu_pte_updated;
810 ulong mmu_pde_zapped;
811 ulong mmu_flooded;
812 ulong mmu_recycled;
813 ulong mmu_cache_miss;
814 ulong mmu_unsync;
815 ulong remote_tlb_flush;
816 ulong lpages;
0711456c
ZX
817};
818
77b4c255 819struct kvm_vcpu_stat {
8a7e75d4
SJS
820 u64 pf_fixed;
821 u64 pf_guest;
822 u64 tlb_flush;
823 u64 invlpg;
824
825 u64 exits;
826 u64 io_exits;
827 u64 mmio_exits;
828 u64 signal_exits;
829 u64 irq_window_exits;
830 u64 nmi_window_exits;
831 u64 halt_exits;
832 u64 halt_successful_poll;
833 u64 halt_attempted_poll;
834 u64 halt_poll_invalid;
835 u64 halt_wakeup;
836 u64 request_irq_exits;
837 u64 irq_exits;
838 u64 host_state_reload;
839 u64 efer_reload;
840 u64 fpu_reload;
841 u64 insn_emulation;
842 u64 insn_emulation_fail;
843 u64 hypercalls;
844 u64 irq_injections;
845 u64 nmi_injections;
77b4c255 846};
ad312c7c 847
8a76d7f2
JR
848struct x86_instruction_info;
849
8fe8ab46
WA
850struct msr_data {
851 bool host_initiated;
852 u32 index;
853 u64 data;
854};
855
cb5281a5
PB
856struct kvm_lapic_irq {
857 u32 vector;
b7cb2231
PB
858 u16 delivery_mode;
859 u16 dest_mode;
860 bool level;
861 u16 trig_mode;
cb5281a5
PB
862 u32 shorthand;
863 u32 dest_id;
93bbf0b8 864 bool msi_redir_hint;
cb5281a5
PB
865};
866
ea4a5ff8
ZX
867struct kvm_x86_ops {
868 int (*cpu_has_kvm_support)(void); /* __init */
869 int (*disabled_by_bios)(void); /* __init */
13a34e06
RK
870 int (*hardware_enable)(void);
871 void (*hardware_disable)(void);
ea4a5ff8
ZX
872 void (*check_processor_compatibility)(void *rtn);
873 int (*hardware_setup)(void); /* __init */
874 void (*hardware_unsetup)(void); /* __exit */
774ead3a 875 bool (*cpu_has_accelerated_tpr)(void);
6d396b55 876 bool (*cpu_has_high_real_mode_segbase)(void);
0e851880 877 void (*cpuid_update)(struct kvm_vcpu *vcpu);
ea4a5ff8 878
03543133
SS
879 int (*vm_init)(struct kvm *kvm);
880 void (*vm_destroy)(struct kvm *kvm);
881
ea4a5ff8
ZX
882 /* Create, but do not attach this VCPU */
883 struct kvm_vcpu *(*vcpu_create)(struct kvm *kvm, unsigned id);
884 void (*vcpu_free)(struct kvm_vcpu *vcpu);
d28bc9dd 885 void (*vcpu_reset)(struct kvm_vcpu *vcpu, bool init_event);
ea4a5ff8
ZX
886
887 void (*prepare_guest_switch)(struct kvm_vcpu *vcpu);
888 void (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
889 void (*vcpu_put)(struct kvm_vcpu *vcpu);
ea4a5ff8 890
a96036b8 891 void (*update_bp_intercept)(struct kvm_vcpu *vcpu);
609e36d3 892 int (*get_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 893 int (*set_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
ea4a5ff8
ZX
894 u64 (*get_segment_base)(struct kvm_vcpu *vcpu, int seg);
895 void (*get_segment)(struct kvm_vcpu *vcpu,
896 struct kvm_segment *var, int seg);
2e4d2653 897 int (*get_cpl)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
898 void (*set_segment)(struct kvm_vcpu *vcpu,
899 struct kvm_segment *var, int seg);
900 void (*get_cs_db_l_bits)(struct kvm_vcpu *vcpu, int *db, int *l);
e8467fda 901 void (*decache_cr0_guest_bits)(struct kvm_vcpu *vcpu);
aff48baa 902 void (*decache_cr3)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
903 void (*decache_cr4_guest_bits)(struct kvm_vcpu *vcpu);
904 void (*set_cr0)(struct kvm_vcpu *vcpu, unsigned long cr0);
905 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
5e1746d6 906 int (*set_cr4)(struct kvm_vcpu *vcpu, unsigned long cr4);
ea4a5ff8 907 void (*set_efer)(struct kvm_vcpu *vcpu, u64 efer);
89a27f4d
GN
908 void (*get_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
909 void (*set_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
910 void (*get_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
911 void (*set_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
73aaf249
JK
912 u64 (*get_dr6)(struct kvm_vcpu *vcpu);
913 void (*set_dr6)(struct kvm_vcpu *vcpu, unsigned long value);
c77fb5fe 914 void (*sync_dirty_debug_regs)(struct kvm_vcpu *vcpu);
020df079 915 void (*set_dr7)(struct kvm_vcpu *vcpu, unsigned long value);
5fdbf976 916 void (*cache_reg)(struct kvm_vcpu *vcpu, enum kvm_reg reg);
ea4a5ff8
ZX
917 unsigned long (*get_rflags)(struct kvm_vcpu *vcpu);
918 void (*set_rflags)(struct kvm_vcpu *vcpu, unsigned long rflags);
be94f6b7 919 u32 (*get_pkru)(struct kvm_vcpu *vcpu);
0fdd74f7 920 void (*fpu_activate)(struct kvm_vcpu *vcpu);
02daab21 921 void (*fpu_deactivate)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
922
923 void (*tlb_flush)(struct kvm_vcpu *vcpu);
ea4a5ff8 924
851ba692
AK
925 void (*run)(struct kvm_vcpu *vcpu);
926 int (*handle_exit)(struct kvm_vcpu *vcpu);
ea4a5ff8 927 void (*skip_emulated_instruction)(struct kvm_vcpu *vcpu);
2809f5d2 928 void (*set_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
37ccdcbe 929 u32 (*get_interrupt_shadow)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
930 void (*patch_hypercall)(struct kvm_vcpu *vcpu,
931 unsigned char *hypercall_addr);
66fd3f7f 932 void (*set_irq)(struct kvm_vcpu *vcpu);
95ba8273 933 void (*set_nmi)(struct kvm_vcpu *vcpu);
298101da 934 void (*queue_exception)(struct kvm_vcpu *vcpu, unsigned nr,
ce7ddec4
JR
935 bool has_error_code, u32 error_code,
936 bool reinject);
b463a6f7 937 void (*cancel_injection)(struct kvm_vcpu *vcpu);
78646121 938 int (*interrupt_allowed)(struct kvm_vcpu *vcpu);
95ba8273 939 int (*nmi_allowed)(struct kvm_vcpu *vcpu);
3cfc3092
JK
940 bool (*get_nmi_mask)(struct kvm_vcpu *vcpu);
941 void (*set_nmi_mask)(struct kvm_vcpu *vcpu, bool masked);
c9a7953f
JK
942 void (*enable_nmi_window)(struct kvm_vcpu *vcpu);
943 void (*enable_irq_window)(struct kvm_vcpu *vcpu);
95ba8273 944 void (*update_cr8_intercept)(struct kvm_vcpu *vcpu, int tpr, int irr);
d62caabb
AS
945 bool (*get_enable_apicv)(void);
946 void (*refresh_apicv_exec_ctrl)(struct kvm_vcpu *vcpu);
c7c9c56c 947 void (*hwapic_irr_update)(struct kvm_vcpu *vcpu, int max_irr);
67c9dddc 948 void (*hwapic_isr_update)(struct kvm_vcpu *vcpu, int isr);
6308630b 949 void (*load_eoi_exitmap)(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap);
8d14695f 950 void (*set_virtual_x2apic_mode)(struct kvm_vcpu *vcpu, bool set);
4256f43f 951 void (*set_apic_access_page_addr)(struct kvm_vcpu *vcpu, hpa_t hpa);
a20ed54d
YZ
952 void (*deliver_posted_interrupt)(struct kvm_vcpu *vcpu, int vector);
953 void (*sync_pir_to_irr)(struct kvm_vcpu *vcpu);
ea4a5ff8 954 int (*set_tss_addr)(struct kvm *kvm, unsigned int addr);
67253af5 955 int (*get_tdp_level)(void);
4b12f0de 956 u64 (*get_mt_mask)(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio);
17cc3935 957 int (*get_lpage_level)(void);
4e47c7a6 958 bool (*rdtscp_supported)(void);
ad756a16 959 bool (*invpcid_supported)(void);
344f414f 960
1c97f0a0
JR
961 void (*set_tdp_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
962
d4330ef2
JR
963 void (*set_supported_cpuid)(u32 func, struct kvm_cpuid_entry2 *entry);
964
f5f48ee1
SY
965 bool (*has_wbinvd_exit)(void);
966
99e3e30a
ZA
967 void (*write_tsc_offset)(struct kvm_vcpu *vcpu, u64 offset);
968
586f9607 969 void (*get_exit_info)(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2);
8a76d7f2
JR
970
971 int (*check_intercept)(struct kvm_vcpu *vcpu,
972 struct x86_instruction_info *info,
973 enum x86_intercept_stage stage);
a547c6db 974 void (*handle_external_intr)(struct kvm_vcpu *vcpu);
da8999d3 975 bool (*mpx_supported)(void);
55412b2e 976 bool (*xsaves_supported)(void);
b6b8a145
JK
977
978 int (*check_nested_events)(struct kvm_vcpu *vcpu, bool external_intr);
ae97a3b8
RK
979
980 void (*sched_in)(struct kvm_vcpu *kvm, int cpu);
88178fd4
KH
981
982 /*
983 * Arch-specific dirty logging hooks. These hooks are only supposed to
984 * be valid if the specific arch has hardware-accelerated dirty logging
985 * mechanism. Currently only for PML on VMX.
986 *
987 * - slot_enable_log_dirty:
988 * called when enabling log dirty mode for the slot.
989 * - slot_disable_log_dirty:
990 * called when disabling log dirty mode for the slot.
991 * also called when slot is created with log dirty disabled.
992 * - flush_log_dirty:
993 * called before reporting dirty_bitmap to userspace.
994 * - enable_log_dirty_pt_masked:
995 * called when reenabling log dirty for the GFNs in the mask after
996 * corresponding bits are cleared in slot->dirty_bitmap.
997 */
998 void (*slot_enable_log_dirty)(struct kvm *kvm,
999 struct kvm_memory_slot *slot);
1000 void (*slot_disable_log_dirty)(struct kvm *kvm,
1001 struct kvm_memory_slot *slot);
1002 void (*flush_log_dirty)(struct kvm *kvm);
1003 void (*enable_log_dirty_pt_masked)(struct kvm *kvm,
1004 struct kvm_memory_slot *slot,
1005 gfn_t offset, unsigned long mask);
25462f7f
WH
1006 /* pmu operations of sub-arch */
1007 const struct kvm_pmu_ops *pmu_ops;
efc64404 1008
bf9f6ac8
FW
1009 /*
1010 * Architecture specific hooks for vCPU blocking due to
1011 * HLT instruction.
1012 * Returns for .pre_block():
1013 * - 0 means continue to block the vCPU.
1014 * - 1 means we cannot block the vCPU since some event
1015 * happens during this period, such as, 'ON' bit in
1016 * posted-interrupts descriptor is set.
1017 */
1018 int (*pre_block)(struct kvm_vcpu *vcpu);
1019 void (*post_block)(struct kvm_vcpu *vcpu);
d1ed092f
SS
1020
1021 void (*vcpu_blocking)(struct kvm_vcpu *vcpu);
1022 void (*vcpu_unblocking)(struct kvm_vcpu *vcpu);
1023
efc64404
FW
1024 int (*update_pi_irte)(struct kvm *kvm, unsigned int host_irq,
1025 uint32_t guest_irq, bool set);
be8ca170 1026 void (*apicv_post_state_restore)(struct kvm_vcpu *vcpu);
ce7a058a
YJ
1027
1028 int (*set_hv_timer)(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc);
1029 void (*cancel_hv_timer)(struct kvm_vcpu *vcpu);
c45dcc71
AR
1030
1031 void (*setup_mce)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
1032};
1033
af585b92 1034struct kvm_arch_async_pf {
7c90705b 1035 u32 token;
af585b92 1036 gfn_t gfn;
fb67e14f 1037 unsigned long cr3;
c4806acd 1038 bool direct_map;
af585b92
GN
1039};
1040
97896d04
ZX
1041extern struct kvm_x86_ops *kvm_x86_ops;
1042
54f1585a
ZX
1043int kvm_mmu_module_init(void);
1044void kvm_mmu_module_exit(void);
1045
1046void kvm_mmu_destroy(struct kvm_vcpu *vcpu);
1047int kvm_mmu_create(struct kvm_vcpu *vcpu);
8a3c1a33 1048void kvm_mmu_setup(struct kvm_vcpu *vcpu);
13d268ca
XG
1049void kvm_mmu_init_vm(struct kvm *kvm);
1050void kvm_mmu_uninit_vm(struct kvm *kvm);
7b52345e 1051void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
ffb128c8 1052 u64 dirty_mask, u64 nx_mask, u64 x_mask, u64 p_mask);
54f1585a 1053
8a3c1a33 1054void kvm_mmu_reset_context(struct kvm_vcpu *vcpu);
1c91cad4
KH
1055void kvm_mmu_slot_remove_write_access(struct kvm *kvm,
1056 struct kvm_memory_slot *memslot);
3ea3b7fa 1057void kvm_mmu_zap_collapsible_sptes(struct kvm *kvm,
f36f3f28 1058 const struct kvm_memory_slot *memslot);
f4b4b180
KH
1059void kvm_mmu_slot_leaf_clear_dirty(struct kvm *kvm,
1060 struct kvm_memory_slot *memslot);
1061void kvm_mmu_slot_largepage_remove_write_access(struct kvm *kvm,
1062 struct kvm_memory_slot *memslot);
1063void kvm_mmu_slot_set_dirty(struct kvm *kvm,
1064 struct kvm_memory_slot *memslot);
1065void kvm_mmu_clear_dirty_pt_masked(struct kvm *kvm,
1066 struct kvm_memory_slot *slot,
1067 gfn_t gfn_offset, unsigned long mask);
54f1585a 1068void kvm_mmu_zap_all(struct kvm *kvm);
54bf36aa 1069void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm, struct kvm_memslots *slots);
3ad82a7e 1070unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm);
54f1585a
ZX
1071void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages);
1072
ff03a073 1073int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3);
cc4b6871 1074
3200f405 1075int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
9f811285 1076 const void *val, int bytes);
2f333bcb 1077
6ef768fa
PB
1078struct kvm_irq_mask_notifier {
1079 void (*func)(struct kvm_irq_mask_notifier *kimn, bool masked);
1080 int irq;
1081 struct hlist_node link;
1082};
1083
1084void kvm_register_irq_mask_notifier(struct kvm *kvm, int irq,
1085 struct kvm_irq_mask_notifier *kimn);
1086void kvm_unregister_irq_mask_notifier(struct kvm *kvm, int irq,
1087 struct kvm_irq_mask_notifier *kimn);
1088void kvm_fire_mask_notifiers(struct kvm *kvm, unsigned irqchip, unsigned pin,
1089 bool mask);
1090
2f333bcb 1091extern bool tdp_enabled;
9f811285 1092
a3e06bbe
LJ
1093u64 vcpu_tsc_khz(struct kvm_vcpu *vcpu);
1094
92a1f12d
JR
1095/* control of guest tsc rate supported? */
1096extern bool kvm_has_tsc_control;
92a1f12d
JR
1097/* maximum supported tsc_khz for guests */
1098extern u32 kvm_max_guest_tsc_khz;
bc9b961b
HZ
1099/* number of bits of the fractional part of the TSC scaling ratio */
1100extern u8 kvm_tsc_scaling_ratio_frac_bits;
1101/* maximum allowed value of TSC scaling ratio */
1102extern u64 kvm_max_tsc_scaling_ratio;
64672c95
YJ
1103/* 1ull << kvm_tsc_scaling_ratio_frac_bits */
1104extern u64 kvm_default_tsc_scaling_ratio;
92a1f12d 1105
c45dcc71 1106extern u64 kvm_mce_cap_supported;
92a1f12d 1107
54f1585a 1108enum emulation_result {
ac0a48c3
PB
1109 EMULATE_DONE, /* no further processing */
1110 EMULATE_USER_EXIT, /* kvm_run ready for userspace exit */
54f1585a
ZX
1111 EMULATE_FAIL, /* can't emulate this instruction */
1112};
1113
571008da
SY
1114#define EMULTYPE_NO_DECODE (1 << 0)
1115#define EMULTYPE_TRAP_UD (1 << 1)
ba8afb6b 1116#define EMULTYPE_SKIP (1 << 2)
1cb3f3ae 1117#define EMULTYPE_RETRY (1 << 3)
991eebf9 1118#define EMULTYPE_NO_REEXECUTE (1 << 4)
dc25e89e
AP
1119int x86_emulate_instruction(struct kvm_vcpu *vcpu, unsigned long cr2,
1120 int emulation_type, void *insn, int insn_len);
51d8b661
AP
1121
1122static inline int emulate_instruction(struct kvm_vcpu *vcpu,
1123 int emulation_type)
1124{
dc25e89e 1125 return x86_emulate_instruction(vcpu, 0, emulation_type, NULL, 0);
51d8b661
AP
1126}
1127
f2b4b7dd 1128void kvm_enable_efer_bits(u64);
384bb783 1129bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer);
609e36d3 1130int kvm_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 1131int kvm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a
ZX
1132
1133struct x86_emulate_ctxt;
1134
cf8f70bf 1135int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size, unsigned short port);
8370c3d0 1136int kvm_fast_pio_in(struct kvm_vcpu *vcpu, int size, unsigned short port);
6a908b62 1137int kvm_emulate_cpuid(struct kvm_vcpu *vcpu);
54f1585a 1138int kvm_emulate_halt(struct kvm_vcpu *vcpu);
5cb56059 1139int kvm_vcpu_halt(struct kvm_vcpu *vcpu);
f5f48ee1 1140int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu);
54f1585a 1141
3e6e0aab 1142void kvm_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg);
c697518a 1143int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector, int seg);
2b4a273b 1144void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector);
3e6e0aab 1145
7f3d35fd
KW
1146int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
1147 int reason, bool has_error_code, u32 error_code);
37817f29 1148
49a9b07e 1149int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0);
2390218b 1150int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
a83b29c6 1151int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
eea1cff9 1152int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8);
020df079
GN
1153int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val);
1154int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val);
2d3ad1f4
AK
1155unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu);
1156void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw);
54f1585a 1157void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l);
2acf923e 1158int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr);
54f1585a 1159
609e36d3 1160int kvm_get_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 1161int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a 1162
91586a3b
JK
1163unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu);
1164void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
022cd0e8 1165bool kvm_rdpmc(struct kvm_vcpu *vcpu);
91586a3b 1166
298101da
AK
1167void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr);
1168void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
ce7ddec4
JR
1169void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr);
1170void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
6389ee94 1171void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
ec92fe44
JR
1172int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
1173 gfn_t gfn, void *data, int offset, int len,
1174 u32 access);
0a79b009 1175bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl);
16f8a6f9 1176bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr);
298101da 1177
1a577b72
MT
1178static inline int __kvm_irq_line_state(unsigned long *irq_state,
1179 int irq_source_id, int level)
1180{
1181 /* Logical OR for level trig interrupt */
1182 if (level)
1183 __set_bit(irq_source_id, irq_state);
1184 else
1185 __clear_bit(irq_source_id, irq_state);
1186
1187 return !!(*irq_state);
1188}
1189
1190int kvm_pic_set_irq(struct kvm_pic *pic, int irq, int irq_source_id, int level);
1191void kvm_pic_clear_all(struct kvm_pic *pic, int irq_source_id);
3de42dc0 1192
3419ffc8
SY
1193void kvm_inject_nmi(struct kvm_vcpu *vcpu);
1194
1cb3f3ae 1195int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn);
54f1585a
ZX
1196int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva);
1197void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu);
1198int kvm_mmu_load(struct kvm_vcpu *vcpu);
1199void kvm_mmu_unload(struct kvm_vcpu *vcpu);
0ba73cda 1200void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu);
54987b7a
PB
1201gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
1202 struct x86_exception *exception);
ab9ae313
AK
1203gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
1204 struct x86_exception *exception);
1205gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
1206 struct x86_exception *exception);
1207gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
1208 struct x86_exception *exception);
1209gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
1210 struct x86_exception *exception);
54f1585a 1211
d62caabb
AS
1212void kvm_vcpu_deactivate_apicv(struct kvm_vcpu *vcpu);
1213
54f1585a
ZX
1214int kvm_emulate_hypercall(struct kvm_vcpu *vcpu);
1215
14727754 1216int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t gva, u64 error_code,
dc25e89e 1217 void *insn, int insn_len);
a7052897 1218void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva);
d8d173da 1219void kvm_mmu_new_cr3(struct kvm_vcpu *vcpu);
34c16eec 1220
18552672 1221void kvm_enable_tdp(void);
5f4cb662 1222void kvm_disable_tdp(void);
18552672 1223
54987b7a
PB
1224static inline gpa_t translate_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
1225 struct x86_exception *exception)
e459e322
XG
1226{
1227 return gpa;
1228}
1229
ec6d273d
ZX
1230static inline struct kvm_mmu_page *page_header(hpa_t shadow_page)
1231{
1232 struct page *page = pfn_to_page(shadow_page >> PAGE_SHIFT);
1233
1234 return (struct kvm_mmu_page *)page_private(page);
1235}
1236
d6e88aec 1237static inline u16 kvm_read_ldt(void)
ec6d273d
ZX
1238{
1239 u16 ldt;
1240 asm("sldt %0" : "=g"(ldt));
1241 return ldt;
1242}
1243
d6e88aec 1244static inline void kvm_load_ldt(u16 sel)
ec6d273d
ZX
1245{
1246 asm("lldt %0" : : "rm"(sel));
1247}
ec6d273d 1248
ec6d273d
ZX
1249#ifdef CONFIG_X86_64
1250static inline unsigned long read_msr(unsigned long msr)
1251{
1252 u64 value;
1253
1254 rdmsrl(msr, value);
1255 return value;
1256}
1257#endif
1258
ec6d273d
ZX
1259static inline u32 get_rdx_init_val(void)
1260{
1261 return 0x600; /* P6 family */
1262}
1263
c1a5d4f9
AK
1264static inline void kvm_inject_gp(struct kvm_vcpu *vcpu, u32 error_code)
1265{
1266 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
1267}
1268
854e8bb1
NA
1269static inline u64 get_canonical(u64 la)
1270{
1271 return ((int64_t)la << 16) >> 16;
1272}
1273
1274static inline bool is_noncanonical_address(u64 la)
1275{
1276#ifdef CONFIG_X86_64
1277 return get_canonical(la) != la;
1278#else
1279 return false;
1280#endif
1281}
1282
ec6d273d
ZX
1283#define TSS_IOPB_BASE_OFFSET 0x66
1284#define TSS_BASE_SIZE 0x68
1285#define TSS_IOPB_SIZE (65536 / 8)
1286#define TSS_REDIRECTION_SIZE (256 / 8)
7d76b4d3
JP
1287#define RMODE_TSS_SIZE \
1288 (TSS_BASE_SIZE + TSS_REDIRECTION_SIZE + TSS_IOPB_SIZE + 1)
53e0aa7b 1289
37817f29
IE
1290enum {
1291 TASK_SWITCH_CALL = 0,
1292 TASK_SWITCH_IRET = 1,
1293 TASK_SWITCH_JMP = 2,
1294 TASK_SWITCH_GATE = 3,
1295};
1296
1371d904 1297#define HF_GIF_MASK (1 << 0)
3d6368ef
AG
1298#define HF_HIF_MASK (1 << 1)
1299#define HF_VINTR_MASK (1 << 2)
95ba8273 1300#define HF_NMI_MASK (1 << 3)
44c11430 1301#define HF_IRET_MASK (1 << 4)
ec9e60b2 1302#define HF_GUEST_MASK (1 << 5) /* VCPU is in guest-mode */
f077825a
PB
1303#define HF_SMM_MASK (1 << 6)
1304#define HF_SMM_INSIDE_NMI_MASK (1 << 7)
1371d904 1305
699023e2
PB
1306#define __KVM_VCPU_MULTIPLE_ADDRESS_SPACE
1307#define KVM_ADDRESS_SPACE_NUM 2
1308
1309#define kvm_arch_vcpu_memslots_id(vcpu) ((vcpu)->arch.hflags & HF_SMM_MASK ? 1 : 0)
1310#define kvm_memslots_for_spte_role(kvm, role) __kvm_memslots(kvm, (role).smm)
1371d904 1311
4ecac3fd
AK
1312/*
1313 * Hardware virtualization extension instructions may fault if a
1314 * reboot turns off virtualization while processes are running.
1315 * Trap the fault and ignore the instruction if that happens.
1316 */
b7c4145b 1317asmlinkage void kvm_spurious_fault(void);
4ecac3fd 1318
5e520e62 1319#define ____kvm_handle_fault_on_reboot(insn, cleanup_insn) \
4ecac3fd 1320 "666: " insn "\n\t" \
b7c4145b 1321 "668: \n\t" \
18b13e54 1322 ".pushsection .fixup, \"ax\" \n" \
4ecac3fd 1323 "667: \n\t" \
5e520e62 1324 cleanup_insn "\n\t" \
b7c4145b
AK
1325 "cmpb $0, kvm_rebooting \n\t" \
1326 "jne 668b \n\t" \
8ceed347 1327 __ASM_SIZE(push) " $666b \n\t" \
b7c4145b 1328 "call kvm_spurious_fault \n\t" \
4ecac3fd 1329 ".popsection \n\t" \
3ee89722 1330 _ASM_EXTABLE(666b, 667b)
4ecac3fd 1331
5e520e62
AK
1332#define __kvm_handle_fault_on_reboot(insn) \
1333 ____kvm_handle_fault_on_reboot(insn, "")
1334
e930bffe
AA
1335#define KVM_ARCH_WANT_MMU_NOTIFIER
1336int kvm_unmap_hva(struct kvm *kvm, unsigned long hva);
b3ae2096 1337int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end);
57128468 1338int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
8ee53820 1339int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
3da0dd43 1340void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
c7c9c56c 1341int kvm_cpu_has_injectable_intr(struct kvm_vcpu *v);
a1b37100
GN
1342int kvm_cpu_has_interrupt(struct kvm_vcpu *vcpu);
1343int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu);
0b71785d 1344int kvm_cpu_get_interrupt(struct kvm_vcpu *v);
d28bc9dd 1345void kvm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event);
4256f43f 1346void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu);
fe71557a
TC
1347void kvm_arch_mmu_notifier_invalidate_page(struct kvm *kvm,
1348 unsigned long address);
e930bffe 1349
18863bdd 1350void kvm_define_shared_msr(unsigned index, u32 msr);
8b3c3104 1351int kvm_set_shared_msr(unsigned index, u64 val, u64 mask);
18863bdd 1352
35181e86 1353u64 kvm_scale_tsc(struct kvm_vcpu *vcpu, u64 tsc);
4ba76538 1354u64 kvm_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc);
35181e86 1355
82b32774 1356unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu);
f92653ee
JK
1357bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip);
1358
2860c4b1
PB
1359void kvm_make_mclock_inprogress_request(struct kvm *kvm);
1360void kvm_make_scan_ioapic_request(struct kvm *kvm);
1361
af585b92
GN
1362void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
1363 struct kvm_async_pf *work);
1364void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
1365 struct kvm_async_pf *work);
56028d08
GN
1366void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu,
1367 struct kvm_async_pf *work);
7c90705b 1368bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu);
af585b92
GN
1369extern bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn);
1370
6affcbed
KH
1371int kvm_skip_emulated_instruction(struct kvm_vcpu *vcpu);
1372int kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err);
db8fcefa 1373
f5132b01
GN
1374int kvm_is_in_guest(void);
1375
1d8007bd
PB
1376int __x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size);
1377int x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size);
d71ba788
PB
1378bool kvm_vcpu_is_reset_bsp(struct kvm_vcpu *vcpu);
1379bool kvm_vcpu_is_bsp(struct kvm_vcpu *vcpu);
f5132b01 1380
8feb4a04
FW
1381bool kvm_intr_is_single_vcpu(struct kvm *kvm, struct kvm_lapic_irq *irq,
1382 struct kvm_vcpu **dest_vcpu);
1383
37131313 1384void kvm_set_msi_irq(struct kvm *kvm, struct kvm_kernel_irq_routing_entry *e,
d84f1e07 1385 struct kvm_lapic_irq *irq);
197a4f4b 1386
d1ed092f
SS
1387static inline void kvm_arch_vcpu_blocking(struct kvm_vcpu *vcpu)
1388{
1389 if (kvm_x86_ops->vcpu_blocking)
1390 kvm_x86_ops->vcpu_blocking(vcpu);
1391}
1392
1393static inline void kvm_arch_vcpu_unblocking(struct kvm_vcpu *vcpu)
1394{
1395 if (kvm_x86_ops->vcpu_unblocking)
1396 kvm_x86_ops->vcpu_unblocking(vcpu);
1397}
1398
3491caf2 1399static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {}
3217f7c2 1400
7d669f50
SS
1401static inline int kvm_cpu_get_apicid(int mps_cpu)
1402{
1403#ifdef CONFIG_X86_LOCAL_APIC
1404 return __default_cpu_present_to_apicid(mps_cpu);
1405#else
1406 WARN_ON_ONCE(1);
1407 return BAD_APICID;
1408#endif
1409}
1410
1965aae3 1411#endif /* _ASM_X86_KVM_HOST_H */