]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/x86/include/asm/kvm_host.h
x86, apicv: add APICv register virtualization support
[mirror_ubuntu-bionic-kernel.git] / arch / x86 / include / asm / kvm_host.h
CommitLineData
a656c8ef 1/*
043405e1
CO
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This header defines architecture specific interfaces, x86 version
5 *
6 * This work is licensed under the terms of the GNU GPL, version 2. See
7 * the COPYING file in the top-level directory.
8 *
9 */
10
1965aae3
PA
11#ifndef _ASM_X86_KVM_HOST_H
12#define _ASM_X86_KVM_HOST_H
043405e1 13
34c16eec
ZX
14#include <linux/types.h>
15#include <linux/mm.h>
e930bffe 16#include <linux/mmu_notifier.h>
229456fc 17#include <linux/tracepoint.h>
f5f48ee1 18#include <linux/cpumask.h>
f5132b01 19#include <linux/irq_work.h>
34c16eec
ZX
20
21#include <linux/kvm.h>
22#include <linux/kvm_para.h>
edf88417 23#include <linux/kvm_types.h>
f5132b01 24#include <linux/perf_event.h>
d828199e
MT
25#include <linux/pvclock_gtod.h>
26#include <linux/clocksource.h>
34c16eec 27
50d0a0f9 28#include <asm/pvclock-abi.h>
e01a1b57 29#include <asm/desc.h>
0bed3b56 30#include <asm/mtrr.h>
9962d032 31#include <asm/msr-index.h>
3ee89722 32#include <asm/asm.h>
e01a1b57 33
8c3ba334 34#define KVM_MAX_VCPUS 254
a59cb29e 35#define KVM_SOFT_MAX_VCPUS 160
0f888f5a 36#define KVM_USER_MEM_SLOTS 125
0743247f
AW
37/* memory slots that are not exposed to userspace */
38#define KVM_PRIVATE_MEM_SLOTS 3
bbacc0c1 39#define KVM_MEM_SLOTS_NUM (KVM_USER_MEM_SLOTS + KVM_PRIVATE_MEM_SLOTS)
93a5cef0 40
cef4dea0 41#define KVM_MMIO_SIZE 16
69a9f69b
AK
42
43#define KVM_PIO_PAGE_OFFSET 1
542472b5 44#define KVM_COALESCED_MMIO_PAGE_OFFSET 2
69a9f69b 45
cfec82cb
JR
46#define CR0_RESERVED_BITS \
47 (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
48 | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
49 | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
50
cd6e8f87
ZX
51#define CR3_PAE_RESERVED_BITS ((X86_CR3_PWT | X86_CR3_PCD) - 1)
52#define CR3_NONPAE_RESERVED_BITS ((PAGE_SIZE-1) & ~(X86_CR3_PWT | X86_CR3_PCD))
ad756a16 53#define CR3_PCID_ENABLED_RESERVED_BITS 0xFFFFFF0000000000ULL
7d76b4d3
JP
54#define CR3_L_MODE_RESERVED_BITS (CR3_NONPAE_RESERVED_BITS | \
55 0xFFFFFF0000000000ULL)
cfec82cb
JR
56#define CR4_RESERVED_BITS \
57 (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
58 | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
ad756a16 59 | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR | X86_CR4_PCIDE \
d9c3476d 60 | X86_CR4_OSXSAVE | X86_CR4_SMEP | X86_CR4_RDWRGSFS \
cfec82cb
JR
61 | X86_CR4_OSXMMEXCPT | X86_CR4_VMXE))
62
63#define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
64
65
cd6e8f87 66
cd6e8f87 67#define INVALID_PAGE (~(hpa_t)0)
dd180b3e
XG
68#define VALID_PAGE(x) ((x) != INVALID_PAGE)
69
cd6e8f87
ZX
70#define UNMAPPED_GVA (~(gpa_t)0)
71
ec04b260 72/* KVM Hugepage definitions for x86 */
04326caa 73#define KVM_NR_PAGE_SIZES 3
82855413
JR
74#define KVM_HPAGE_GFN_SHIFT(x) (((x) - 1) * 9)
75#define KVM_HPAGE_SHIFT(x) (PAGE_SHIFT + KVM_HPAGE_GFN_SHIFT(x))
ec04b260
JR
76#define KVM_HPAGE_SIZE(x) (1UL << KVM_HPAGE_SHIFT(x))
77#define KVM_HPAGE_MASK(x) (~(KVM_HPAGE_SIZE(x) - 1))
78#define KVM_PAGES_PER_HPAGE(x) (KVM_HPAGE_SIZE(x) / PAGE_SIZE)
05da4558 79
cd6e8f87
ZX
80#define SELECTOR_TI_MASK (1 << 2)
81#define SELECTOR_RPL_MASK 0x03
82
83#define IOPL_SHIFT 12
84
d657a98e
ZX
85#define KVM_PERMILLE_MMU_PAGES 20
86#define KVM_MIN_ALLOC_MMU_PAGES 64
1ae0a13d
DE
87#define KVM_MMU_HASH_SHIFT 10
88#define KVM_NUM_MMU_PAGES (1 << KVM_MMU_HASH_SHIFT)
d657a98e
ZX
89#define KVM_MIN_FREE_MMU_PAGES 5
90#define KVM_REFILL_PAGES 25
73c1160c 91#define KVM_MAX_CPUID_ENTRIES 80
0bed3b56 92#define KVM_NR_FIXED_MTRR_REGION 88
9ba075a6 93#define KVM_NR_VAR_MTRR 8
d657a98e 94
af585b92
GN
95#define ASYNC_PF_PER_VCPU 64
96
e935b837 97extern raw_spinlock_t kvm_lock;
e9b11c17
ZX
98extern struct list_head vm_list;
99
d657a98e
ZX
100struct kvm_vcpu;
101struct kvm;
af585b92 102struct kvm_async_pf;
d657a98e 103
5fdbf976 104enum kvm_reg {
2b3ccfa0
ZX
105 VCPU_REGS_RAX = 0,
106 VCPU_REGS_RCX = 1,
107 VCPU_REGS_RDX = 2,
108 VCPU_REGS_RBX = 3,
109 VCPU_REGS_RSP = 4,
110 VCPU_REGS_RBP = 5,
111 VCPU_REGS_RSI = 6,
112 VCPU_REGS_RDI = 7,
113#ifdef CONFIG_X86_64
114 VCPU_REGS_R8 = 8,
115 VCPU_REGS_R9 = 9,
116 VCPU_REGS_R10 = 10,
117 VCPU_REGS_R11 = 11,
118 VCPU_REGS_R12 = 12,
119 VCPU_REGS_R13 = 13,
120 VCPU_REGS_R14 = 14,
121 VCPU_REGS_R15 = 15,
122#endif
5fdbf976 123 VCPU_REGS_RIP,
2b3ccfa0
ZX
124 NR_VCPU_REGS
125};
126
6de4f3ad
AK
127enum kvm_reg_ex {
128 VCPU_EXREG_PDPTR = NR_VCPU_REGS,
aff48baa 129 VCPU_EXREG_CR3,
6de12732 130 VCPU_EXREG_RFLAGS,
69c73028 131 VCPU_EXREG_CPL,
2fb92db1 132 VCPU_EXREG_SEGMENTS,
6de4f3ad
AK
133};
134
2b3ccfa0 135enum {
81609e3e 136 VCPU_SREG_ES,
2b3ccfa0 137 VCPU_SREG_CS,
81609e3e 138 VCPU_SREG_SS,
2b3ccfa0 139 VCPU_SREG_DS,
2b3ccfa0
ZX
140 VCPU_SREG_FS,
141 VCPU_SREG_GS,
2b3ccfa0
ZX
142 VCPU_SREG_TR,
143 VCPU_SREG_LDTR,
144};
145
56e82318 146#include <asm/kvm_emulate.h>
2b3ccfa0 147
d657a98e
ZX
148#define KVM_NR_MEM_OBJS 40
149
42dbaa5a
JK
150#define KVM_NR_DB_REGS 4
151
152#define DR6_BD (1 << 13)
153#define DR6_BS (1 << 14)
154#define DR6_FIXED_1 0xffff0ff0
155#define DR6_VOLATILE 0x0000e00f
156
157#define DR7_BP_EN_MASK 0x000000ff
158#define DR7_GE (1 << 9)
159#define DR7_GD (1 << 13)
160#define DR7_FIXED_1 0x00000400
161#define DR7_VOLATILE 0xffff23ff
162
41383771
GN
163/* apic attention bits */
164#define KVM_APIC_CHECK_VAPIC 0
ae7a2a3f
MT
165/*
166 * The following bit is set with PV-EOI, unset on EOI.
167 * We detect PV-EOI changes by guest by comparing
168 * this bit with PV-EOI in guest memory.
169 * See the implementation in apic_update_pv_eoi.
170 */
171#define KVM_APIC_PV_EOI_PENDING 1
41383771 172
d657a98e
ZX
173/*
174 * We don't want allocation failures within the mmu code, so we preallocate
175 * enough memory for a single page fault in a cache.
176 */
177struct kvm_mmu_memory_cache {
178 int nobjs;
179 void *objects[KVM_NR_MEM_OBJS];
180};
181
d657a98e
ZX
182/*
183 * kvm_mmu_page_role, below, is defined as:
184 *
185 * bits 0:3 - total guest paging levels (2-4, or zero for real mode)
186 * bits 4:7 - page table level for this shadow (1-4)
187 * bits 8:9 - page table quadrant for 2-level guests
f6e2c02b
AK
188 * bit 16 - direct mapping of virtual to physical mapping at gfn
189 * used for real mode and two-dimensional paging
d657a98e
ZX
190 * bits 17:19 - common access permissions for all ptes in this shadow page
191 */
192union kvm_mmu_page_role {
193 unsigned word;
194 struct {
7d76b4d3 195 unsigned level:4;
5b7e0102 196 unsigned cr4_pae:1;
7d76b4d3
JP
197 unsigned quadrant:2;
198 unsigned pad_for_nice_hex_output:6;
f6e2c02b 199 unsigned direct:1;
7d76b4d3 200 unsigned access:3;
2e53d63a 201 unsigned invalid:1;
9645bb56 202 unsigned nxe:1;
3dbe1415 203 unsigned cr0_wp:1;
411c588d 204 unsigned smep_andnot_wp:1;
d657a98e
ZX
205 };
206};
207
208struct kvm_mmu_page {
209 struct list_head link;
210 struct hlist_node hash_link;
211
212 /*
213 * The following two entries are used to key the shadow page in the
214 * hash table.
215 */
216 gfn_t gfn;
217 union kvm_mmu_page_role role;
218
219 u64 *spt;
220 /* hold the gfn of each spte inside spt */
221 gfn_t *gfns;
4731d4c7 222 bool unsync;
0571d366 223 int root_count; /* Currently serving as active root */
60c8aec6 224 unsigned int unsync_children;
67052b35 225 unsigned long parent_ptes; /* Reverse mapping for parent_pte */
0074ff63 226 DECLARE_BITMAP(unsync_child_bitmap, 512);
c2a2ac2b
XG
227
228#ifdef CONFIG_X86_32
229 int clear_spte_count;
230#endif
231
a30f47cb 232 int write_flooding_count;
d657a98e
ZX
233};
234
1c08364c
AK
235struct kvm_pio_request {
236 unsigned long count;
1c08364c
AK
237 int in;
238 int port;
239 int size;
1c08364c
AK
240};
241
d657a98e
ZX
242/*
243 * x86 supports 3 paging modes (4-level 64-bit, 3-level 64-bit, and 2-level
244 * 32-bit). The kvm_mmu structure abstracts the details of the current mmu
245 * mode.
246 */
247struct kvm_mmu {
248 void (*new_cr3)(struct kvm_vcpu *vcpu);
f43addd4 249 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long root);
5777ed34 250 unsigned long (*get_cr3)(struct kvm_vcpu *vcpu);
e4e517b4 251 u64 (*get_pdptr)(struct kvm_vcpu *vcpu, int index);
78b2c54a
XG
252 int (*page_fault)(struct kvm_vcpu *vcpu, gva_t gva, u32 err,
253 bool prefault);
6389ee94
AK
254 void (*inject_page_fault)(struct kvm_vcpu *vcpu,
255 struct x86_exception *fault);
d657a98e 256 void (*free)(struct kvm_vcpu *vcpu);
1871c602 257 gpa_t (*gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t gva, u32 access,
ab9ae313 258 struct x86_exception *exception);
c30a358d 259 gpa_t (*translate_gpa)(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access);
e8bc217a 260 int (*sync_page)(struct kvm_vcpu *vcpu,
a4a8e6f7 261 struct kvm_mmu_page *sp);
a7052897 262 void (*invlpg)(struct kvm_vcpu *vcpu, gva_t gva);
0f53b5b1 263 void (*update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
7c562522 264 u64 *spte, const void *pte);
d657a98e
ZX
265 hpa_t root_hpa;
266 int root_level;
267 int shadow_root_level;
a770f6f2 268 union kvm_mmu_page_role base_role;
c5a78f2b 269 bool direct_map;
d657a98e 270
97d64b78
AK
271 /*
272 * Bitmap; bit set = permission fault
273 * Byte index: page fault error code [4:1]
274 * Bit index: pte permissions in ACC_* format
275 */
276 u8 permissions[16];
277
d657a98e 278 u64 *pae_root;
81407ca5 279 u64 *lm_root;
82725b20 280 u64 rsvd_bits_mask[2][4];
ff03a073 281
6fd01b71
AK
282 /*
283 * Bitmap: bit set = last pte in walk
284 * index[0:1]: level (zero-based)
285 * index[2]: pte.ps
286 */
287 u8 last_pte_bitmap;
288
2d48a985
JR
289 bool nx;
290
ff03a073 291 u64 pdptrs[4]; /* pae */
d657a98e
ZX
292};
293
f5132b01
GN
294enum pmc_type {
295 KVM_PMC_GP = 0,
296 KVM_PMC_FIXED,
297};
298
299struct kvm_pmc {
300 enum pmc_type type;
301 u8 idx;
302 u64 counter;
303 u64 eventsel;
304 struct perf_event *perf_event;
305 struct kvm_vcpu *vcpu;
306};
307
308struct kvm_pmu {
309 unsigned nr_arch_gp_counters;
310 unsigned nr_arch_fixed_counters;
311 unsigned available_event_types;
312 u64 fixed_ctr_ctrl;
313 u64 global_ctrl;
314 u64 global_status;
315 u64 global_ovf_ctrl;
316 u64 counter_bitmask[2];
317 u64 global_ctrl_mask;
318 u8 version;
15c7ad51
RR
319 struct kvm_pmc gp_counters[INTEL_PMC_MAX_GENERIC];
320 struct kvm_pmc fixed_counters[INTEL_PMC_MAX_FIXED];
f5132b01
GN
321 struct irq_work irq_work;
322 u64 reprogram_pmi;
323};
324
ad312c7c 325struct kvm_vcpu_arch {
5fdbf976
MT
326 /*
327 * rip and regs accesses must go through
328 * kvm_{register,rip}_{read,write} functions.
329 */
330 unsigned long regs[NR_VCPU_REGS];
331 u32 regs_avail;
332 u32 regs_dirty;
34c16eec
ZX
333
334 unsigned long cr0;
e8467fda 335 unsigned long cr0_guest_owned_bits;
34c16eec
ZX
336 unsigned long cr2;
337 unsigned long cr3;
338 unsigned long cr4;
fc78f519 339 unsigned long cr4_guest_owned_bits;
34c16eec 340 unsigned long cr8;
1371d904 341 u32 hflags;
f6801dff 342 u64 efer;
34c16eec
ZX
343 u64 apic_base;
344 struct kvm_lapic *apic; /* kernel irqchip context */
41383771 345 unsigned long apic_attention;
e1035715 346 int32_t apic_arb_prio;
34c16eec
ZX
347 int mp_state;
348 int sipi_vector;
349 u64 ia32_misc_enable_msr;
b209749f 350 bool tpr_access_reporting;
34c16eec 351
14dfe855
JR
352 /*
353 * Paging state of the vcpu
354 *
355 * If the vcpu runs in guest mode with two level paging this still saves
356 * the paging mode of the l1 guest. This context is always used to
357 * handle faults.
358 */
34c16eec 359 struct kvm_mmu mmu;
8df25a32 360
6539e738
JR
361 /*
362 * Paging state of an L2 guest (used for nested npt)
363 *
364 * This context will save all necessary information to walk page tables
365 * of the an L2 guest. This context is only initialized for page table
366 * walking and not for faulting since we never handle l2 page faults on
367 * the host.
368 */
369 struct kvm_mmu nested_mmu;
370
14dfe855
JR
371 /*
372 * Pointer to the mmu context currently used for
373 * gva_to_gpa translations.
374 */
375 struct kvm_mmu *walk_mmu;
376
53c07b18 377 struct kvm_mmu_memory_cache mmu_pte_list_desc_cache;
34c16eec
ZX
378 struct kvm_mmu_memory_cache mmu_page_cache;
379 struct kvm_mmu_memory_cache mmu_page_header_cache;
380
98918833 381 struct fpu guest_fpu;
2acf923e 382 u64 xcr0;
34c16eec 383
34c16eec
ZX
384 struct kvm_pio_request pio;
385 void *pio_data;
386
66fd3f7f
GN
387 u8 event_exit_inst_len;
388
298101da
AK
389 struct kvm_queued_exception {
390 bool pending;
391 bool has_error_code;
ce7ddec4 392 bool reinject;
298101da
AK
393 u8 nr;
394 u32 error_code;
395 } exception;
396
937a7eae
AK
397 struct kvm_queued_interrupt {
398 bool pending;
66fd3f7f 399 bool soft;
937a7eae
AK
400 u8 nr;
401 } interrupt;
402
34c16eec
ZX
403 int halt_request; /* real mode on Intel only */
404
405 int cpuid_nent;
07716717 406 struct kvm_cpuid_entry2 cpuid_entries[KVM_MAX_CPUID_ENTRIES];
34c16eec
ZX
407 /* emulate context */
408
409 struct x86_emulate_ctxt emulate_ctxt;
7ae441ea
GN
410 bool emulate_regs_need_sync_to_vcpu;
411 bool emulate_regs_need_sync_from_vcpu;
716d51ab 412 int (*complete_userspace_io)(struct kvm_vcpu *vcpu);
18068523
GOC
413
414 gpa_t time;
50d0a0f9 415 struct pvclock_vcpu_time_info hv_clock;
e48672fa 416 unsigned int hw_tsc_khz;
18068523
GOC
417 unsigned int time_offset;
418 struct page *time_page;
51d59c6b
MT
419 /* set guest stopped flag in pvclock flags field */
420 bool pvclock_set_guest_stopped_request;
c9aaa895
GC
421
422 struct {
423 u64 msr_val;
424 u64 last_steal;
425 u64 accum_steal;
426 struct gfn_to_hva_cache stime;
427 struct kvm_steal_time steal;
428 } st;
429
1d5f066e
ZA
430 u64 last_guest_tsc;
431 u64 last_kernel_ns;
6f526ec5 432 u64 last_host_tsc;
0dd6a6ed 433 u64 tsc_offset_adjustment;
e26101b1
ZA
434 u64 this_tsc_nsec;
435 u64 this_tsc_write;
436 u8 this_tsc_generation;
c285545f 437 bool tsc_catchup;
cc578287
ZA
438 bool tsc_always_catchup;
439 s8 virtual_tsc_shift;
440 u32 virtual_tsc_mult;
441 u32 virtual_tsc_khz;
ba904635 442 s64 ia32_tsc_adjust_msr;
3419ffc8 443
7460fb4a
AK
444 atomic_t nmi_queued; /* unprocessed asynchronous NMIs */
445 unsigned nmi_pending; /* NMI queued after currently running handler */
446 bool nmi_injected; /* Trying to inject an NMI this entry */
9ba075a6 447
0bed3b56
SY
448 struct mtrr_state_type mtrr_state;
449 u32 pat;
42dbaa5a
JK
450
451 int switch_db_regs;
42dbaa5a
JK
452 unsigned long db[KVM_NR_DB_REGS];
453 unsigned long dr6;
454 unsigned long dr7;
455 unsigned long eff_db[KVM_NR_DB_REGS];
c8639010 456 unsigned long guest_debug_dr7;
890ca9ae
HY
457
458 u64 mcg_cap;
459 u64 mcg_status;
460 u64 mcg_ctl;
461 u64 *mce_banks;
94fe45da 462
bebb106a
XG
463 /* Cache MMIO info */
464 u64 mmio_gva;
465 unsigned access;
466 gfn_t mmio_gfn;
467
f5132b01
GN
468 struct kvm_pmu pmu;
469
94fe45da 470 /* used for guest single stepping over the given code position */
94fe45da 471 unsigned long singlestep_rip;
f92653ee 472
10388a07
GN
473 /* fields used by HYPER-V emulation */
474 u64 hv_vapic;
f5f48ee1
SY
475
476 cpumask_var_t wbinvd_dirty_mask;
af585b92 477
1cb3f3ae
XG
478 unsigned long last_retry_eip;
479 unsigned long last_retry_addr;
480
af585b92
GN
481 struct {
482 bool halted;
483 gfn_t gfns[roundup_pow_of_two(ASYNC_PF_PER_VCPU)];
344d9588
GN
484 struct gfn_to_hva_cache data;
485 u64 msr_val;
7c90705b 486 u32 id;
6adba527 487 bool send_user_only;
af585b92 488 } apf;
2b036c6b
BO
489
490 /* OSVW MSRs (AMD only) */
491 struct {
492 u64 length;
493 u64 status;
494 } osvw;
ae7a2a3f
MT
495
496 struct {
497 u64 msr_val;
498 struct gfn_to_hva_cache data;
499 } pv_eoi;
93c05d3e
XG
500
501 /*
502 * Indicate whether the access faults on its page table in guest
503 * which is set when fix page fault and used to detect unhandeable
504 * instruction.
505 */
506 bool write_fault_to_shadow_pgtable;
34c16eec
ZX
507};
508
db3fe4eb 509struct kvm_lpage_info {
db3fe4eb
TY
510 int write_count;
511};
512
513struct kvm_arch_memory_slot {
d89cc617 514 unsigned long *rmap[KVM_NR_PAGE_SIZES];
db3fe4eb
TY
515 struct kvm_lpage_info *lpage_info[KVM_NR_PAGE_SIZES - 1];
516};
517
1e08ec4a
GN
518struct kvm_apic_map {
519 struct rcu_head rcu;
520 u8 ldr_bits;
521 /* fields bellow are used to decode ldr values in different modes */
522 u32 cid_shift, cid_mask, lid_mask;
523 struct kvm_lapic *phys_map[256];
524 /* first index is cluster id second is cpu id in a cluster */
525 struct kvm_lapic *logical_map[16][16];
526};
527
fef9cce0 528struct kvm_arch {
49d5ca26 529 unsigned int n_used_mmu_pages;
f05e70ac 530 unsigned int n_requested_mmu_pages;
39de71ec 531 unsigned int n_max_mmu_pages;
332b207d 532 unsigned int indirect_shadow_pages;
f05e70ac
ZX
533 struct hlist_head mmu_page_hash[KVM_NUM_MMU_PAGES];
534 /*
535 * Hash table of struct kvm_mmu_page.
536 */
537 struct list_head active_mmu_pages;
4d5c5d0f 538 struct list_head assigned_dev_head;
19de40a8 539 struct iommu_domain *iommu_domain;
522c68c4 540 int iommu_flags;
d7deeeb0
ZX
541 struct kvm_pic *vpic;
542 struct kvm_ioapic *vioapic;
7837699f 543 struct kvm_pit *vpit;
cc6e462c 544 int vapics_in_nmi_mode;
1e08ec4a
GN
545 struct mutex apic_map_lock;
546 struct kvm_apic_map *apic_map;
bfc6d222 547
bfc6d222
ZX
548 unsigned int tss_addr;
549 struct page *apic_access_page;
18068523
GOC
550
551 gpa_t wall_clock;
b7ebfb05
SY
552
553 struct page *ept_identity_pagetable;
554 bool ept_identity_pagetable_done;
b927a3ce 555 gpa_t ept_identity_map_addr;
5550af4d
SY
556
557 unsigned long irq_sources_bitmap;
afbcf7ab 558 s64 kvmclock_offset;
038f8c11 559 raw_spinlock_t tsc_write_lock;
f38e098f 560 u64 last_tsc_nsec;
f38e098f 561 u64 last_tsc_write;
5d3cb0f6 562 u32 last_tsc_khz;
e26101b1
ZA
563 u64 cur_tsc_nsec;
564 u64 cur_tsc_write;
565 u64 cur_tsc_offset;
566 u8 cur_tsc_generation;
b48aa97e 567 int nr_vcpus_matched_tsc;
ffde22ac 568
d828199e
MT
569 spinlock_t pvclock_gtod_sync_lock;
570 bool use_master_clock;
571 u64 master_kernel_ns;
572 cycle_t master_cycle_now;
573
ffde22ac 574 struct kvm_xen_hvm_config xen_hvm_config;
55cd8e5a
GN
575
576 /* fields used by HYPER-V emulation */
577 u64 hv_guest_os_id;
578 u64 hv_hypercall;
b034cf01
XG
579
580 #ifdef CONFIG_KVM_MMU_AUDIT
581 int audit_point;
582 #endif
d69fb81f
ZX
583};
584
0711456c
ZX
585struct kvm_vm_stat {
586 u32 mmu_shadow_zapped;
587 u32 mmu_pte_write;
588 u32 mmu_pte_updated;
589 u32 mmu_pde_zapped;
590 u32 mmu_flooded;
591 u32 mmu_recycled;
dfc5aa00 592 u32 mmu_cache_miss;
4731d4c7 593 u32 mmu_unsync;
0711456c 594 u32 remote_tlb_flush;
05da4558 595 u32 lpages;
0711456c
ZX
596};
597
77b4c255
ZX
598struct kvm_vcpu_stat {
599 u32 pf_fixed;
600 u32 pf_guest;
601 u32 tlb_flush;
602 u32 invlpg;
603
604 u32 exits;
605 u32 io_exits;
606 u32 mmio_exits;
607 u32 signal_exits;
608 u32 irq_window_exits;
f08864b4 609 u32 nmi_window_exits;
77b4c255
ZX
610 u32 halt_exits;
611 u32 halt_wakeup;
612 u32 request_irq_exits;
613 u32 irq_exits;
614 u32 host_state_reload;
615 u32 efer_reload;
616 u32 fpu_reload;
617 u32 insn_emulation;
618 u32 insn_emulation_fail;
f11c3a8d 619 u32 hypercalls;
fa89a817 620 u32 irq_injections;
c4abb7c9 621 u32 nmi_injections;
77b4c255 622};
ad312c7c 623
8a76d7f2
JR
624struct x86_instruction_info;
625
8fe8ab46
WA
626struct msr_data {
627 bool host_initiated;
628 u32 index;
629 u64 data;
630};
631
ea4a5ff8
ZX
632struct kvm_x86_ops {
633 int (*cpu_has_kvm_support)(void); /* __init */
634 int (*disabled_by_bios)(void); /* __init */
10474ae8 635 int (*hardware_enable)(void *dummy);
ea4a5ff8
ZX
636 void (*hardware_disable)(void *dummy);
637 void (*check_processor_compatibility)(void *rtn);
638 int (*hardware_setup)(void); /* __init */
639 void (*hardware_unsetup)(void); /* __exit */
774ead3a 640 bool (*cpu_has_accelerated_tpr)(void);
0e851880 641 void (*cpuid_update)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
642
643 /* Create, but do not attach this VCPU */
644 struct kvm_vcpu *(*vcpu_create)(struct kvm *kvm, unsigned id);
645 void (*vcpu_free)(struct kvm_vcpu *vcpu);
646 int (*vcpu_reset)(struct kvm_vcpu *vcpu);
647
648 void (*prepare_guest_switch)(struct kvm_vcpu *vcpu);
649 void (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
650 void (*vcpu_put)(struct kvm_vcpu *vcpu);
ea4a5ff8 651
c8639010 652 void (*update_db_bp_intercept)(struct kvm_vcpu *vcpu);
ea4a5ff8 653 int (*get_msr)(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata);
8fe8ab46 654 int (*set_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
ea4a5ff8
ZX
655 u64 (*get_segment_base)(struct kvm_vcpu *vcpu, int seg);
656 void (*get_segment)(struct kvm_vcpu *vcpu,
657 struct kvm_segment *var, int seg);
2e4d2653 658 int (*get_cpl)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
659 void (*set_segment)(struct kvm_vcpu *vcpu,
660 struct kvm_segment *var, int seg);
661 void (*get_cs_db_l_bits)(struct kvm_vcpu *vcpu, int *db, int *l);
e8467fda 662 void (*decache_cr0_guest_bits)(struct kvm_vcpu *vcpu);
aff48baa 663 void (*decache_cr3)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
664 void (*decache_cr4_guest_bits)(struct kvm_vcpu *vcpu);
665 void (*set_cr0)(struct kvm_vcpu *vcpu, unsigned long cr0);
666 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
5e1746d6 667 int (*set_cr4)(struct kvm_vcpu *vcpu, unsigned long cr4);
ea4a5ff8 668 void (*set_efer)(struct kvm_vcpu *vcpu, u64 efer);
89a27f4d
GN
669 void (*get_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
670 void (*set_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
671 void (*get_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
672 void (*set_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
020df079 673 void (*set_dr7)(struct kvm_vcpu *vcpu, unsigned long value);
5fdbf976 674 void (*cache_reg)(struct kvm_vcpu *vcpu, enum kvm_reg reg);
ea4a5ff8
ZX
675 unsigned long (*get_rflags)(struct kvm_vcpu *vcpu);
676 void (*set_rflags)(struct kvm_vcpu *vcpu, unsigned long rflags);
6b52d186 677 void (*fpu_activate)(struct kvm_vcpu *vcpu);
02daab21 678 void (*fpu_deactivate)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
679
680 void (*tlb_flush)(struct kvm_vcpu *vcpu);
ea4a5ff8 681
851ba692
AK
682 void (*run)(struct kvm_vcpu *vcpu);
683 int (*handle_exit)(struct kvm_vcpu *vcpu);
ea4a5ff8 684 void (*skip_emulated_instruction)(struct kvm_vcpu *vcpu);
2809f5d2
GC
685 void (*set_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
686 u32 (*get_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
ea4a5ff8
ZX
687 void (*patch_hypercall)(struct kvm_vcpu *vcpu,
688 unsigned char *hypercall_addr);
66fd3f7f 689 void (*set_irq)(struct kvm_vcpu *vcpu);
95ba8273 690 void (*set_nmi)(struct kvm_vcpu *vcpu);
298101da 691 void (*queue_exception)(struct kvm_vcpu *vcpu, unsigned nr,
ce7ddec4
JR
692 bool has_error_code, u32 error_code,
693 bool reinject);
b463a6f7 694 void (*cancel_injection)(struct kvm_vcpu *vcpu);
78646121 695 int (*interrupt_allowed)(struct kvm_vcpu *vcpu);
95ba8273 696 int (*nmi_allowed)(struct kvm_vcpu *vcpu);
3cfc3092
JK
697 bool (*get_nmi_mask)(struct kvm_vcpu *vcpu);
698 void (*set_nmi_mask)(struct kvm_vcpu *vcpu, bool masked);
95ba8273
GN
699 void (*enable_nmi_window)(struct kvm_vcpu *vcpu);
700 void (*enable_irq_window)(struct kvm_vcpu *vcpu);
701 void (*update_cr8_intercept)(struct kvm_vcpu *vcpu, int tpr, int irr);
ea4a5ff8 702 int (*set_tss_addr)(struct kvm *kvm, unsigned int addr);
67253af5 703 int (*get_tdp_level)(void);
4b12f0de 704 u64 (*get_mt_mask)(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio);
17cc3935 705 int (*get_lpage_level)(void);
4e47c7a6 706 bool (*rdtscp_supported)(void);
ad756a16 707 bool (*invpcid_supported)(void);
f1e2b260 708 void (*adjust_tsc_offset)(struct kvm_vcpu *vcpu, s64 adjustment, bool host);
344f414f 709
1c97f0a0
JR
710 void (*set_tdp_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
711
d4330ef2
JR
712 void (*set_supported_cpuid)(u32 func, struct kvm_cpuid_entry2 *entry);
713
f5f48ee1
SY
714 bool (*has_wbinvd_exit)(void);
715
cc578287 716 void (*set_tsc_khz)(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale);
ba904635 717 u64 (*read_tsc_offset)(struct kvm_vcpu *vcpu);
99e3e30a
ZA
718 void (*write_tsc_offset)(struct kvm_vcpu *vcpu, u64 offset);
719
857e4099 720 u64 (*compute_tsc_offset)(struct kvm_vcpu *vcpu, u64 target_tsc);
886b470c 721 u64 (*read_l1_tsc)(struct kvm_vcpu *vcpu, u64 host_tsc);
857e4099 722
586f9607 723 void (*get_exit_info)(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2);
8a76d7f2
JR
724
725 int (*check_intercept)(struct kvm_vcpu *vcpu,
726 struct x86_instruction_info *info,
727 enum x86_intercept_stage stage);
ea4a5ff8
ZX
728};
729
af585b92 730struct kvm_arch_async_pf {
7c90705b 731 u32 token;
af585b92 732 gfn_t gfn;
fb67e14f 733 unsigned long cr3;
c4806acd 734 bool direct_map;
af585b92
GN
735};
736
97896d04
ZX
737extern struct kvm_x86_ops *kvm_x86_ops;
738
f1e2b260
MT
739static inline void adjust_tsc_offset_guest(struct kvm_vcpu *vcpu,
740 s64 adjustment)
741{
742 kvm_x86_ops->adjust_tsc_offset(vcpu, adjustment, false);
743}
744
745static inline void adjust_tsc_offset_host(struct kvm_vcpu *vcpu, s64 adjustment)
746{
747 kvm_x86_ops->adjust_tsc_offset(vcpu, adjustment, true);
748}
749
54f1585a
ZX
750int kvm_mmu_module_init(void);
751void kvm_mmu_module_exit(void);
752
753void kvm_mmu_destroy(struct kvm_vcpu *vcpu);
754int kvm_mmu_create(struct kvm_vcpu *vcpu);
755int kvm_mmu_setup(struct kvm_vcpu *vcpu);
7b52345e 756void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
4b12f0de 757 u64 dirty_mask, u64 nx_mask, u64 x_mask);
54f1585a
ZX
758
759int kvm_mmu_reset_context(struct kvm_vcpu *vcpu);
760void kvm_mmu_slot_remove_write_access(struct kvm *kvm, int slot);
5dc99b23
TY
761void kvm_mmu_write_protect_pt_masked(struct kvm *kvm,
762 struct kvm_memory_slot *slot,
763 gfn_t gfn_offset, unsigned long mask);
54f1585a 764void kvm_mmu_zap_all(struct kvm *kvm);
3ad82a7e 765unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm);
54f1585a
ZX
766void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages);
767
ff03a073 768int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3);
cc4b6871 769
3200f405 770int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
9f811285 771 const void *val, int bytes);
4b12f0de 772u8 kvm_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn);
2f333bcb
MT
773
774extern bool tdp_enabled;
9f811285 775
a3e06bbe
LJ
776u64 vcpu_tsc_khz(struct kvm_vcpu *vcpu);
777
92a1f12d
JR
778/* control of guest tsc rate supported? */
779extern bool kvm_has_tsc_control;
780/* minimum supported tsc_khz for guests */
781extern u32 kvm_min_guest_tsc_khz;
782/* maximum supported tsc_khz for guests */
783extern u32 kvm_max_guest_tsc_khz;
784
54f1585a
ZX
785enum emulation_result {
786 EMULATE_DONE, /* no further processing */
787 EMULATE_DO_MMIO, /* kvm_run filled with mmio request */
788 EMULATE_FAIL, /* can't emulate this instruction */
789};
790
571008da
SY
791#define EMULTYPE_NO_DECODE (1 << 0)
792#define EMULTYPE_TRAP_UD (1 << 1)
ba8afb6b 793#define EMULTYPE_SKIP (1 << 2)
1cb3f3ae 794#define EMULTYPE_RETRY (1 << 3)
dc25e89e
AP
795int x86_emulate_instruction(struct kvm_vcpu *vcpu, unsigned long cr2,
796 int emulation_type, void *insn, int insn_len);
51d8b661
AP
797
798static inline int emulate_instruction(struct kvm_vcpu *vcpu,
799 int emulation_type)
800{
dc25e89e 801 return x86_emulate_instruction(vcpu, 0, emulation_type, NULL, 0);
51d8b661
AP
802}
803
f2b4b7dd 804void kvm_enable_efer_bits(u64);
54f1585a 805int kvm_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *data);
8fe8ab46 806int kvm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a
ZX
807
808struct x86_emulate_ctxt;
809
cf8f70bf 810int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size, unsigned short port);
54f1585a
ZX
811void kvm_emulate_cpuid(struct kvm_vcpu *vcpu);
812int kvm_emulate_halt(struct kvm_vcpu *vcpu);
f5f48ee1 813int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu);
54f1585a 814
3e6e0aab 815void kvm_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg);
c697518a 816int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector, int seg);
3e6e0aab 817
7f3d35fd
KW
818int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
819 int reason, bool has_error_code, u32 error_code);
37817f29 820
49a9b07e 821int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0);
2390218b 822int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
a83b29c6 823int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
eea1cff9 824int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8);
020df079
GN
825int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val);
826int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val);
2d3ad1f4
AK
827unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu);
828void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw);
54f1585a 829void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l);
2acf923e 830int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr);
54f1585a
ZX
831
832int kvm_get_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata);
8fe8ab46 833int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a 834
91586a3b
JK
835unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu);
836void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
022cd0e8 837bool kvm_rdpmc(struct kvm_vcpu *vcpu);
91586a3b 838
298101da
AK
839void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr);
840void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
ce7ddec4
JR
841void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr);
842void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
6389ee94 843void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
ec92fe44
JR
844int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
845 gfn_t gfn, void *data, int offset, int len,
846 u32 access);
6389ee94 847void kvm_propagate_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
0a79b009 848bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl);
298101da 849
1a577b72
MT
850static inline int __kvm_irq_line_state(unsigned long *irq_state,
851 int irq_source_id, int level)
852{
853 /* Logical OR for level trig interrupt */
854 if (level)
855 __set_bit(irq_source_id, irq_state);
856 else
857 __clear_bit(irq_source_id, irq_state);
858
859 return !!(*irq_state);
860}
861
862int kvm_pic_set_irq(struct kvm_pic *pic, int irq, int irq_source_id, int level);
863void kvm_pic_clear_all(struct kvm_pic *pic, int irq_source_id);
3de42dc0 864
3419ffc8
SY
865void kvm_inject_nmi(struct kvm_vcpu *vcpu);
866
10ab25cd 867int fx_init(struct kvm_vcpu *vcpu);
54f1585a 868
d835dfec 869void kvm_mmu_flush_tlb(struct kvm_vcpu *vcpu);
54f1585a 870void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
f57f2ef5 871 const u8 *new, int bytes);
1cb3f3ae 872int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn);
54f1585a
ZX
873int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva);
874void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu);
875int kvm_mmu_load(struct kvm_vcpu *vcpu);
876void kvm_mmu_unload(struct kvm_vcpu *vcpu);
0ba73cda 877void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu);
e459e322 878gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access);
ab9ae313
AK
879gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
880 struct x86_exception *exception);
881gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
882 struct x86_exception *exception);
883gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
884 struct x86_exception *exception);
885gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
886 struct x86_exception *exception);
54f1585a
ZX
887
888int kvm_emulate_hypercall(struct kvm_vcpu *vcpu);
889
dc25e89e
AP
890int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t gva, u32 error_code,
891 void *insn, int insn_len);
a7052897 892void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva);
34c16eec 893
18552672 894void kvm_enable_tdp(void);
5f4cb662 895void kvm_disable_tdp(void);
18552672 896
de7d789a 897int complete_pio(struct kvm_vcpu *vcpu);
f850e2e6 898bool kvm_check_iopl(struct kvm_vcpu *vcpu);
ec6d273d 899
e459e322
XG
900static inline gpa_t translate_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access)
901{
902 return gpa;
903}
904
ec6d273d
ZX
905static inline struct kvm_mmu_page *page_header(hpa_t shadow_page)
906{
907 struct page *page = pfn_to_page(shadow_page >> PAGE_SHIFT);
908
909 return (struct kvm_mmu_page *)page_private(page);
910}
911
d6e88aec 912static inline u16 kvm_read_ldt(void)
ec6d273d
ZX
913{
914 u16 ldt;
915 asm("sldt %0" : "=g"(ldt));
916 return ldt;
917}
918
d6e88aec 919static inline void kvm_load_ldt(u16 sel)
ec6d273d
ZX
920{
921 asm("lldt %0" : : "rm"(sel));
922}
ec6d273d 923
ec6d273d
ZX
924#ifdef CONFIG_X86_64
925static inline unsigned long read_msr(unsigned long msr)
926{
927 u64 value;
928
929 rdmsrl(msr, value);
930 return value;
931}
932#endif
933
ec6d273d
ZX
934static inline u32 get_rdx_init_val(void)
935{
936 return 0x600; /* P6 family */
937}
938
c1a5d4f9
AK
939static inline void kvm_inject_gp(struct kvm_vcpu *vcpu, u32 error_code)
940{
941 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
942}
943
ec6d273d
ZX
944#define TSS_IOPB_BASE_OFFSET 0x66
945#define TSS_BASE_SIZE 0x68
946#define TSS_IOPB_SIZE (65536 / 8)
947#define TSS_REDIRECTION_SIZE (256 / 8)
7d76b4d3
JP
948#define RMODE_TSS_SIZE \
949 (TSS_BASE_SIZE + TSS_REDIRECTION_SIZE + TSS_IOPB_SIZE + 1)
53e0aa7b 950
37817f29
IE
951enum {
952 TASK_SWITCH_CALL = 0,
953 TASK_SWITCH_IRET = 1,
954 TASK_SWITCH_JMP = 2,
955 TASK_SWITCH_GATE = 3,
956};
957
1371d904 958#define HF_GIF_MASK (1 << 0)
3d6368ef
AG
959#define HF_HIF_MASK (1 << 1)
960#define HF_VINTR_MASK (1 << 2)
95ba8273 961#define HF_NMI_MASK (1 << 3)
44c11430 962#define HF_IRET_MASK (1 << 4)
ec9e60b2 963#define HF_GUEST_MASK (1 << 5) /* VCPU is in guest-mode */
1371d904 964
4ecac3fd
AK
965/*
966 * Hardware virtualization extension instructions may fault if a
967 * reboot turns off virtualization while processes are running.
968 * Trap the fault and ignore the instruction if that happens.
969 */
b7c4145b
AK
970asmlinkage void kvm_spurious_fault(void);
971extern bool kvm_rebooting;
4ecac3fd 972
5e520e62 973#define ____kvm_handle_fault_on_reboot(insn, cleanup_insn) \
4ecac3fd 974 "666: " insn "\n\t" \
b7c4145b 975 "668: \n\t" \
18b13e54 976 ".pushsection .fixup, \"ax\" \n" \
4ecac3fd 977 "667: \n\t" \
5e520e62 978 cleanup_insn "\n\t" \
b7c4145b
AK
979 "cmpb $0, kvm_rebooting \n\t" \
980 "jne 668b \n\t" \
8ceed347 981 __ASM_SIZE(push) " $666b \n\t" \
b7c4145b 982 "call kvm_spurious_fault \n\t" \
4ecac3fd 983 ".popsection \n\t" \
3ee89722 984 _ASM_EXTABLE(666b, 667b)
4ecac3fd 985
5e520e62
AK
986#define __kvm_handle_fault_on_reboot(insn) \
987 ____kvm_handle_fault_on_reboot(insn, "")
988
e930bffe
AA
989#define KVM_ARCH_WANT_MMU_NOTIFIER
990int kvm_unmap_hva(struct kvm *kvm, unsigned long hva);
b3ae2096 991int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end);
e930bffe 992int kvm_age_hva(struct kvm *kvm, unsigned long hva);
8ee53820 993int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
3da0dd43 994void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
82725b20 995int cpuid_maxphyaddr(struct kvm_vcpu *vcpu);
a1b37100
GN
996int kvm_cpu_has_interrupt(struct kvm_vcpu *vcpu);
997int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu);
0b71785d 998int kvm_cpu_get_interrupt(struct kvm_vcpu *v);
e930bffe 999
18863bdd 1000void kvm_define_shared_msr(unsigned index, u32 msr);
d5696725 1001void kvm_set_shared_msr(unsigned index, u64 val, u64 mask);
18863bdd 1002
f92653ee
JK
1003bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip);
1004
af585b92
GN
1005void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
1006 struct kvm_async_pf *work);
1007void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
1008 struct kvm_async_pf *work);
56028d08
GN
1009void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu,
1010 struct kvm_async_pf *work);
7c90705b 1011bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu);
af585b92
GN
1012extern bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn);
1013
db8fcefa
AP
1014void kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err);
1015
f5132b01
GN
1016int kvm_is_in_guest(void);
1017
1018void kvm_pmu_init(struct kvm_vcpu *vcpu);
1019void kvm_pmu_destroy(struct kvm_vcpu *vcpu);
1020void kvm_pmu_reset(struct kvm_vcpu *vcpu);
1021void kvm_pmu_cpuid_update(struct kvm_vcpu *vcpu);
1022bool kvm_pmu_msr(struct kvm_vcpu *vcpu, u32 msr);
1023int kvm_pmu_get_msr(struct kvm_vcpu *vcpu, u32 msr, u64 *data);
1024int kvm_pmu_set_msr(struct kvm_vcpu *vcpu, u32 msr, u64 data);
1025int kvm_pmu_read_pmc(struct kvm_vcpu *vcpu, unsigned pmc, u64 *data);
1026void kvm_handle_pmu_event(struct kvm_vcpu *vcpu);
1027void kvm_deliver_pmi(struct kvm_vcpu *vcpu);
1028
1965aae3 1029#endif /* _ASM_X86_KVM_HOST_H */