]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - arch/x86/include/asm/kvm_host.h
mm: remove the pgprot argument to __vmalloc
[mirror_ubuntu-hirsute-kernel.git] / arch / x86 / include / asm / kvm_host.h
CommitLineData
20c8ccb1 1/* SPDX-License-Identifier: GPL-2.0-only */
a656c8ef 2/*
043405e1
CO
3 * Kernel-based Virtual Machine driver for Linux
4 *
5 * This header defines architecture specific interfaces, x86 version
043405e1
CO
6 */
7
1965aae3
PA
8#ifndef _ASM_X86_KVM_HOST_H
9#define _ASM_X86_KVM_HOST_H
043405e1 10
34c16eec
ZX
11#include <linux/types.h>
12#include <linux/mm.h>
e930bffe 13#include <linux/mmu_notifier.h>
229456fc 14#include <linux/tracepoint.h>
f5f48ee1 15#include <linux/cpumask.h>
f5132b01 16#include <linux/irq_work.h>
447ae316 17#include <linux/irq.h>
34c16eec
ZX
18
19#include <linux/kvm.h>
20#include <linux/kvm_para.h>
edf88417 21#include <linux/kvm_types.h>
f5132b01 22#include <linux/perf_event.h>
d828199e
MT
23#include <linux/pvclock_gtod.h>
24#include <linux/clocksource.h>
87276880 25#include <linux/irqbypass.h>
5c919412 26#include <linux/hyperv.h>
34c16eec 27
7d669f50 28#include <asm/apic.h>
50d0a0f9 29#include <asm/pvclock-abi.h>
e01a1b57 30#include <asm/desc.h>
0bed3b56 31#include <asm/mtrr.h>
9962d032 32#include <asm/msr-index.h>
3ee89722 33#include <asm/asm.h>
21ebbeda 34#include <asm/kvm_page_track.h>
95c7b77d 35#include <asm/kvm_vcpu_regs.h>
5a485803 36#include <asm/hyperv-tlfs.h>
e01a1b57 37
741cbbae
PB
38#define __KVM_HAVE_ARCH_VCPU_DEBUGFS
39
682f732e 40#define KVM_MAX_VCPUS 288
757883de 41#define KVM_SOFT_MAX_VCPUS 240
af1bae54 42#define KVM_MAX_VCPU_ID 1023
1d4e7e3c 43#define KVM_USER_MEM_SLOTS 509
0743247f
AW
44/* memory slots that are not exposed to userspace */
45#define KVM_PRIVATE_MEM_SLOTS 3
bbacc0c1 46#define KVM_MEM_SLOTS_NUM (KVM_USER_MEM_SLOTS + KVM_PRIVATE_MEM_SLOTS)
93a5cef0 47
b401ee0b 48#define KVM_HALT_POLL_NS_DEFAULT 200000
69a9f69b 49
8175e5b7
AG
50#define KVM_IRQCHIP_NUM_PINS KVM_IOAPIC_NUM_PINS
51
3c9bd400
JZ
52#define KVM_DIRTY_LOG_MANUAL_CAPS (KVM_DIRTY_LOG_MANUAL_PROTECT_ENABLE | \
53 KVM_DIRTY_LOG_INITIALLY_SET)
54
2860c4b1 55/* x86-specific vcpu->requests bit members */
2387149e
AJ
56#define KVM_REQ_MIGRATE_TIMER KVM_ARCH_REQ(0)
57#define KVM_REQ_REPORT_TPR_ACCESS KVM_ARCH_REQ(1)
58#define KVM_REQ_TRIPLE_FAULT KVM_ARCH_REQ(2)
59#define KVM_REQ_MMU_SYNC KVM_ARCH_REQ(3)
60#define KVM_REQ_CLOCK_UPDATE KVM_ARCH_REQ(4)
727a7e27 61#define KVM_REQ_LOAD_MMU_PGD KVM_ARCH_REQ(5)
2387149e
AJ
62#define KVM_REQ_EVENT KVM_ARCH_REQ(6)
63#define KVM_REQ_APF_HALT KVM_ARCH_REQ(7)
64#define KVM_REQ_STEAL_UPDATE KVM_ARCH_REQ(8)
65#define KVM_REQ_NMI KVM_ARCH_REQ(9)
66#define KVM_REQ_PMU KVM_ARCH_REQ(10)
67#define KVM_REQ_PMI KVM_ARCH_REQ(11)
68#define KVM_REQ_SMI KVM_ARCH_REQ(12)
69#define KVM_REQ_MASTERCLOCK_UPDATE KVM_ARCH_REQ(13)
70#define KVM_REQ_MCLOCK_INPROGRESS \
71 KVM_ARCH_REQ_FLAGS(14, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
72#define KVM_REQ_SCAN_IOAPIC \
73 KVM_ARCH_REQ_FLAGS(15, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
74#define KVM_REQ_GLOBAL_CLOCK_UPDATE KVM_ARCH_REQ(16)
75#define KVM_REQ_APIC_PAGE_RELOAD \
76 KVM_ARCH_REQ_FLAGS(17, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
77#define KVM_REQ_HV_CRASH KVM_ARCH_REQ(18)
78#define KVM_REQ_IOAPIC_EOI_EXIT KVM_ARCH_REQ(19)
79#define KVM_REQ_HV_RESET KVM_ARCH_REQ(20)
80#define KVM_REQ_HV_EXIT KVM_ARCH_REQ(21)
81#define KVM_REQ_HV_STIMER KVM_ARCH_REQ(22)
e40ff1d6 82#define KVM_REQ_LOAD_EOI_EXITMAP KVM_ARCH_REQ(23)
7f7f1ba3 83#define KVM_REQ_GET_VMCS12_PAGES KVM_ARCH_REQ(24)
8df14af4
SS
84#define KVM_REQ_APICV_UPDATE \
85 KVM_ARCH_REQ_FLAGS(25, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
2860c4b1 86
cfec82cb
JR
87#define CR0_RESERVED_BITS \
88 (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
89 | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
90 | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
91
cfec82cb
JR
92#define CR4_RESERVED_BITS \
93 (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
94 | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
ad756a16 95 | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR | X86_CR4_PCIDE \
afcbf13f 96 | X86_CR4_OSXSAVE | X86_CR4_SMEP | X86_CR4_FSGSBASE \
fd8cb433 97 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_VMXE \
ae3e61e1 98 | X86_CR4_SMAP | X86_CR4_PKE | X86_CR4_UMIP))
cfec82cb
JR
99
100#define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
101
102
cd6e8f87 103
cd6e8f87 104#define INVALID_PAGE (~(hpa_t)0)
dd180b3e
XG
105#define VALID_PAGE(x) ((x) != INVALID_PAGE)
106
cd6e8f87
ZX
107#define UNMAPPED_GVA (~(gpa_t)0)
108
ec04b260 109/* KVM Hugepage definitions for x86 */
4fef0f49
WY
110enum {
111 PT_PAGE_TABLE_LEVEL = 1,
112 PT_DIRECTORY_LEVEL = 2,
113 PT_PDPE_LEVEL = 3,
114 /* set max level to the biggest one */
115 PT_MAX_HUGEPAGE_LEVEL = PT_PDPE_LEVEL,
116};
117#define KVM_NR_PAGE_SIZES (PT_MAX_HUGEPAGE_LEVEL - \
118 PT_PAGE_TABLE_LEVEL + 1)
82855413
JR
119#define KVM_HPAGE_GFN_SHIFT(x) (((x) - 1) * 9)
120#define KVM_HPAGE_SHIFT(x) (PAGE_SHIFT + KVM_HPAGE_GFN_SHIFT(x))
ec04b260
JR
121#define KVM_HPAGE_SIZE(x) (1UL << KVM_HPAGE_SHIFT(x))
122#define KVM_HPAGE_MASK(x) (~(KVM_HPAGE_SIZE(x) - 1))
123#define KVM_PAGES_PER_HPAGE(x) (KVM_HPAGE_SIZE(x) / PAGE_SIZE)
05da4558 124
6d9d41e5
CD
125static inline gfn_t gfn_to_index(gfn_t gfn, gfn_t base_gfn, int level)
126{
127 /* KVM_HPAGE_GFN_SHIFT(PT_PAGE_TABLE_LEVEL) must be 0. */
128 return (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
129 (base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
130}
131
d657a98e 132#define KVM_PERMILLE_MMU_PAGES 20
bc8a3d89 133#define KVM_MIN_ALLOC_MMU_PAGES 64UL
114df303 134#define KVM_MMU_HASH_SHIFT 12
1ae0a13d 135#define KVM_NUM_MMU_PAGES (1 << KVM_MMU_HASH_SHIFT)
d657a98e
ZX
136#define KVM_MIN_FREE_MMU_PAGES 5
137#define KVM_REFILL_PAGES 25
73c1160c 138#define KVM_MAX_CPUID_ENTRIES 80
0bed3b56 139#define KVM_NR_FIXED_MTRR_REGION 88
0d234daf 140#define KVM_NR_VAR_MTRR 8
d657a98e 141
af585b92
GN
142#define ASYNC_PF_PER_VCPU 64
143
5fdbf976 144enum kvm_reg {
95c7b77d
SC
145 VCPU_REGS_RAX = __VCPU_REGS_RAX,
146 VCPU_REGS_RCX = __VCPU_REGS_RCX,
147 VCPU_REGS_RDX = __VCPU_REGS_RDX,
148 VCPU_REGS_RBX = __VCPU_REGS_RBX,
149 VCPU_REGS_RSP = __VCPU_REGS_RSP,
150 VCPU_REGS_RBP = __VCPU_REGS_RBP,
151 VCPU_REGS_RSI = __VCPU_REGS_RSI,
152 VCPU_REGS_RDI = __VCPU_REGS_RDI,
2b3ccfa0 153#ifdef CONFIG_X86_64
95c7b77d
SC
154 VCPU_REGS_R8 = __VCPU_REGS_R8,
155 VCPU_REGS_R9 = __VCPU_REGS_R9,
156 VCPU_REGS_R10 = __VCPU_REGS_R10,
157 VCPU_REGS_R11 = __VCPU_REGS_R11,
158 VCPU_REGS_R12 = __VCPU_REGS_R12,
159 VCPU_REGS_R13 = __VCPU_REGS_R13,
160 VCPU_REGS_R14 = __VCPU_REGS_R14,
161 VCPU_REGS_R15 = __VCPU_REGS_R15,
2b3ccfa0 162#endif
5fdbf976 163 VCPU_REGS_RIP,
f8845541 164 NR_VCPU_REGS,
2b3ccfa0 165
6de4f3ad 166 VCPU_EXREG_PDPTR = NR_VCPU_REGS,
aff48baa 167 VCPU_EXREG_CR3,
6de12732 168 VCPU_EXREG_RFLAGS,
2fb92db1 169 VCPU_EXREG_SEGMENTS,
6de4f3ad
AK
170};
171
2b3ccfa0 172enum {
81609e3e 173 VCPU_SREG_ES,
2b3ccfa0 174 VCPU_SREG_CS,
81609e3e 175 VCPU_SREG_SS,
2b3ccfa0 176 VCPU_SREG_DS,
2b3ccfa0
ZX
177 VCPU_SREG_FS,
178 VCPU_SREG_GS,
2b3ccfa0
ZX
179 VCPU_SREG_TR,
180 VCPU_SREG_LDTR,
181};
182
1e9e2622
WL
183enum exit_fastpath_completion {
184 EXIT_FASTPATH_NONE,
185 EXIT_FASTPATH_SKIP_EMUL_INS,
186};
187
2f728d66
SC
188struct x86_emulate_ctxt;
189struct x86_exception;
190enum x86_intercept;
191enum x86_intercept_stage;
2b3ccfa0 192
d657a98e
ZX
193#define KVM_NR_MEM_OBJS 40
194
42dbaa5a
JK
195#define KVM_NR_DB_REGS 4
196
197#define DR6_BD (1 << 13)
198#define DR6_BS (1 << 14)
cfb634fe 199#define DR6_BT (1 << 15)
6f43ed01
NA
200#define DR6_RTM (1 << 16)
201#define DR6_FIXED_1 0xfffe0ff0
202#define DR6_INIT 0xffff0ff0
203#define DR6_VOLATILE 0x0001e00f
42dbaa5a
JK
204
205#define DR7_BP_EN_MASK 0x000000ff
206#define DR7_GE (1 << 9)
207#define DR7_GD (1 << 13)
208#define DR7_FIXED_1 0x00000400
6f43ed01 209#define DR7_VOLATILE 0xffff2bff
42dbaa5a 210
c205fb7d
NA
211#define PFERR_PRESENT_BIT 0
212#define PFERR_WRITE_BIT 1
213#define PFERR_USER_BIT 2
214#define PFERR_RSVD_BIT 3
215#define PFERR_FETCH_BIT 4
be94f6b7 216#define PFERR_PK_BIT 5
14727754
TL
217#define PFERR_GUEST_FINAL_BIT 32
218#define PFERR_GUEST_PAGE_BIT 33
c205fb7d
NA
219
220#define PFERR_PRESENT_MASK (1U << PFERR_PRESENT_BIT)
221#define PFERR_WRITE_MASK (1U << PFERR_WRITE_BIT)
222#define PFERR_USER_MASK (1U << PFERR_USER_BIT)
223#define PFERR_RSVD_MASK (1U << PFERR_RSVD_BIT)
224#define PFERR_FETCH_MASK (1U << PFERR_FETCH_BIT)
be94f6b7 225#define PFERR_PK_MASK (1U << PFERR_PK_BIT)
14727754
TL
226#define PFERR_GUEST_FINAL_MASK (1ULL << PFERR_GUEST_FINAL_BIT)
227#define PFERR_GUEST_PAGE_MASK (1ULL << PFERR_GUEST_PAGE_BIT)
228
229#define PFERR_NESTED_GUEST_PAGE (PFERR_GUEST_PAGE_MASK | \
14727754
TL
230 PFERR_WRITE_MASK | \
231 PFERR_PRESENT_MASK)
c205fb7d 232
41383771
GN
233/* apic attention bits */
234#define KVM_APIC_CHECK_VAPIC 0
ae7a2a3f
MT
235/*
236 * The following bit is set with PV-EOI, unset on EOI.
237 * We detect PV-EOI changes by guest by comparing
238 * this bit with PV-EOI in guest memory.
239 * See the implementation in apic_update_pv_eoi.
240 */
241#define KVM_APIC_PV_EOI_PENDING 1
41383771 242
d84f1e07
FW
243struct kvm_kernel_irq_routing_entry;
244
d657a98e
ZX
245/*
246 * We don't want allocation failures within the mmu code, so we preallocate
247 * enough memory for a single page fault in a cache.
248 */
249struct kvm_mmu_memory_cache {
250 int nobjs;
251 void *objects[KVM_NR_MEM_OBJS];
252};
253
21ebbeda
XG
254/*
255 * the pages used as guest page table on soft mmu are tracked by
256 * kvm_memory_slot.arch.gfn_track which is 16 bits, so the role bits used
257 * by indirect shadow page can not be more than 15 bits.
258 *
47c42e6b 259 * Currently, we used 14 bits that are @level, @gpte_is_8_bytes, @quadrant, @access,
21ebbeda
XG
260 * @nxe, @cr0_wp, @smep_andnot_wp and @smap_andnot_wp.
261 */
d657a98e 262union kvm_mmu_page_role {
36d9594d 263 u32 word;
d657a98e 264 struct {
7d76b4d3 265 unsigned level:4;
47c42e6b 266 unsigned gpte_is_8_bytes:1;
7d76b4d3 267 unsigned quadrant:2;
f6e2c02b 268 unsigned direct:1;
7d76b4d3 269 unsigned access:3;
2e53d63a 270 unsigned invalid:1;
9645bb56 271 unsigned nxe:1;
3dbe1415 272 unsigned cr0_wp:1;
411c588d 273 unsigned smep_andnot_wp:1;
0be0226f 274 unsigned smap_andnot_wp:1;
ac8d57e5 275 unsigned ad_disabled:1;
1313cc2b
JM
276 unsigned guest_mode:1;
277 unsigned :6;
699023e2
PB
278
279 /*
280 * This is left at the top of the word so that
281 * kvm_memslots_for_spte_role can extract it with a
282 * simple shift. While there is room, give it a whole
283 * byte so it is also faster to load it from memory.
284 */
285 unsigned smm:8;
d657a98e
ZX
286 };
287};
288
36d9594d 289union kvm_mmu_extended_role {
a336282d
VK
290/*
291 * This structure complements kvm_mmu_page_role caching everything needed for
292 * MMU configuration. If nothing in both these structures changed, MMU
293 * re-configuration can be skipped. @valid bit is set on first usage so we don't
294 * treat all-zero structure as valid data.
295 */
36d9594d 296 u32 word;
a336282d
VK
297 struct {
298 unsigned int valid:1;
299 unsigned int execonly:1;
7dcd5755 300 unsigned int cr0_pg:1;
0699c64a 301 unsigned int cr4_pae:1;
a336282d
VK
302 unsigned int cr4_pse:1;
303 unsigned int cr4_pke:1;
304 unsigned int cr4_smap:1;
305 unsigned int cr4_smep:1;
de3ccd26 306 unsigned int maxphyaddr:6;
a336282d 307 };
36d9594d
VK
308};
309
310union kvm_mmu_role {
311 u64 as_u64;
312 struct {
313 union kvm_mmu_page_role base;
314 union kvm_mmu_extended_role ext;
315 };
316};
317
018aabb5
TY
318struct kvm_rmap_head {
319 unsigned long val;
320};
321
d657a98e
ZX
322struct kvm_mmu_page {
323 struct list_head link;
324 struct hlist_node hash_link;
1aa9b957
JS
325 struct list_head lpage_disallowed_link;
326
3ff519f2 327 bool unsync;
ca333add 328 u8 mmu_valid_gen;
4771450c 329 bool mmio_cached;
b8e8c830 330 bool lpage_disallowed; /* Can't be replaced by an equiv large page */
d657a98e
ZX
331
332 /*
333 * The following two entries are used to key the shadow page in the
334 * hash table.
335 */
d657a98e 336 union kvm_mmu_page_role role;
3ff519f2 337 gfn_t gfn;
d657a98e
ZX
338
339 u64 *spt;
340 /* hold the gfn of each spte inside spt */
341 gfn_t *gfns;
0571d366 342 int root_count; /* Currently serving as active root */
60c8aec6 343 unsigned int unsync_children;
018aabb5 344 struct kvm_rmap_head parent_ptes; /* rmap pointers to parent sptes */
0074ff63 345 DECLARE_BITMAP(unsync_child_bitmap, 512);
c2a2ac2b
XG
346
347#ifdef CONFIG_X86_32
accaefe0
XG
348 /*
349 * Used out of the mmu-lock to avoid reading spte values while an
350 * update is in progress; see the comments in __get_spte_lockless().
351 */
c2a2ac2b
XG
352 int clear_spte_count;
353#endif
354
0cbf8e43 355 /* Number of writes since the last time traversal visited this page. */
e5691a81 356 atomic_t write_flooding_count;
d657a98e
ZX
357};
358
1c08364c 359struct kvm_pio_request {
45def77e 360 unsigned long linear_rip;
1c08364c 361 unsigned long count;
1c08364c
AK
362 int in;
363 int port;
364 int size;
1c08364c
AK
365};
366
855feb67 367#define PT64_ROOT_MAX_LEVEL 5
2a7266a8 368
a0a64f50 369struct rsvd_bits_validate {
2a7266a8 370 u64 rsvd_bits_mask[2][PT64_ROOT_MAX_LEVEL];
a0a64f50
XG
371 u64 bad_mt_xwr;
372};
373
7c390d35
JS
374struct kvm_mmu_root_info {
375 gpa_t cr3;
376 hpa_t hpa;
377};
378
379#define KVM_MMU_ROOT_INFO_INVALID \
380 ((struct kvm_mmu_root_info) { .cr3 = INVALID_PAGE, .hpa = INVALID_PAGE })
381
b94742c9
JS
382#define KVM_MMU_NUM_PREV_ROOTS 3
383
d657a98e 384/*
855feb67
YZ
385 * x86 supports 4 paging modes (5-level 64-bit, 4-level 64-bit, 3-level 32-bit,
386 * and 2-level 32-bit). The kvm_mmu structure abstracts the details of the
387 * current mmu mode.
d657a98e
ZX
388 */
389struct kvm_mmu {
d8dd54e0 390 unsigned long (*get_guest_pgd)(struct kvm_vcpu *vcpu);
e4e517b4 391 u64 (*get_pdptr)(struct kvm_vcpu *vcpu, int index);
736c291c 392 int (*page_fault)(struct kvm_vcpu *vcpu, gpa_t cr2_or_gpa, u32 err,
78b2c54a 393 bool prefault);
6389ee94
AK
394 void (*inject_page_fault)(struct kvm_vcpu *vcpu,
395 struct x86_exception *fault);
736c291c
SC
396 gpa_t (*gva_to_gpa)(struct kvm_vcpu *vcpu, gpa_t gva_or_gpa,
397 u32 access, struct x86_exception *exception);
54987b7a
PB
398 gpa_t (*translate_gpa)(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
399 struct x86_exception *exception);
e8bc217a 400 int (*sync_page)(struct kvm_vcpu *vcpu,
a4a8e6f7 401 struct kvm_mmu_page *sp);
7eb77e9f 402 void (*invlpg)(struct kvm_vcpu *vcpu, gva_t gva, hpa_t root_hpa);
0f53b5b1 403 void (*update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
7c562522 404 u64 *spte, const void *pte);
d657a98e 405 hpa_t root_hpa;
ad7dc69a 406 gpa_t root_cr3;
36d9594d 407 union kvm_mmu_role mmu_role;
ae1e2d10
PB
408 u8 root_level;
409 u8 shadow_root_level;
410 u8 ept_ad;
c5a78f2b 411 bool direct_map;
b94742c9 412 struct kvm_mmu_root_info prev_roots[KVM_MMU_NUM_PREV_ROOTS];
d657a98e 413
97d64b78
AK
414 /*
415 * Bitmap; bit set = permission fault
416 * Byte index: page fault error code [4:1]
417 * Bit index: pte permissions in ACC_* format
418 */
419 u8 permissions[16];
420
2d344105
HH
421 /*
422 * The pkru_mask indicates if protection key checks are needed. It
423 * consists of 16 domains indexed by page fault error code bits [4:1],
424 * with PFEC.RSVD replaced by ACC_USER_MASK from the page tables.
425 * Each domain has 2 bits which are ANDed with AD and WD from PKRU.
426 */
427 u32 pkru_mask;
428
d657a98e 429 u64 *pae_root;
81407ca5 430 u64 *lm_root;
c258b62b
XG
431
432 /*
433 * check zero bits on shadow page table entries, these
434 * bits include not only hardware reserved bits but also
435 * the bits spte never used.
436 */
437 struct rsvd_bits_validate shadow_zero_check;
438
a0a64f50 439 struct rsvd_bits_validate guest_rsvd_check;
ff03a073 440
6bb69c9b
PB
441 /* Can have large pages at levels 2..last_nonleaf_level-1. */
442 u8 last_nonleaf_level;
6fd01b71 443
2d48a985
JR
444 bool nx;
445
ff03a073 446 u64 pdptrs[4]; /* pae */
d657a98e
ZX
447};
448
a49b9635
LT
449struct kvm_tlb_range {
450 u64 start_gfn;
451 u64 pages;
452};
453
f5132b01
GN
454enum pmc_type {
455 KVM_PMC_GP = 0,
456 KVM_PMC_FIXED,
457};
458
459struct kvm_pmc {
460 enum pmc_type type;
461 u8 idx;
462 u64 counter;
463 u64 eventsel;
464 struct perf_event *perf_event;
465 struct kvm_vcpu *vcpu;
a6da0d77
LX
466 /*
467 * eventsel value for general purpose counters,
468 * ctrl value for fixed counters.
469 */
470 u64 current_config;
f5132b01
GN
471};
472
473struct kvm_pmu {
474 unsigned nr_arch_gp_counters;
475 unsigned nr_arch_fixed_counters;
476 unsigned available_event_types;
477 u64 fixed_ctr_ctrl;
478 u64 global_ctrl;
479 u64 global_status;
480 u64 global_ovf_ctrl;
481 u64 counter_bitmask[2];
482 u64 global_ctrl_mask;
c715eb9f 483 u64 global_ovf_ctrl_mask;
103af0a9 484 u64 reserved_bits;
f5132b01 485 u8 version;
15c7ad51
RR
486 struct kvm_pmc gp_counters[INTEL_PMC_MAX_GENERIC];
487 struct kvm_pmc fixed_counters[INTEL_PMC_MAX_FIXED];
f5132b01 488 struct irq_work irq_work;
4be94672 489 DECLARE_BITMAP(reprogram_pmi, X86_PMC_IDX_MAX);
b35e5548
LX
490 DECLARE_BITMAP(all_valid_pmc_idx, X86_PMC_IDX_MAX);
491 DECLARE_BITMAP(pmc_in_use, X86_PMC_IDX_MAX);
492
493 /*
494 * The gate to release perf_events not marked in
495 * pmc_in_use only once in a vcpu time slice.
496 */
497 bool need_cleanup;
498
499 /*
500 * The total number of programmed perf_events and it helps to avoid
501 * redundant check before cleanup if guest don't use vPMU at all.
502 */
503 u8 event_count;
f5132b01
GN
504};
505
25462f7f
WH
506struct kvm_pmu_ops;
507
360b948d
PB
508enum {
509 KVM_DEBUGREG_BP_ENABLED = 1,
c77fb5fe 510 KVM_DEBUGREG_WONT_EXIT = 2,
ae561ede 511 KVM_DEBUGREG_RELOAD = 4,
360b948d
PB
512};
513
86fd5270
XG
514struct kvm_mtrr_range {
515 u64 base;
516 u64 mask;
19efffa2 517 struct list_head node;
86fd5270
XG
518};
519
70109e7d 520struct kvm_mtrr {
86fd5270 521 struct kvm_mtrr_range var_ranges[KVM_NR_VAR_MTRR];
70109e7d 522 mtrr_type fixed_ranges[KVM_NR_FIXED_MTRR_REGION];
10fac2dc 523 u64 deftype;
19efffa2
XG
524
525 struct list_head head;
70109e7d
XG
526};
527
1f4b34f8
AS
528/* Hyper-V SynIC timer */
529struct kvm_vcpu_hv_stimer {
530 struct hrtimer timer;
531 int index;
6a058a1e 532 union hv_stimer_config config;
1f4b34f8
AS
533 u64 count;
534 u64 exp_time;
535 struct hv_message msg;
536 bool msg_pending;
537};
538
5c919412
AS
539/* Hyper-V synthetic interrupt controller (SynIC)*/
540struct kvm_vcpu_hv_synic {
541 u64 version;
542 u64 control;
543 u64 msg_page;
544 u64 evt_page;
545 atomic64_t sint[HV_SYNIC_SINT_COUNT];
546 atomic_t sint_to_gsi[HV_SYNIC_SINT_COUNT];
547 DECLARE_BITMAP(auto_eoi_bitmap, 256);
548 DECLARE_BITMAP(vec_bitmap, 256);
549 bool active;
efc479e6 550 bool dont_zero_synic_pages;
5c919412
AS
551};
552
e83d5887
AS
553/* Hyper-V per vcpu emulation context */
554struct kvm_vcpu_hv {
d3457c87 555 u32 vp_index;
e83d5887 556 u64 hv_vapic;
9eec50b8 557 s64 runtime_offset;
5c919412 558 struct kvm_vcpu_hv_synic synic;
db397571 559 struct kvm_hyperv_exit exit;
1f4b34f8
AS
560 struct kvm_vcpu_hv_stimer stimer[HV_SYNIC_STIMER_COUNT];
561 DECLARE_BITMAP(stimer_pending_bitmap, HV_SYNIC_STIMER_COUNT);
e6b6c483 562 cpumask_t tlb_flush;
e83d5887
AS
563};
564
ad312c7c 565struct kvm_vcpu_arch {
5fdbf976
MT
566 /*
567 * rip and regs accesses must go through
568 * kvm_{register,rip}_{read,write} functions.
569 */
570 unsigned long regs[NR_VCPU_REGS];
571 u32 regs_avail;
572 u32 regs_dirty;
34c16eec
ZX
573
574 unsigned long cr0;
e8467fda 575 unsigned long cr0_guest_owned_bits;
34c16eec
ZX
576 unsigned long cr2;
577 unsigned long cr3;
578 unsigned long cr4;
fc78f519 579 unsigned long cr4_guest_owned_bits;
34c16eec 580 unsigned long cr8;
37486135 581 u32 host_pkru;
b9dd21e1 582 u32 pkru;
1371d904 583 u32 hflags;
f6801dff 584 u64 efer;
34c16eec
ZX
585 u64 apic_base;
586 struct kvm_lapic *apic; /* kernel irqchip context */
d62caabb 587 bool apicv_active;
e40ff1d6 588 bool load_eoi_exitmap_pending;
6308630b 589 DECLARE_BITMAP(ioapic_handled_vectors, 256);
41383771 590 unsigned long apic_attention;
e1035715 591 int32_t apic_arb_prio;
34c16eec 592 int mp_state;
34c16eec 593 u64 ia32_misc_enable_msr;
64d60670 594 u64 smbase;
52797bf9 595 u64 smi_count;
b209749f 596 bool tpr_access_reporting;
7204160e 597 bool xsaves_enabled;
20300099 598 u64 ia32_xss;
518e7b94 599 u64 microcode_version;
0cf9135b 600 u64 arch_capabilities;
34c16eec 601
14dfe855
JR
602 /*
603 * Paging state of the vcpu
604 *
605 * If the vcpu runs in guest mode with two level paging this still saves
606 * the paging mode of the l1 guest. This context is always used to
607 * handle faults.
608 */
44dd3ffa
VK
609 struct kvm_mmu *mmu;
610
611 /* Non-nested MMU for L1 */
612 struct kvm_mmu root_mmu;
8df25a32 613
14c07ad8
VK
614 /* L1 MMU when running nested */
615 struct kvm_mmu guest_mmu;
616
6539e738
JR
617 /*
618 * Paging state of an L2 guest (used for nested npt)
619 *
620 * This context will save all necessary information to walk page tables
311497e0 621 * of an L2 guest. This context is only initialized for page table
6539e738
JR
622 * walking and not for faulting since we never handle l2 page faults on
623 * the host.
624 */
625 struct kvm_mmu nested_mmu;
626
14dfe855
JR
627 /*
628 * Pointer to the mmu context currently used for
629 * gva_to_gpa translations.
630 */
631 struct kvm_mmu *walk_mmu;
632
53c07b18 633 struct kvm_mmu_memory_cache mmu_pte_list_desc_cache;
34c16eec
ZX
634 struct kvm_mmu_memory_cache mmu_page_cache;
635 struct kvm_mmu_memory_cache mmu_page_header_cache;
636
f775b13e
RR
637 /*
638 * QEMU userspace and the guest each have their own FPU state.
ec269475
PB
639 * In vcpu_run, we switch between the user and guest FPU contexts.
640 * While running a VCPU, the VCPU thread will have the guest FPU
641 * context.
f775b13e
RR
642 *
643 * Note that while the PKRU state lives inside the fpu registers,
644 * it is switched out separately at VMENTER and VMEXIT time. The
645 * "guest_fpu" state here contains the guest FPU context, with the
646 * host PRKU bits.
647 */
d9a710e5 648 struct fpu *user_fpu;
b666a4b6 649 struct fpu *guest_fpu;
f775b13e 650
2acf923e 651 u64 xcr0;
d7876f1b 652 u64 guest_supported_xcr0;
4344ee98 653 u32 guest_xstate_size;
34c16eec 654
34c16eec
ZX
655 struct kvm_pio_request pio;
656 void *pio_data;
657
66fd3f7f
GN
658 u8 event_exit_inst_len;
659
298101da
AK
660 struct kvm_queued_exception {
661 bool pending;
664f8e26 662 bool injected;
298101da
AK
663 bool has_error_code;
664 u8 nr;
665 u32 error_code;
c851436a
JM
666 unsigned long payload;
667 bool has_payload;
adfe20fb 668 u8 nested_apf;
298101da
AK
669 } exception;
670
937a7eae 671 struct kvm_queued_interrupt {
04140b41 672 bool injected;
66fd3f7f 673 bool soft;
937a7eae
AK
674 u8 nr;
675 } interrupt;
676
34c16eec
ZX
677 int halt_request; /* real mode on Intel only */
678
679 int cpuid_nent;
07716717 680 struct kvm_cpuid_entry2 cpuid_entries[KVM_MAX_CPUID_ENTRIES];
5a4f55cd
EK
681
682 int maxphyaddr;
683
34c16eec
ZX
684 /* emulate context */
685
c9b8b07c 686 struct x86_emulate_ctxt *emulate_ctxt;
7ae441ea
GN
687 bool emulate_regs_need_sync_to_vcpu;
688 bool emulate_regs_need_sync_from_vcpu;
716d51ab 689 int (*complete_userspace_io)(struct kvm_vcpu *vcpu);
18068523
GOC
690
691 gpa_t time;
50d0a0f9 692 struct pvclock_vcpu_time_info hv_clock;
e48672fa 693 unsigned int hw_tsc_khz;
0b79459b
AH
694 struct gfn_to_hva_cache pv_time;
695 bool pv_time_enabled;
51d59c6b
MT
696 /* set guest stopped flag in pvclock flags field */
697 bool pvclock_set_guest_stopped_request;
c9aaa895
GC
698
699 struct {
a6bd811f 700 u8 preempted;
c9aaa895
GC
701 u64 msr_val;
702 u64 last_steal;
91724814 703 struct gfn_to_pfn_cache cache;
c9aaa895
GC
704 } st;
705
a545ab6a 706 u64 tsc_offset;
1d5f066e 707 u64 last_guest_tsc;
6f526ec5 708 u64 last_host_tsc;
0dd6a6ed 709 u64 tsc_offset_adjustment;
e26101b1
ZA
710 u64 this_tsc_nsec;
711 u64 this_tsc_write;
0d3da0d2 712 u64 this_tsc_generation;
c285545f 713 bool tsc_catchup;
cc578287
ZA
714 bool tsc_always_catchup;
715 s8 virtual_tsc_shift;
716 u32 virtual_tsc_mult;
717 u32 virtual_tsc_khz;
ba904635 718 s64 ia32_tsc_adjust_msr;
73f624f4 719 u64 msr_ia32_power_ctl;
ad721883 720 u64 tsc_scaling_ratio;
3419ffc8 721
7460fb4a
AK
722 atomic_t nmi_queued; /* unprocessed asynchronous NMIs */
723 unsigned nmi_pending; /* NMI queued after currently running handler */
724 bool nmi_injected; /* Trying to inject an NMI this entry */
f077825a 725 bool smi_pending; /* SMI queued after currently running handler */
9ba075a6 726
70109e7d 727 struct kvm_mtrr mtrr_state;
7cb060a9 728 u64 pat;
42dbaa5a 729
360b948d 730 unsigned switch_db_regs;
42dbaa5a
JK
731 unsigned long db[KVM_NR_DB_REGS];
732 unsigned long dr6;
733 unsigned long dr7;
734 unsigned long eff_db[KVM_NR_DB_REGS];
c8639010 735 unsigned long guest_debug_dr7;
db2336a8
KH
736 u64 msr_platform_info;
737 u64 msr_misc_features_enables;
890ca9ae
HY
738
739 u64 mcg_cap;
740 u64 mcg_status;
741 u64 mcg_ctl;
c45dcc71 742 u64 mcg_ext_ctl;
890ca9ae 743 u64 *mce_banks;
94fe45da 744
bebb106a
XG
745 /* Cache MMIO info */
746 u64 mmio_gva;
871bd034 747 unsigned mmio_access;
bebb106a 748 gfn_t mmio_gfn;
56f17dd3 749 u64 mmio_gen;
bebb106a 750
f5132b01
GN
751 struct kvm_pmu pmu;
752
94fe45da 753 /* used for guest single stepping over the given code position */
94fe45da 754 unsigned long singlestep_rip;
f92653ee 755
e83d5887 756 struct kvm_vcpu_hv hyperv;
f5f48ee1
SY
757
758 cpumask_var_t wbinvd_dirty_mask;
af585b92 759
1cb3f3ae
XG
760 unsigned long last_retry_eip;
761 unsigned long last_retry_addr;
762
af585b92
GN
763 struct {
764 bool halted;
765 gfn_t gfns[roundup_pow_of_two(ASYNC_PF_PER_VCPU)];
344d9588
GN
766 struct gfn_to_hva_cache data;
767 u64 msr_val;
7c90705b 768 u32 id;
6adba527 769 bool send_user_only;
1261bfa3 770 u32 host_apf_reason;
adfe20fb 771 unsigned long nested_apf_token;
52a5c155 772 bool delivery_as_pf_vmexit;
af585b92 773 } apf;
2b036c6b
BO
774
775 /* OSVW MSRs (AMD only) */
776 struct {
777 u64 length;
778 u64 status;
779 } osvw;
ae7a2a3f
MT
780
781 struct {
782 u64 msr_val;
783 struct gfn_to_hva_cache data;
784 } pv_eoi;
93c05d3e 785
2d5ba19b
MT
786 u64 msr_kvm_poll_control;
787
93c05d3e 788 /*
ffdbd50d
ML
789 * Indicates the guest is trying to write a gfn that contains one or
790 * more of the PTEs used to translate the write itself, i.e. the access
791 * is changing its own translation in the guest page tables. KVM exits
792 * to userspace if emulation of the faulting instruction fails and this
793 * flag is set, as KVM cannot make forward progress.
794 *
795 * If emulation fails for a write to guest page tables, KVM unprotects
796 * (zaps) the shadow page for the target gfn and resumes the guest to
797 * retry the non-emulatable instruction (on hardware). Unprotecting the
798 * gfn doesn't allow forward progress for a self-changing access because
799 * doing so also zaps the translation for the gfn, i.e. retrying the
800 * instruction will hit a !PRESENT fault, which results in a new shadow
801 * page and sends KVM back to square one.
93c05d3e
XG
802 */
803 bool write_fault_to_shadow_pgtable;
25d92081
YZ
804
805 /* set at EPT violation at this point */
806 unsigned long exit_qualification;
6aef266c
SV
807
808 /* pv related host specific info */
809 struct {
810 bool pv_unhalted;
811 } pv;
7543a635
SR
812
813 int pending_ioapic_eoi;
1c1a9ce9 814 int pending_external_vector;
0f89b207 815
de63ad4c
LM
816 /* be preempted when it's in kernel-mode(cpl=0) */
817 bool preempted_in_kernel;
c595ceee
PB
818
819 /* Flush the L1 Data cache for L1TF mitigation on VMENTER */
820 bool l1tf_flush_l1d;
191c8137
BP
821
822 /* AMD MSRC001_0015 Hardware Configuration */
823 u64 msr_hwcr;
34c16eec
ZX
824};
825
db3fe4eb 826struct kvm_lpage_info {
92f94f1e 827 int disallow_lpage;
db3fe4eb
TY
828};
829
830struct kvm_arch_memory_slot {
018aabb5 831 struct kvm_rmap_head *rmap[KVM_NR_PAGE_SIZES];
db3fe4eb 832 struct kvm_lpage_info *lpage_info[KVM_NR_PAGE_SIZES - 1];
21ebbeda 833 unsigned short *gfn_track[KVM_PAGE_TRACK_MAX];
db3fe4eb
TY
834};
835
3548a259
RK
836/*
837 * We use as the mode the number of bits allocated in the LDR for the
838 * logical processor ID. It happens that these are all powers of two.
839 * This makes it is very easy to detect cases where the APICs are
840 * configured for multiple modes; in that case, we cannot use the map and
841 * hence cannot use kvm_irq_delivery_to_apic_fast either.
842 */
843#define KVM_APIC_MODE_XAPIC_CLUSTER 4
844#define KVM_APIC_MODE_XAPIC_FLAT 8
845#define KVM_APIC_MODE_X2APIC 16
846
1e08ec4a
GN
847struct kvm_apic_map {
848 struct rcu_head rcu;
3548a259 849 u8 mode;
0ca52e7b 850 u32 max_apic_id;
e45115b6
RK
851 union {
852 struct kvm_lapic *xapic_flat_map[8];
853 struct kvm_lapic *xapic_cluster_map[16][4];
854 };
0ca52e7b 855 struct kvm_lapic *phys_map[];
1e08ec4a
GN
856};
857
e83d5887
AS
858/* Hyper-V emulation context */
859struct kvm_hv {
3f5ad8be 860 struct mutex hv_lock;
e83d5887
AS
861 u64 hv_guest_os_id;
862 u64 hv_hypercall;
863 u64 hv_tsc_page;
e7d9513b
AS
864
865 /* Hyper-v based guest crash (NT kernel bugcheck) parameters */
866 u64 hv_crash_param[HV_X64_MSR_CRASH_PARAMS];
867 u64 hv_crash_ctl;
095cf55d
PB
868
869 HV_REFERENCE_TSC_PAGE tsc_ref;
faeb7833
RK
870
871 struct idr conn_to_evt;
a2e164e7
VK
872
873 u64 hv_reenlightenment_control;
874 u64 hv_tsc_emulation_control;
875 u64 hv_tsc_emulation_status;
87ee613d
VK
876
877 /* How many vCPUs have VP index != vCPU index */
878 atomic_t num_mismatched_vp_indexes;
6f6a657c
VK
879
880 struct hv_partition_assist_pg *hv_pa_pg;
e83d5887
AS
881};
882
49776faf
RK
883enum kvm_irqchip_mode {
884 KVM_IRQCHIP_NONE,
885 KVM_IRQCHIP_KERNEL, /* created with KVM_CREATE_IRQCHIP */
886 KVM_IRQCHIP_SPLIT, /* created with KVM_CAP_SPLIT_IRQCHIP */
887};
888
4e19c36f 889#define APICV_INHIBIT_REASON_DISABLE 0
f4fdc0a2 890#define APICV_INHIBIT_REASON_HYPERV 1
9a0bf054 891#define APICV_INHIBIT_REASON_NESTED 2
f3515dc3 892#define APICV_INHIBIT_REASON_IRQWIN 3
e2ed4078 893#define APICV_INHIBIT_REASON_PIT_REINJ 4
cc7f5577 894#define APICV_INHIBIT_REASON_X2APIC 5
4e19c36f 895
fef9cce0 896struct kvm_arch {
bc8a3d89
BG
897 unsigned long n_used_mmu_pages;
898 unsigned long n_requested_mmu_pages;
899 unsigned long n_max_mmu_pages;
332b207d 900 unsigned int indirect_shadow_pages;
ca333add 901 u8 mmu_valid_gen;
f05e70ac
ZX
902 struct hlist_head mmu_page_hash[KVM_NUM_MMU_PAGES];
903 /*
904 * Hash table of struct kvm_mmu_page.
905 */
906 struct list_head active_mmu_pages;
31741eb1 907 struct list_head zapped_obsolete_pages;
1aa9b957 908 struct list_head lpage_disallowed_mmu_pages;
13d268ca 909 struct kvm_page_track_notifier_node mmu_sp_tracker;
0eb05bf2 910 struct kvm_page_track_notifier_head track_notifier_head;
365c8868 911
4d5c5d0f 912 struct list_head assigned_dev_head;
19de40a8 913 struct iommu_domain *iommu_domain;
d96eb2c6 914 bool iommu_noncoherent;
e0f0bbc5
AW
915#define __KVM_HAVE_ARCH_NONCOHERENT_DMA
916 atomic_t noncoherent_dma_count;
5544eb9b
PB
917#define __KVM_HAVE_ARCH_ASSIGNED_DEVICE
918 atomic_t assigned_device_count;
d7deeeb0
ZX
919 struct kvm_pic *vpic;
920 struct kvm_ioapic *vioapic;
7837699f 921 struct kvm_pit *vpit;
42720138 922 atomic_t vapics_in_nmi_mode;
1e08ec4a
GN
923 struct mutex apic_map_lock;
924 struct kvm_apic_map *apic_map;
4abaffce 925 bool apic_map_dirty;
bfc6d222 926
c24ae0dc 927 bool apic_access_page_done;
4e19c36f 928 unsigned long apicv_inhibit_reasons;
18068523
GOC
929
930 gpa_t wall_clock;
b7ebfb05 931
4d5422ce 932 bool mwait_in_guest;
caa057a2 933 bool hlt_in_guest;
b31c114b 934 bool pause_in_guest;
b5170063 935 bool cstate_in_guest;
4d5422ce 936
5550af4d 937 unsigned long irq_sources_bitmap;
afbcf7ab 938 s64 kvmclock_offset;
038f8c11 939 raw_spinlock_t tsc_write_lock;
f38e098f 940 u64 last_tsc_nsec;
f38e098f 941 u64 last_tsc_write;
5d3cb0f6 942 u32 last_tsc_khz;
e26101b1
ZA
943 u64 cur_tsc_nsec;
944 u64 cur_tsc_write;
945 u64 cur_tsc_offset;
0d3da0d2 946 u64 cur_tsc_generation;
b48aa97e 947 int nr_vcpus_matched_tsc;
ffde22ac 948
d828199e
MT
949 spinlock_t pvclock_gtod_sync_lock;
950 bool use_master_clock;
951 u64 master_kernel_ns;
a5a1d1c2 952 u64 master_cycle_now;
7e44e449 953 struct delayed_work kvmclock_update_work;
332967a3 954 struct delayed_work kvmclock_sync_work;
d828199e 955
ffde22ac 956 struct kvm_xen_hvm_config xen_hvm_config;
55cd8e5a 957
6ef768fa
PB
958 /* reads protected by irq_srcu, writes by irq_lock */
959 struct hlist_head mask_notifier_list;
960
e83d5887 961 struct kvm_hv hyperv;
b034cf01
XG
962
963 #ifdef CONFIG_KVM_MMU_AUDIT
964 int audit_point;
965 #endif
54750f2c 966
a826faf1 967 bool backwards_tsc_observed;
54750f2c 968 bool boot_vcpu_runs_old_kvmclock;
d71ba788 969 u32 bsp_vcpu_id;
90de4a18
NA
970
971 u64 disabled_quirks;
49df6397 972
49776faf 973 enum kvm_irqchip_mode irqchip_mode;
b053b2ae 974 u8 nr_reserved_ioapic_pins;
52004014
FW
975
976 bool disabled_lapic_found;
44a95dae 977
37131313 978 bool x2apic_format;
c519265f 979 bool x2apic_broadcast_quirk_disabled;
6fbbde9a
DS
980
981 bool guest_can_read_msr_platform_info;
59073aaf 982 bool exception_payload_enabled;
66bb8a06
EH
983
984 struct kvm_pmu_event_filter *pmu_event_filter;
1aa9b957 985 struct task_struct *nx_lpage_recovery_thread;
d69fb81f
ZX
986};
987
0711456c 988struct kvm_vm_stat {
8a7e75d4
SJS
989 ulong mmu_shadow_zapped;
990 ulong mmu_pte_write;
991 ulong mmu_pte_updated;
992 ulong mmu_pde_zapped;
993 ulong mmu_flooded;
994 ulong mmu_recycled;
995 ulong mmu_cache_miss;
996 ulong mmu_unsync;
997 ulong remote_tlb_flush;
998 ulong lpages;
b8e8c830 999 ulong nx_lpage_splits;
f3414bc7 1000 ulong max_mmu_page_hash_collisions;
0711456c
ZX
1001};
1002
77b4c255 1003struct kvm_vcpu_stat {
8a7e75d4
SJS
1004 u64 pf_fixed;
1005 u64 pf_guest;
1006 u64 tlb_flush;
1007 u64 invlpg;
1008
1009 u64 exits;
1010 u64 io_exits;
1011 u64 mmio_exits;
1012 u64 signal_exits;
1013 u64 irq_window_exits;
1014 u64 nmi_window_exits;
c595ceee 1015 u64 l1d_flush;
8a7e75d4
SJS
1016 u64 halt_exits;
1017 u64 halt_successful_poll;
1018 u64 halt_attempted_poll;
1019 u64 halt_poll_invalid;
1020 u64 halt_wakeup;
1021 u64 request_irq_exits;
1022 u64 irq_exits;
1023 u64 host_state_reload;
8a7e75d4
SJS
1024 u64 fpu_reload;
1025 u64 insn_emulation;
1026 u64 insn_emulation_fail;
1027 u64 hypercalls;
1028 u64 irq_injections;
1029 u64 nmi_injections;
0f1e261e 1030 u64 req_event;
77b4c255 1031};
ad312c7c 1032
8a76d7f2
JR
1033struct x86_instruction_info;
1034
8fe8ab46
WA
1035struct msr_data {
1036 bool host_initiated;
1037 u32 index;
1038 u64 data;
1039};
1040
cb5281a5
PB
1041struct kvm_lapic_irq {
1042 u32 vector;
b7cb2231
PB
1043 u16 delivery_mode;
1044 u16 dest_mode;
1045 bool level;
1046 u16 trig_mode;
cb5281a5
PB
1047 u32 shorthand;
1048 u32 dest_id;
93bbf0b8 1049 bool msi_redir_hint;
cb5281a5
PB
1050};
1051
c96001c5
PX
1052static inline u16 kvm_lapic_irq_dest_mode(bool dest_mode_logical)
1053{
1054 return dest_mode_logical ? APIC_DEST_LOGICAL : APIC_DEST_PHYSICAL;
1055}
1056
ea4a5ff8 1057struct kvm_x86_ops {
13a34e06
RK
1058 int (*hardware_enable)(void);
1059 void (*hardware_disable)(void);
6e4fd06f 1060 void (*hardware_unsetup)(void);
774ead3a 1061 bool (*cpu_has_accelerated_tpr)(void);
bc226f07 1062 bool (*has_emulated_msr)(int index);
0e851880 1063 void (*cpuid_update)(struct kvm_vcpu *vcpu);
ea4a5ff8 1064
562b6b08 1065 unsigned int vm_size;
03543133
SS
1066 int (*vm_init)(struct kvm *kvm);
1067 void (*vm_destroy)(struct kvm *kvm);
1068
ea4a5ff8 1069 /* Create, but do not attach this VCPU */
987b2594 1070 int (*vcpu_create)(struct kvm_vcpu *vcpu);
ea4a5ff8 1071 void (*vcpu_free)(struct kvm_vcpu *vcpu);
d28bc9dd 1072 void (*vcpu_reset)(struct kvm_vcpu *vcpu, bool init_event);
ea4a5ff8
ZX
1073
1074 void (*prepare_guest_switch)(struct kvm_vcpu *vcpu);
1075 void (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
1076 void (*vcpu_put)(struct kvm_vcpu *vcpu);
ea4a5ff8 1077
a96036b8 1078 void (*update_bp_intercept)(struct kvm_vcpu *vcpu);
609e36d3 1079 int (*get_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 1080 int (*set_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
ea4a5ff8
ZX
1081 u64 (*get_segment_base)(struct kvm_vcpu *vcpu, int seg);
1082 void (*get_segment)(struct kvm_vcpu *vcpu,
1083 struct kvm_segment *var, int seg);
2e4d2653 1084 int (*get_cpl)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
1085 void (*set_segment)(struct kvm_vcpu *vcpu,
1086 struct kvm_segment *var, int seg);
1087 void (*get_cs_db_l_bits)(struct kvm_vcpu *vcpu, int *db, int *l);
e8467fda 1088 void (*decache_cr0_guest_bits)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
1089 void (*decache_cr4_guest_bits)(struct kvm_vcpu *vcpu);
1090 void (*set_cr0)(struct kvm_vcpu *vcpu, unsigned long cr0);
5e1746d6 1091 int (*set_cr4)(struct kvm_vcpu *vcpu, unsigned long cr4);
ea4a5ff8 1092 void (*set_efer)(struct kvm_vcpu *vcpu, u64 efer);
89a27f4d
GN
1093 void (*get_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
1094 void (*set_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
1095 void (*get_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
1096 void (*set_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
c77fb5fe 1097 void (*sync_dirty_debug_regs)(struct kvm_vcpu *vcpu);
020df079 1098 void (*set_dr7)(struct kvm_vcpu *vcpu, unsigned long value);
5fdbf976 1099 void (*cache_reg)(struct kvm_vcpu *vcpu, enum kvm_reg reg);
ea4a5ff8
ZX
1100 unsigned long (*get_rflags)(struct kvm_vcpu *vcpu);
1101 void (*set_rflags)(struct kvm_vcpu *vcpu, unsigned long rflags);
1102
c2ba05cc 1103 void (*tlb_flush)(struct kvm_vcpu *vcpu, bool invalidate_gpa);
b08660e5 1104 int (*tlb_remote_flush)(struct kvm *kvm);
a49b9635
LT
1105 int (*tlb_remote_flush_with_range)(struct kvm *kvm,
1106 struct kvm_tlb_range *range);
ea4a5ff8 1107
faff8758
JS
1108 /*
1109 * Flush any TLB entries associated with the given GVA.
1110 * Does not need to flush GPA->HPA mappings.
1111 * Can potentially get non-canonical addresses through INVLPGs, which
1112 * the implementation may choose to ignore if appropriate.
1113 */
1114 void (*tlb_flush_gva)(struct kvm_vcpu *vcpu, gva_t addr);
ea4a5ff8 1115
851ba692 1116 void (*run)(struct kvm_vcpu *vcpu);
1e9e2622
WL
1117 int (*handle_exit)(struct kvm_vcpu *vcpu,
1118 enum exit_fastpath_completion exit_fastpath);
f8ea7c60 1119 int (*skip_emulated_instruction)(struct kvm_vcpu *vcpu);
5ef8acbd 1120 void (*update_emulated_instruction)(struct kvm_vcpu *vcpu);
2809f5d2 1121 void (*set_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
37ccdcbe 1122 u32 (*get_interrupt_shadow)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
1123 void (*patch_hypercall)(struct kvm_vcpu *vcpu,
1124 unsigned char *hypercall_addr);
66fd3f7f 1125 void (*set_irq)(struct kvm_vcpu *vcpu);
95ba8273 1126 void (*set_nmi)(struct kvm_vcpu *vcpu);
cfcd20e5 1127 void (*queue_exception)(struct kvm_vcpu *vcpu);
b463a6f7 1128 void (*cancel_injection)(struct kvm_vcpu *vcpu);
78646121 1129 int (*interrupt_allowed)(struct kvm_vcpu *vcpu);
95ba8273 1130 int (*nmi_allowed)(struct kvm_vcpu *vcpu);
3cfc3092
JK
1131 bool (*get_nmi_mask)(struct kvm_vcpu *vcpu);
1132 void (*set_nmi_mask)(struct kvm_vcpu *vcpu, bool masked);
c9a7953f
JK
1133 void (*enable_nmi_window)(struct kvm_vcpu *vcpu);
1134 void (*enable_irq_window)(struct kvm_vcpu *vcpu);
95ba8273 1135 void (*update_cr8_intercept)(struct kvm_vcpu *vcpu, int tpr, int irr);
ef8efd7a 1136 bool (*check_apicv_inhibit_reasons)(ulong bit);
2de9d0cc 1137 void (*pre_update_apicv_exec_ctrl)(struct kvm *kvm, bool activate);
d62caabb 1138 void (*refresh_apicv_exec_ctrl)(struct kvm_vcpu *vcpu);
c7c9c56c 1139 void (*hwapic_irr_update)(struct kvm_vcpu *vcpu, int max_irr);
67c9dddc 1140 void (*hwapic_isr_update)(struct kvm_vcpu *vcpu, int isr);
e6c67d8c 1141 bool (*guest_apic_has_interrupt)(struct kvm_vcpu *vcpu);
6308630b 1142 void (*load_eoi_exitmap)(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap);
8d860bbe 1143 void (*set_virtual_apic_mode)(struct kvm_vcpu *vcpu);
4256f43f 1144 void (*set_apic_access_page_addr)(struct kvm_vcpu *vcpu, hpa_t hpa);
91a5f413 1145 int (*deliver_posted_interrupt)(struct kvm_vcpu *vcpu, int vector);
76dfafd5 1146 int (*sync_pir_to_irr)(struct kvm_vcpu *vcpu);
ea4a5ff8 1147 int (*set_tss_addr)(struct kvm *kvm, unsigned int addr);
2ac52ab8 1148 int (*set_identity_map_addr)(struct kvm *kvm, u64 ident_addr);
855feb67 1149 int (*get_tdp_level)(struct kvm_vcpu *vcpu);
4b12f0de 1150 u64 (*get_mt_mask)(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio);
344f414f 1151
727a7e27
PB
1152 void (*load_mmu_pgd)(struct kvm_vcpu *vcpu, unsigned long cr3);
1153
f5f48ee1
SY
1154 bool (*has_wbinvd_exit)(void);
1155
e79f245d 1156 u64 (*read_l1_tsc_offset)(struct kvm_vcpu *vcpu);
326e7425
LS
1157 /* Returns actual tsc_offset set in active VMCS */
1158 u64 (*write_l1_tsc_offset)(struct kvm_vcpu *vcpu, u64 offset);
99e3e30a 1159
586f9607 1160 void (*get_exit_info)(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2);
8a76d7f2
JR
1161
1162 int (*check_intercept)(struct kvm_vcpu *vcpu,
1163 struct x86_instruction_info *info,
21f1b8f2
SC
1164 enum x86_intercept_stage stage,
1165 struct x86_exception *exception);
1e9e2622
WL
1166 void (*handle_exit_irqoff)(struct kvm_vcpu *vcpu,
1167 enum exit_fastpath_completion *exit_fastpath);
7f5581f5 1168
a1c77abb 1169 int (*check_nested_events)(struct kvm_vcpu *vcpu);
d264ee0c 1170 void (*request_immediate_exit)(struct kvm_vcpu *vcpu);
ae97a3b8
RK
1171
1172 void (*sched_in)(struct kvm_vcpu *kvm, int cpu);
88178fd4
KH
1173
1174 /*
1175 * Arch-specific dirty logging hooks. These hooks are only supposed to
1176 * be valid if the specific arch has hardware-accelerated dirty logging
1177 * mechanism. Currently only for PML on VMX.
1178 *
1179 * - slot_enable_log_dirty:
1180 * called when enabling log dirty mode for the slot.
1181 * - slot_disable_log_dirty:
1182 * called when disabling log dirty mode for the slot.
1183 * also called when slot is created with log dirty disabled.
1184 * - flush_log_dirty:
1185 * called before reporting dirty_bitmap to userspace.
1186 * - enable_log_dirty_pt_masked:
1187 * called when reenabling log dirty for the GFNs in the mask after
1188 * corresponding bits are cleared in slot->dirty_bitmap.
1189 */
1190 void (*slot_enable_log_dirty)(struct kvm *kvm,
1191 struct kvm_memory_slot *slot);
1192 void (*slot_disable_log_dirty)(struct kvm *kvm,
1193 struct kvm_memory_slot *slot);
1194 void (*flush_log_dirty)(struct kvm *kvm);
1195 void (*enable_log_dirty_pt_masked)(struct kvm *kvm,
1196 struct kvm_memory_slot *slot,
1197 gfn_t offset, unsigned long mask);
bab4165e
BD
1198 int (*write_log_dirty)(struct kvm_vcpu *vcpu);
1199
25462f7f
WH
1200 /* pmu operations of sub-arch */
1201 const struct kvm_pmu_ops *pmu_ops;
efc64404 1202
bf9f6ac8
FW
1203 /*
1204 * Architecture specific hooks for vCPU blocking due to
1205 * HLT instruction.
1206 * Returns for .pre_block():
1207 * - 0 means continue to block the vCPU.
1208 * - 1 means we cannot block the vCPU since some event
1209 * happens during this period, such as, 'ON' bit in
1210 * posted-interrupts descriptor is set.
1211 */
1212 int (*pre_block)(struct kvm_vcpu *vcpu);
1213 void (*post_block)(struct kvm_vcpu *vcpu);
d1ed092f
SS
1214
1215 void (*vcpu_blocking)(struct kvm_vcpu *vcpu);
1216 void (*vcpu_unblocking)(struct kvm_vcpu *vcpu);
1217
efc64404
FW
1218 int (*update_pi_irte)(struct kvm *kvm, unsigned int host_irq,
1219 uint32_t guest_irq, bool set);
be8ca170 1220 void (*apicv_post_state_restore)(struct kvm_vcpu *vcpu);
17e433b5 1221 bool (*dy_apicv_has_pending_interrupt)(struct kvm_vcpu *vcpu);
ce7a058a 1222
f9927982
SC
1223 int (*set_hv_timer)(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc,
1224 bool *expired);
ce7a058a 1225 void (*cancel_hv_timer)(struct kvm_vcpu *vcpu);
c45dcc71
AR
1226
1227 void (*setup_mce)(struct kvm_vcpu *vcpu);
0234bf88 1228
8fcc4b59
JM
1229 int (*get_nested_state)(struct kvm_vcpu *vcpu,
1230 struct kvm_nested_state __user *user_kvm_nested_state,
1231 unsigned user_data_size);
1232 int (*set_nested_state)(struct kvm_vcpu *vcpu,
1233 struct kvm_nested_state __user *user_kvm_nested_state,
1234 struct kvm_nested_state *kvm_state);
671ddc70 1235 bool (*get_vmcs12_pages)(struct kvm_vcpu *vcpu);
7f7f1ba3 1236
72d7b374 1237 int (*smi_allowed)(struct kvm_vcpu *vcpu);
0234bf88 1238 int (*pre_enter_smm)(struct kvm_vcpu *vcpu, char *smstate);
ed19321f 1239 int (*pre_leave_smm)(struct kvm_vcpu *vcpu, const char *smstate);
cc3d967f 1240 int (*enable_smi_window)(struct kvm_vcpu *vcpu);
5acc5c06
BS
1241
1242 int (*mem_enc_op)(struct kvm *kvm, void __user *argp);
69eaedee
BS
1243 int (*mem_enc_reg_region)(struct kvm *kvm, struct kvm_enc_region *argp);
1244 int (*mem_enc_unreg_region)(struct kvm *kvm, struct kvm_enc_region *argp);
801e459a
TL
1245
1246 int (*get_msr_feature)(struct kvm_msr_entry *entry);
57b119da
VK
1247
1248 int (*nested_enable_evmcs)(struct kvm_vcpu *vcpu,
1249 uint16_t *vmcs_version);
e2e871ab 1250 uint16_t (*nested_get_evmcs_version)(struct kvm_vcpu *vcpu);
05d5a486
SB
1251
1252 bool (*need_emulation_on_page_fault)(struct kvm_vcpu *vcpu);
4b9852f4
LA
1253
1254 bool (*apic_init_signal_blocked)(struct kvm_vcpu *vcpu);
344c6c80 1255 int (*enable_direct_tlbflush)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
1256};
1257
d008dfdb
SC
1258struct kvm_x86_init_ops {
1259 int (*cpu_has_kvm_support)(void);
1260 int (*disabled_by_bios)(void);
1261 int (*check_processor_compatibility)(void);
1262 int (*hardware_setup)(void);
1263
1264 struct kvm_x86_ops *runtime_ops;
1265};
1266
af585b92 1267struct kvm_arch_async_pf {
7c90705b 1268 u32 token;
af585b92 1269 gfn_t gfn;
fb67e14f 1270 unsigned long cr3;
c4806acd 1271 bool direct_map;
af585b92
GN
1272};
1273
91661989
SC
1274extern u64 __read_mostly host_efer;
1275
afaf0b2f 1276extern struct kvm_x86_ops kvm_x86_ops;
b666a4b6 1277extern struct kmem_cache *x86_fpu_cache;
97896d04 1278
434a1e94
SC
1279#define __KVM_HAVE_ARCH_VM_ALLOC
1280static inline struct kvm *kvm_arch_alloc_vm(void)
1281{
88dca4ca 1282 return __vmalloc(kvm_x86_ops.vm_size, GFP_KERNEL_ACCOUNT | __GFP_ZERO);
434a1e94 1283}
562b6b08 1284void kvm_arch_free_vm(struct kvm *kvm);
434a1e94 1285
b08660e5
TL
1286#define __KVM_HAVE_ARCH_FLUSH_REMOTE_TLB
1287static inline int kvm_arch_flush_remote_tlb(struct kvm *kvm)
1288{
afaf0b2f
SC
1289 if (kvm_x86_ops.tlb_remote_flush &&
1290 !kvm_x86_ops.tlb_remote_flush(kvm))
b08660e5
TL
1291 return 0;
1292 else
1293 return -ENOTSUPP;
1294}
1295
54f1585a
ZX
1296int kvm_mmu_module_init(void);
1297void kvm_mmu_module_exit(void);
1298
1299void kvm_mmu_destroy(struct kvm_vcpu *vcpu);
1300int kvm_mmu_create(struct kvm_vcpu *vcpu);
13d268ca
XG
1301void kvm_mmu_init_vm(struct kvm *kvm);
1302void kvm_mmu_uninit_vm(struct kvm *kvm);
7b52345e 1303void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
f160c7b7 1304 u64 dirty_mask, u64 nx_mask, u64 x_mask, u64 p_mask,
d0ec49d4 1305 u64 acc_track_mask, u64 me_mask);
54f1585a 1306
8a3c1a33 1307void kvm_mmu_reset_context(struct kvm_vcpu *vcpu);
1c91cad4 1308void kvm_mmu_slot_remove_write_access(struct kvm *kvm,
3c9bd400
JZ
1309 struct kvm_memory_slot *memslot,
1310 int start_level);
3ea3b7fa 1311void kvm_mmu_zap_collapsible_sptes(struct kvm *kvm,
f36f3f28 1312 const struct kvm_memory_slot *memslot);
f4b4b180
KH
1313void kvm_mmu_slot_leaf_clear_dirty(struct kvm *kvm,
1314 struct kvm_memory_slot *memslot);
1315void kvm_mmu_slot_largepage_remove_write_access(struct kvm *kvm,
1316 struct kvm_memory_slot *memslot);
1317void kvm_mmu_slot_set_dirty(struct kvm *kvm,
1318 struct kvm_memory_slot *memslot);
1319void kvm_mmu_clear_dirty_pt_masked(struct kvm *kvm,
1320 struct kvm_memory_slot *slot,
1321 gfn_t gfn_offset, unsigned long mask);
54f1585a 1322void kvm_mmu_zap_all(struct kvm *kvm);
15248258 1323void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm, u64 gen);
bc8a3d89
BG
1324unsigned long kvm_mmu_calculate_default_mmu_pages(struct kvm *kvm);
1325void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned long kvm_nr_mmu_pages);
54f1585a 1326
ff03a073 1327int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3);
9ed38ffa 1328bool pdptrs_changed(struct kvm_vcpu *vcpu);
cc4b6871 1329
3200f405 1330int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
9f811285 1331 const void *val, int bytes);
2f333bcb 1332
6ef768fa
PB
1333struct kvm_irq_mask_notifier {
1334 void (*func)(struct kvm_irq_mask_notifier *kimn, bool masked);
1335 int irq;
1336 struct hlist_node link;
1337};
1338
1339void kvm_register_irq_mask_notifier(struct kvm *kvm, int irq,
1340 struct kvm_irq_mask_notifier *kimn);
1341void kvm_unregister_irq_mask_notifier(struct kvm *kvm, int irq,
1342 struct kvm_irq_mask_notifier *kimn);
1343void kvm_fire_mask_notifiers(struct kvm *kvm, unsigned irqchip, unsigned pin,
1344 bool mask);
1345
2f333bcb 1346extern bool tdp_enabled;
9f811285 1347
a3e06bbe
LJ
1348u64 vcpu_tsc_khz(struct kvm_vcpu *vcpu);
1349
92a1f12d
JR
1350/* control of guest tsc rate supported? */
1351extern bool kvm_has_tsc_control;
92a1f12d
JR
1352/* maximum supported tsc_khz for guests */
1353extern u32 kvm_max_guest_tsc_khz;
bc9b961b
HZ
1354/* number of bits of the fractional part of the TSC scaling ratio */
1355extern u8 kvm_tsc_scaling_ratio_frac_bits;
1356/* maximum allowed value of TSC scaling ratio */
1357extern u64 kvm_max_tsc_scaling_ratio;
64672c95
YJ
1358/* 1ull << kvm_tsc_scaling_ratio_frac_bits */
1359extern u64 kvm_default_tsc_scaling_ratio;
92a1f12d 1360
c45dcc71 1361extern u64 kvm_mce_cap_supported;
92a1f12d 1362
41577ab8
SC
1363/*
1364 * EMULTYPE_NO_DECODE - Set when re-emulating an instruction (after completing
1365 * userspace I/O) to indicate that the emulation context
1366 * should be resued as is, i.e. skip initialization of
1367 * emulation context, instruction fetch and decode.
1368 *
1369 * EMULTYPE_TRAP_UD - Set when emulating an intercepted #UD from hardware.
1370 * Indicates that only select instructions (tagged with
1371 * EmulateOnUD) should be emulated (to minimize the emulator
1372 * attack surface). See also EMULTYPE_TRAP_UD_FORCED.
1373 *
1374 * EMULTYPE_SKIP - Set when emulating solely to skip an instruction, i.e. to
1375 * decode the instruction length. For use *only* by
afaf0b2f 1376 * kvm_x86_ops.skip_emulated_instruction() implementations.
41577ab8 1377 *
92daa48b
SC
1378 * EMULTYPE_ALLOW_RETRY_PF - Set when the emulator should resume the guest to
1379 * retry native execution under certain conditions,
1380 * Can only be set in conjunction with EMULTYPE_PF.
41577ab8
SC
1381 *
1382 * EMULTYPE_TRAP_UD_FORCED - Set when emulating an intercepted #UD that was
1383 * triggered by KVM's magic "force emulation" prefix,
1384 * which is opt in via module param (off by default).
1385 * Bypasses EmulateOnUD restriction despite emulating
1386 * due to an intercepted #UD (see EMULTYPE_TRAP_UD).
1387 * Used to test the full emulator from userspace.
1388 *
1389 * EMULTYPE_VMWARE_GP - Set when emulating an intercepted #GP for VMware
1390 * backdoor emulation, which is opt in via module param.
1391 * VMware backoor emulation handles select instructions
1392 * and reinjects the #GP for all other cases.
92daa48b
SC
1393 *
1394 * EMULTYPE_PF - Set when emulating MMIO by way of an intercepted #PF, in which
1395 * case the CR2/GPA value pass on the stack is valid.
41577ab8 1396 */
571008da
SY
1397#define EMULTYPE_NO_DECODE (1 << 0)
1398#define EMULTYPE_TRAP_UD (1 << 1)
ba8afb6b 1399#define EMULTYPE_SKIP (1 << 2)
92daa48b 1400#define EMULTYPE_ALLOW_RETRY_PF (1 << 3)
b4000606 1401#define EMULTYPE_TRAP_UD_FORCED (1 << 4)
42cbf068 1402#define EMULTYPE_VMWARE_GP (1 << 5)
92daa48b
SC
1403#define EMULTYPE_PF (1 << 6)
1404
c60658d1
SC
1405int kvm_emulate_instruction(struct kvm_vcpu *vcpu, int emulation_type);
1406int kvm_emulate_instruction_from_buffer(struct kvm_vcpu *vcpu,
1407 void *insn, int insn_len);
35be0ade 1408
f2b4b7dd 1409void kvm_enable_efer_bits(u64);
384bb783 1410bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer);
edef5c36 1411int __kvm_get_msr(struct kvm_vcpu *vcpu, u32 index, u64 *data, bool host_initiated);
f20935d8
SC
1412int kvm_get_msr(struct kvm_vcpu *vcpu, u32 index, u64 *data);
1413int kvm_set_msr(struct kvm_vcpu *vcpu, u32 index, u64 data);
1edce0a9
SC
1414int kvm_emulate_rdmsr(struct kvm_vcpu *vcpu);
1415int kvm_emulate_wrmsr(struct kvm_vcpu *vcpu);
54f1585a 1416
dca7f128 1417int kvm_fast_pio(struct kvm_vcpu *vcpu, int size, unsigned short port, int in);
6a908b62 1418int kvm_emulate_cpuid(struct kvm_vcpu *vcpu);
54f1585a 1419int kvm_emulate_halt(struct kvm_vcpu *vcpu);
5cb56059 1420int kvm_vcpu_halt(struct kvm_vcpu *vcpu);
f5f48ee1 1421int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu);
54f1585a 1422
3e6e0aab 1423void kvm_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg);
c697518a 1424int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector, int seg);
2b4a273b 1425void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector);
3e6e0aab 1426
7f3d35fd
KW
1427int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
1428 int reason, bool has_error_code, u32 error_code);
37817f29 1429
49a9b07e 1430int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0);
2390218b 1431int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
a83b29c6 1432int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
eea1cff9 1433int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8);
020df079
GN
1434int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val);
1435int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val);
2d3ad1f4
AK
1436unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu);
1437void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw);
54f1585a 1438void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l);
2acf923e 1439int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr);
54f1585a 1440
609e36d3 1441int kvm_get_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 1442int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a 1443
91586a3b
JK
1444unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu);
1445void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
022cd0e8 1446bool kvm_rdpmc(struct kvm_vcpu *vcpu);
91586a3b 1447
298101da
AK
1448void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr);
1449void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
4d5523cf 1450void kvm_queue_exception_p(struct kvm_vcpu *vcpu, unsigned nr, unsigned long payload);
ce7ddec4
JR
1451void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr);
1452void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
6389ee94 1453void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
ec92fe44
JR
1454int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
1455 gfn_t gfn, void *data, int offset, int len,
1456 u32 access);
0a79b009 1457bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl);
16f8a6f9 1458bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr);
298101da 1459
1a577b72
MT
1460static inline int __kvm_irq_line_state(unsigned long *irq_state,
1461 int irq_source_id, int level)
1462{
1463 /* Logical OR for level trig interrupt */
1464 if (level)
1465 __set_bit(irq_source_id, irq_state);
1466 else
1467 __clear_bit(irq_source_id, irq_state);
1468
1469 return !!(*irq_state);
1470}
1471
b94742c9
JS
1472#define KVM_MMU_ROOT_CURRENT BIT(0)
1473#define KVM_MMU_ROOT_PREVIOUS(i) BIT(1+i)
1474#define KVM_MMU_ROOTS_ALL (~0UL)
08fb59d8 1475
1a577b72
MT
1476int kvm_pic_set_irq(struct kvm_pic *pic, int irq, int irq_source_id, int level);
1477void kvm_pic_clear_all(struct kvm_pic *pic, int irq_source_id);
3de42dc0 1478
3419ffc8
SY
1479void kvm_inject_nmi(struct kvm_vcpu *vcpu);
1480
1cb3f3ae 1481int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn);
54f1585a
ZX
1482int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva);
1483void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu);
1484int kvm_mmu_load(struct kvm_vcpu *vcpu);
1485void kvm_mmu_unload(struct kvm_vcpu *vcpu);
0ba73cda 1486void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu);
6a82cd1c
VK
1487void kvm_mmu_free_roots(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
1488 ulong roots_to_free);
54987b7a
PB
1489gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
1490 struct x86_exception *exception);
ab9ae313
AK
1491gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
1492 struct x86_exception *exception);
1493gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
1494 struct x86_exception *exception);
1495gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
1496 struct x86_exception *exception);
1497gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
1498 struct x86_exception *exception);
54f1585a 1499
4e19c36f
SS
1500bool kvm_apicv_activated(struct kvm *kvm);
1501void kvm_apicv_init(struct kvm *kvm, bool enable);
8df14af4
SS
1502void kvm_vcpu_update_apicv(struct kvm_vcpu *vcpu);
1503void kvm_request_apicv_update(struct kvm *kvm, bool activate,
1504 unsigned long bit);
d62caabb 1505
54f1585a
ZX
1506int kvm_emulate_hypercall(struct kvm_vcpu *vcpu);
1507
736c291c 1508int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gpa_t cr2_or_gpa, u64 error_code,
dc25e89e 1509 void *insn, int insn_len);
a7052897 1510void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva);
eb4b248e 1511void kvm_mmu_invpcid_gva(struct kvm_vcpu *vcpu, gva_t gva, unsigned long pcid);
ade61e28 1512void kvm_mmu_new_cr3(struct kvm_vcpu *vcpu, gpa_t new_cr3, bool skip_tlb_flush);
34c16eec 1513
703c335d 1514void kvm_configure_mmu(bool enable_tdp, int tdp_page_level);
18552672 1515
54987b7a
PB
1516static inline gpa_t translate_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
1517 struct x86_exception *exception)
e459e322
XG
1518{
1519 return gpa;
1520}
1521
ec6d273d
ZX
1522static inline struct kvm_mmu_page *page_header(hpa_t shadow_page)
1523{
1524 struct page *page = pfn_to_page(shadow_page >> PAGE_SHIFT);
1525
1526 return (struct kvm_mmu_page *)page_private(page);
1527}
1528
d6e88aec 1529static inline u16 kvm_read_ldt(void)
ec6d273d
ZX
1530{
1531 u16 ldt;
1532 asm("sldt %0" : "=g"(ldt));
1533 return ldt;
1534}
1535
d6e88aec 1536static inline void kvm_load_ldt(u16 sel)
ec6d273d
ZX
1537{
1538 asm("lldt %0" : : "rm"(sel));
1539}
ec6d273d 1540
ec6d273d
ZX
1541#ifdef CONFIG_X86_64
1542static inline unsigned long read_msr(unsigned long msr)
1543{
1544 u64 value;
1545
1546 rdmsrl(msr, value);
1547 return value;
1548}
1549#endif
1550
ec6d273d
ZX
1551static inline u32 get_rdx_init_val(void)
1552{
1553 return 0x600; /* P6 family */
1554}
1555
c1a5d4f9
AK
1556static inline void kvm_inject_gp(struct kvm_vcpu *vcpu, u32 error_code)
1557{
1558 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
1559}
1560
ec6d273d
ZX
1561#define TSS_IOPB_BASE_OFFSET 0x66
1562#define TSS_BASE_SIZE 0x68
1563#define TSS_IOPB_SIZE (65536 / 8)
1564#define TSS_REDIRECTION_SIZE (256 / 8)
7d76b4d3
JP
1565#define RMODE_TSS_SIZE \
1566 (TSS_BASE_SIZE + TSS_REDIRECTION_SIZE + TSS_IOPB_SIZE + 1)
53e0aa7b 1567
37817f29
IE
1568enum {
1569 TASK_SWITCH_CALL = 0,
1570 TASK_SWITCH_IRET = 1,
1571 TASK_SWITCH_JMP = 2,
1572 TASK_SWITCH_GATE = 3,
1573};
1574
1371d904 1575#define HF_GIF_MASK (1 << 0)
3d6368ef
AG
1576#define HF_HIF_MASK (1 << 1)
1577#define HF_VINTR_MASK (1 << 2)
95ba8273 1578#define HF_NMI_MASK (1 << 3)
44c11430 1579#define HF_IRET_MASK (1 << 4)
ec9e60b2 1580#define HF_GUEST_MASK (1 << 5) /* VCPU is in guest-mode */
f077825a
PB
1581#define HF_SMM_MASK (1 << 6)
1582#define HF_SMM_INSIDE_NMI_MASK (1 << 7)
1371d904 1583
699023e2
PB
1584#define __KVM_VCPU_MULTIPLE_ADDRESS_SPACE
1585#define KVM_ADDRESS_SPACE_NUM 2
1586
1587#define kvm_arch_vcpu_memslots_id(vcpu) ((vcpu)->arch.hflags & HF_SMM_MASK ? 1 : 0)
1588#define kvm_memslots_for_spte_role(kvm, role) __kvm_memslots(kvm, (role).smm)
1371d904 1589
4b526de5 1590asmlinkage void kvm_spurious_fault(void);
3901336e 1591
4ecac3fd
AK
1592/*
1593 * Hardware virtualization extension instructions may fault if a
1594 * reboot turns off virtualization while processes are running.
3901336e
JP
1595 * Usually after catching the fault we just panic; during reboot
1596 * instead the instruction is ignored.
4ecac3fd 1597 */
98cd382d 1598#define __kvm_handle_fault_on_reboot(insn) \
3901336e
JP
1599 "666: \n\t" \
1600 insn "\n\t" \
1601 "jmp 668f \n\t" \
1602 "667: \n\t" \
1603 "call kvm_spurious_fault \n\t" \
1604 "668: \n\t" \
f209a26d 1605 _ASM_EXTABLE(666b, 667b)
4ecac3fd 1606
e930bffe 1607#define KVM_ARCH_WANT_MMU_NOTIFIER
b3ae2096 1608int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end);
57128468 1609int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
8ee53820 1610int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
748c0e31 1611int kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
c7c9c56c 1612int kvm_cpu_has_injectable_intr(struct kvm_vcpu *v);
a1b37100
GN
1613int kvm_cpu_has_interrupt(struct kvm_vcpu *vcpu);
1614int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu);
0b71785d 1615int kvm_cpu_get_interrupt(struct kvm_vcpu *v);
d28bc9dd 1616void kvm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event);
4256f43f 1617void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu);
e930bffe 1618
4180bf1b 1619int kvm_pv_send_ipi(struct kvm *kvm, unsigned long ipi_bitmap_low,
bdf7ffc8 1620 unsigned long ipi_bitmap_high, u32 min,
4180bf1b
WL
1621 unsigned long icr, int op_64_bit);
1622
18863bdd 1623void kvm_define_shared_msr(unsigned index, u32 msr);
8b3c3104 1624int kvm_set_shared_msr(unsigned index, u64 val, u64 mask);
18863bdd 1625
35181e86 1626u64 kvm_scale_tsc(struct kvm_vcpu *vcpu, u64 tsc);
4ba76538 1627u64 kvm_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc);
35181e86 1628
82b32774 1629unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu);
f92653ee
JK
1630bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip);
1631
2860c4b1
PB
1632void kvm_make_mclock_inprogress_request(struct kvm *kvm);
1633void kvm_make_scan_ioapic_request(struct kvm *kvm);
7ee30bc1
NNL
1634void kvm_make_scan_ioapic_request_mask(struct kvm *kvm,
1635 unsigned long *vcpu_bitmap);
2860c4b1 1636
af585b92
GN
1637void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
1638 struct kvm_async_pf *work);
1639void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
1640 struct kvm_async_pf *work);
56028d08
GN
1641void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu,
1642 struct kvm_async_pf *work);
7c90705b 1643bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu);
af585b92
GN
1644extern bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn);
1645
6affcbed
KH
1646int kvm_skip_emulated_instruction(struct kvm_vcpu *vcpu);
1647int kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err);
d264ee0c 1648void __kvm_request_immediate_exit(struct kvm_vcpu *vcpu);
db8fcefa 1649
f5132b01
GN
1650int kvm_is_in_guest(void);
1651
1d8007bd 1652int __x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size);
d71ba788
PB
1653bool kvm_vcpu_is_reset_bsp(struct kvm_vcpu *vcpu);
1654bool kvm_vcpu_is_bsp(struct kvm_vcpu *vcpu);
f5132b01 1655
8feb4a04
FW
1656bool kvm_intr_is_single_vcpu(struct kvm *kvm, struct kvm_lapic_irq *irq,
1657 struct kvm_vcpu **dest_vcpu);
1658
37131313 1659void kvm_set_msi_irq(struct kvm *kvm, struct kvm_kernel_irq_routing_entry *e,
d84f1e07 1660 struct kvm_lapic_irq *irq);
197a4f4b 1661
fdcf7562
AG
1662static inline bool kvm_irq_is_postable(struct kvm_lapic_irq *irq)
1663{
1664 /* We can only post Fixed and LowPrio IRQs */
637543a8
SS
1665 return (irq->delivery_mode == APIC_DM_FIXED ||
1666 irq->delivery_mode == APIC_DM_LOWEST);
fdcf7562
AG
1667}
1668
d1ed092f
SS
1669static inline void kvm_arch_vcpu_blocking(struct kvm_vcpu *vcpu)
1670{
afaf0b2f
SC
1671 if (kvm_x86_ops.vcpu_blocking)
1672 kvm_x86_ops.vcpu_blocking(vcpu);
d1ed092f
SS
1673}
1674
1675static inline void kvm_arch_vcpu_unblocking(struct kvm_vcpu *vcpu)
1676{
afaf0b2f
SC
1677 if (kvm_x86_ops.vcpu_unblocking)
1678 kvm_x86_ops.vcpu_unblocking(vcpu);
d1ed092f
SS
1679}
1680
3491caf2 1681static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {}
3217f7c2 1682
7d669f50
SS
1683static inline int kvm_cpu_get_apicid(int mps_cpu)
1684{
1685#ifdef CONFIG_X86_LOCAL_APIC
64063505 1686 return default_cpu_present_to_apicid(mps_cpu);
7d669f50
SS
1687#else
1688 WARN_ON_ONCE(1);
1689 return BAD_APICID;
1690#endif
1691}
1692
05cade71
LP
1693#define put_smstate(type, buf, offset, val) \
1694 *(type *)((buf) + (offset) - 0x7e00) = val
1695
ed19321f
SC
1696#define GET_SMSTATE(type, buf, offset) \
1697 (*(type *)((buf) + (offset) - 0x7e00))
1698
1965aae3 1699#endif /* _ASM_X86_KVM_HOST_H */