]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/x86/include/asm/kvm_host.h
KVM: Enable ERMS feature support for KVM
[mirror_ubuntu-bionic-kernel.git] / arch / x86 / include / asm / kvm_host.h
CommitLineData
a656c8ef 1/*
043405e1
CO
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This header defines architecture specific interfaces, x86 version
5 *
6 * This work is licensed under the terms of the GNU GPL, version 2. See
7 * the COPYING file in the top-level directory.
8 *
9 */
10
1965aae3
PA
11#ifndef _ASM_X86_KVM_HOST_H
12#define _ASM_X86_KVM_HOST_H
043405e1 13
34c16eec
ZX
14#include <linux/types.h>
15#include <linux/mm.h>
e930bffe 16#include <linux/mmu_notifier.h>
229456fc 17#include <linux/tracepoint.h>
f5f48ee1 18#include <linux/cpumask.h>
34c16eec
ZX
19
20#include <linux/kvm.h>
21#include <linux/kvm_para.h>
edf88417 22#include <linux/kvm_types.h>
34c16eec 23
50d0a0f9 24#include <asm/pvclock-abi.h>
e01a1b57 25#include <asm/desc.h>
0bed3b56 26#include <asm/mtrr.h>
9962d032 27#include <asm/msr-index.h>
e01a1b57 28
0680fe52 29#define KVM_MAX_VCPUS 64
69a9f69b
AK
30#define KVM_MEMORY_SLOTS 32
31/* memory slots that does not exposed to userspace */
32#define KVM_PRIVATE_MEM_SLOTS 4
cef4dea0 33#define KVM_MMIO_SIZE 16
69a9f69b
AK
34
35#define KVM_PIO_PAGE_OFFSET 1
542472b5 36#define KVM_COALESCED_MMIO_PAGE_OFFSET 2
69a9f69b 37
cfec82cb
JR
38#define CR0_RESERVED_BITS \
39 (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
40 | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
41 | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
42
cd6e8f87
ZX
43#define CR3_PAE_RESERVED_BITS ((X86_CR3_PWT | X86_CR3_PCD) - 1)
44#define CR3_NONPAE_RESERVED_BITS ((PAGE_SIZE-1) & ~(X86_CR3_PWT | X86_CR3_PCD))
7d76b4d3
JP
45#define CR3_L_MODE_RESERVED_BITS (CR3_NONPAE_RESERVED_BITS | \
46 0xFFFFFF0000000000ULL)
cfec82cb
JR
47#define CR4_RESERVED_BITS \
48 (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
49 | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
50 | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR \
d9c3476d 51 | X86_CR4_OSXSAVE | X86_CR4_SMEP | X86_CR4_RDWRGSFS \
cfec82cb
JR
52 | X86_CR4_OSXMMEXCPT | X86_CR4_VMXE))
53
54#define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
55
56
cd6e8f87 57
cd6e8f87 58#define INVALID_PAGE (~(hpa_t)0)
dd180b3e
XG
59#define VALID_PAGE(x) ((x) != INVALID_PAGE)
60
cd6e8f87
ZX
61#define UNMAPPED_GVA (~(gpa_t)0)
62
ec04b260 63/* KVM Hugepage definitions for x86 */
04326caa 64#define KVM_NR_PAGE_SIZES 3
82855413
JR
65#define KVM_HPAGE_GFN_SHIFT(x) (((x) - 1) * 9)
66#define KVM_HPAGE_SHIFT(x) (PAGE_SHIFT + KVM_HPAGE_GFN_SHIFT(x))
ec04b260
JR
67#define KVM_HPAGE_SIZE(x) (1UL << KVM_HPAGE_SHIFT(x))
68#define KVM_HPAGE_MASK(x) (~(KVM_HPAGE_SIZE(x) - 1))
69#define KVM_PAGES_PER_HPAGE(x) (KVM_HPAGE_SIZE(x) / PAGE_SIZE)
05da4558 70
cd6e8f87 71#define DE_VECTOR 0
19bd8afd 72#define DB_VECTOR 1
77ab6db0
JK
73#define BP_VECTOR 3
74#define OF_VECTOR 4
75#define BR_VECTOR 5
cd6e8f87
ZX
76#define UD_VECTOR 6
77#define NM_VECTOR 7
78#define DF_VECTOR 8
79#define TS_VECTOR 10
80#define NP_VECTOR 11
81#define SS_VECTOR 12
82#define GP_VECTOR 13
83#define PF_VECTOR 14
77ab6db0 84#define MF_VECTOR 16
53371b50 85#define MC_VECTOR 18
cd6e8f87
ZX
86
87#define SELECTOR_TI_MASK (1 << 2)
88#define SELECTOR_RPL_MASK 0x03
89
90#define IOPL_SHIFT 12
91
d657a98e
ZX
92#define KVM_PERMILLE_MMU_PAGES 20
93#define KVM_MIN_ALLOC_MMU_PAGES 64
1ae0a13d
DE
94#define KVM_MMU_HASH_SHIFT 10
95#define KVM_NUM_MMU_PAGES (1 << KVM_MMU_HASH_SHIFT)
d657a98e
ZX
96#define KVM_MIN_FREE_MMU_PAGES 5
97#define KVM_REFILL_PAGES 25
73c1160c 98#define KVM_MAX_CPUID_ENTRIES 80
0bed3b56 99#define KVM_NR_FIXED_MTRR_REGION 88
9ba075a6 100#define KVM_NR_VAR_MTRR 8
d657a98e 101
af585b92
GN
102#define ASYNC_PF_PER_VCPU 64
103
e935b837 104extern raw_spinlock_t kvm_lock;
e9b11c17
ZX
105extern struct list_head vm_list;
106
d657a98e
ZX
107struct kvm_vcpu;
108struct kvm;
af585b92 109struct kvm_async_pf;
d657a98e 110
5fdbf976 111enum kvm_reg {
2b3ccfa0
ZX
112 VCPU_REGS_RAX = 0,
113 VCPU_REGS_RCX = 1,
114 VCPU_REGS_RDX = 2,
115 VCPU_REGS_RBX = 3,
116 VCPU_REGS_RSP = 4,
117 VCPU_REGS_RBP = 5,
118 VCPU_REGS_RSI = 6,
119 VCPU_REGS_RDI = 7,
120#ifdef CONFIG_X86_64
121 VCPU_REGS_R8 = 8,
122 VCPU_REGS_R9 = 9,
123 VCPU_REGS_R10 = 10,
124 VCPU_REGS_R11 = 11,
125 VCPU_REGS_R12 = 12,
126 VCPU_REGS_R13 = 13,
127 VCPU_REGS_R14 = 14,
128 VCPU_REGS_R15 = 15,
129#endif
5fdbf976 130 VCPU_REGS_RIP,
2b3ccfa0
ZX
131 NR_VCPU_REGS
132};
133
6de4f3ad
AK
134enum kvm_reg_ex {
135 VCPU_EXREG_PDPTR = NR_VCPU_REGS,
aff48baa 136 VCPU_EXREG_CR3,
6de12732 137 VCPU_EXREG_RFLAGS,
69c73028 138 VCPU_EXREG_CPL,
2fb92db1 139 VCPU_EXREG_SEGMENTS,
6de4f3ad
AK
140};
141
2b3ccfa0 142enum {
81609e3e 143 VCPU_SREG_ES,
2b3ccfa0 144 VCPU_SREG_CS,
81609e3e 145 VCPU_SREG_SS,
2b3ccfa0 146 VCPU_SREG_DS,
2b3ccfa0
ZX
147 VCPU_SREG_FS,
148 VCPU_SREG_GS,
2b3ccfa0
ZX
149 VCPU_SREG_TR,
150 VCPU_SREG_LDTR,
151};
152
56e82318 153#include <asm/kvm_emulate.h>
2b3ccfa0 154
d657a98e
ZX
155#define KVM_NR_MEM_OBJS 40
156
42dbaa5a
JK
157#define KVM_NR_DB_REGS 4
158
159#define DR6_BD (1 << 13)
160#define DR6_BS (1 << 14)
161#define DR6_FIXED_1 0xffff0ff0
162#define DR6_VOLATILE 0x0000e00f
163
164#define DR7_BP_EN_MASK 0x000000ff
165#define DR7_GE (1 << 9)
166#define DR7_GD (1 << 13)
167#define DR7_FIXED_1 0x00000400
168#define DR7_VOLATILE 0xffff23ff
169
d657a98e
ZX
170/*
171 * We don't want allocation failures within the mmu code, so we preallocate
172 * enough memory for a single page fault in a cache.
173 */
174struct kvm_mmu_memory_cache {
175 int nobjs;
176 void *objects[KVM_NR_MEM_OBJS];
177};
178
179#define NR_PTE_CHAIN_ENTRIES 5
180
181struct kvm_pte_chain {
182 u64 *parent_ptes[NR_PTE_CHAIN_ENTRIES];
183 struct hlist_node link;
184};
185
186/*
187 * kvm_mmu_page_role, below, is defined as:
188 *
189 * bits 0:3 - total guest paging levels (2-4, or zero for real mode)
190 * bits 4:7 - page table level for this shadow (1-4)
191 * bits 8:9 - page table quadrant for 2-level guests
f6e2c02b
AK
192 * bit 16 - direct mapping of virtual to physical mapping at gfn
193 * used for real mode and two-dimensional paging
d657a98e
ZX
194 * bits 17:19 - common access permissions for all ptes in this shadow page
195 */
196union kvm_mmu_page_role {
197 unsigned word;
198 struct {
7d76b4d3 199 unsigned level:4;
5b7e0102 200 unsigned cr4_pae:1;
7d76b4d3
JP
201 unsigned quadrant:2;
202 unsigned pad_for_nice_hex_output:6;
f6e2c02b 203 unsigned direct:1;
7d76b4d3 204 unsigned access:3;
2e53d63a 205 unsigned invalid:1;
9645bb56 206 unsigned nxe:1;
3dbe1415 207 unsigned cr0_wp:1;
d657a98e
ZX
208 };
209};
210
211struct kvm_mmu_page {
212 struct list_head link;
213 struct hlist_node hash_link;
214
215 /*
216 * The following two entries are used to key the shadow page in the
217 * hash table.
218 */
219 gfn_t gfn;
220 union kvm_mmu_page_role role;
221
222 u64 *spt;
223 /* hold the gfn of each spte inside spt */
224 gfn_t *gfns;
291f26bc
SY
225 /*
226 * One bit set per slot which has memory
227 * in this shadow page.
228 */
229 DECLARE_BITMAP(slot_bitmap, KVM_MEMORY_SLOTS + KVM_PRIVATE_MEM_SLOTS);
4731d4c7 230 bool unsync;
0571d366 231 int root_count; /* Currently serving as active root */
60c8aec6 232 unsigned int unsync_children;
67052b35 233 unsigned long parent_ptes; /* Reverse mapping for parent_pte */
0074ff63 234 DECLARE_BITMAP(unsync_child_bitmap, 512);
d657a98e
ZX
235};
236
6ad18fba
DH
237struct kvm_pv_mmu_op_buffer {
238 void *ptr;
239 unsigned len;
240 unsigned processed;
241 char buf[512] __aligned(sizeof(long));
242};
243
1c08364c
AK
244struct kvm_pio_request {
245 unsigned long count;
1c08364c
AK
246 int in;
247 int port;
248 int size;
1c08364c
AK
249};
250
d657a98e
ZX
251/*
252 * x86 supports 3 paging modes (4-level 64-bit, 3-level 64-bit, and 2-level
253 * 32-bit). The kvm_mmu structure abstracts the details of the current mmu
254 * mode.
255 */
256struct kvm_mmu {
257 void (*new_cr3)(struct kvm_vcpu *vcpu);
f43addd4 258 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long root);
5777ed34 259 unsigned long (*get_cr3)(struct kvm_vcpu *vcpu);
78b2c54a
XG
260 int (*page_fault)(struct kvm_vcpu *vcpu, gva_t gva, u32 err,
261 bool prefault);
6389ee94
AK
262 void (*inject_page_fault)(struct kvm_vcpu *vcpu,
263 struct x86_exception *fault);
d657a98e 264 void (*free)(struct kvm_vcpu *vcpu);
1871c602 265 gpa_t (*gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t gva, u32 access,
ab9ae313 266 struct x86_exception *exception);
c30a358d 267 gpa_t (*translate_gpa)(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access);
d657a98e
ZX
268 void (*prefetch_page)(struct kvm_vcpu *vcpu,
269 struct kvm_mmu_page *page);
e8bc217a 270 int (*sync_page)(struct kvm_vcpu *vcpu,
a4a8e6f7 271 struct kvm_mmu_page *sp);
a7052897 272 void (*invlpg)(struct kvm_vcpu *vcpu, gva_t gva);
0f53b5b1 273 void (*update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
7c562522 274 u64 *spte, const void *pte);
d657a98e
ZX
275 hpa_t root_hpa;
276 int root_level;
277 int shadow_root_level;
a770f6f2 278 union kvm_mmu_page_role base_role;
c5a78f2b 279 bool direct_map;
d657a98e
ZX
280
281 u64 *pae_root;
81407ca5 282 u64 *lm_root;
82725b20 283 u64 rsvd_bits_mask[2][4];
ff03a073 284
2d48a985
JR
285 bool nx;
286
ff03a073 287 u64 pdptrs[4]; /* pae */
d657a98e
ZX
288};
289
ad312c7c 290struct kvm_vcpu_arch {
5fdbf976
MT
291 /*
292 * rip and regs accesses must go through
293 * kvm_{register,rip}_{read,write} functions.
294 */
295 unsigned long regs[NR_VCPU_REGS];
296 u32 regs_avail;
297 u32 regs_dirty;
34c16eec
ZX
298
299 unsigned long cr0;
e8467fda 300 unsigned long cr0_guest_owned_bits;
34c16eec
ZX
301 unsigned long cr2;
302 unsigned long cr3;
303 unsigned long cr4;
fc78f519 304 unsigned long cr4_guest_owned_bits;
34c16eec 305 unsigned long cr8;
1371d904 306 u32 hflags;
f6801dff 307 u64 efer;
34c16eec
ZX
308 u64 apic_base;
309 struct kvm_lapic *apic; /* kernel irqchip context */
e1035715 310 int32_t apic_arb_prio;
34c16eec
ZX
311 int mp_state;
312 int sipi_vector;
313 u64 ia32_misc_enable_msr;
b209749f 314 bool tpr_access_reporting;
34c16eec 315
14dfe855
JR
316 /*
317 * Paging state of the vcpu
318 *
319 * If the vcpu runs in guest mode with two level paging this still saves
320 * the paging mode of the l1 guest. This context is always used to
321 * handle faults.
322 */
34c16eec 323 struct kvm_mmu mmu;
8df25a32 324
6539e738
JR
325 /*
326 * Paging state of an L2 guest (used for nested npt)
327 *
328 * This context will save all necessary information to walk page tables
329 * of the an L2 guest. This context is only initialized for page table
330 * walking and not for faulting since we never handle l2 page faults on
331 * the host.
332 */
333 struct kvm_mmu nested_mmu;
334
14dfe855
JR
335 /*
336 * Pointer to the mmu context currently used for
337 * gva_to_gpa translations.
338 */
339 struct kvm_mmu *walk_mmu;
340
6ad18fba
DH
341 /* only needed in kvm_pv_mmu_op() path, but it's hot so
342 * put it here to avoid allocation */
343 struct kvm_pv_mmu_op_buffer mmu_op_buffer;
34c16eec 344
53c07b18 345 struct kvm_mmu_memory_cache mmu_pte_list_desc_cache;
34c16eec
ZX
346 struct kvm_mmu_memory_cache mmu_page_cache;
347 struct kvm_mmu_memory_cache mmu_page_header_cache;
348
349 gfn_t last_pt_write_gfn;
350 int last_pt_write_count;
351 u64 *last_pte_updated;
1b7fcd32 352 gfn_t last_pte_gfn;
34c16eec 353
98918833 354 struct fpu guest_fpu;
2acf923e 355 u64 xcr0;
34c16eec 356
34c16eec
ZX
357 struct kvm_pio_request pio;
358 void *pio_data;
359
66fd3f7f
GN
360 u8 event_exit_inst_len;
361
298101da
AK
362 struct kvm_queued_exception {
363 bool pending;
364 bool has_error_code;
ce7ddec4 365 bool reinject;
298101da
AK
366 u8 nr;
367 u32 error_code;
368 } exception;
369
937a7eae
AK
370 struct kvm_queued_interrupt {
371 bool pending;
66fd3f7f 372 bool soft;
937a7eae
AK
373 u8 nr;
374 } interrupt;
375
34c16eec
ZX
376 int halt_request; /* real mode on Intel only */
377
378 int cpuid_nent;
07716717 379 struct kvm_cpuid_entry2 cpuid_entries[KVM_MAX_CPUID_ENTRIES];
34c16eec
ZX
380 /* emulate context */
381
382 struct x86_emulate_ctxt emulate_ctxt;
7ae441ea
GN
383 bool emulate_regs_need_sync_to_vcpu;
384 bool emulate_regs_need_sync_from_vcpu;
18068523
GOC
385
386 gpa_t time;
50d0a0f9 387 struct pvclock_vcpu_time_info hv_clock;
e48672fa 388 unsigned int hw_tsc_khz;
18068523
GOC
389 unsigned int time_offset;
390 struct page *time_page;
1d5f066e
ZA
391 u64 last_guest_tsc;
392 u64 last_kernel_ns;
c285545f
ZA
393 u64 last_tsc_nsec;
394 u64 last_tsc_write;
1e993611 395 u32 virtual_tsc_khz;
c285545f 396 bool tsc_catchup;
1e993611
JR
397 u32 tsc_catchup_mult;
398 s8 tsc_catchup_shift;
3419ffc8
SY
399
400 bool nmi_pending;
668f612f 401 bool nmi_injected;
9ba075a6 402
0bed3b56
SY
403 struct mtrr_state_type mtrr_state;
404 u32 pat;
42dbaa5a
JK
405
406 int switch_db_regs;
42dbaa5a
JK
407 unsigned long db[KVM_NR_DB_REGS];
408 unsigned long dr6;
409 unsigned long dr7;
410 unsigned long eff_db[KVM_NR_DB_REGS];
890ca9ae
HY
411
412 u64 mcg_cap;
413 u64 mcg_status;
414 u64 mcg_ctl;
415 u64 *mce_banks;
94fe45da
JK
416
417 /* used for guest single stepping over the given code position */
94fe45da 418 unsigned long singlestep_rip;
f92653ee 419
10388a07
GN
420 /* fields used by HYPER-V emulation */
421 u64 hv_vapic;
f5f48ee1
SY
422
423 cpumask_var_t wbinvd_dirty_mask;
af585b92
GN
424
425 struct {
426 bool halted;
427 gfn_t gfns[roundup_pow_of_two(ASYNC_PF_PER_VCPU)];
344d9588
GN
428 struct gfn_to_hva_cache data;
429 u64 msr_val;
7c90705b 430 u32 id;
6adba527 431 bool send_user_only;
af585b92 432 } apf;
34c16eec
ZX
433};
434
fef9cce0 435struct kvm_arch {
49d5ca26 436 unsigned int n_used_mmu_pages;
f05e70ac 437 unsigned int n_requested_mmu_pages;
39de71ec 438 unsigned int n_max_mmu_pages;
332b207d 439 unsigned int indirect_shadow_pages;
08e850c6 440 atomic_t invlpg_counter;
f05e70ac
ZX
441 struct hlist_head mmu_page_hash[KVM_NUM_MMU_PAGES];
442 /*
443 * Hash table of struct kvm_mmu_page.
444 */
445 struct list_head active_mmu_pages;
4d5c5d0f 446 struct list_head assigned_dev_head;
19de40a8 447 struct iommu_domain *iommu_domain;
522c68c4 448 int iommu_flags;
d7deeeb0
ZX
449 struct kvm_pic *vpic;
450 struct kvm_ioapic *vioapic;
7837699f 451 struct kvm_pit *vpit;
cc6e462c 452 int vapics_in_nmi_mode;
bfc6d222 453
bfc6d222
ZX
454 unsigned int tss_addr;
455 struct page *apic_access_page;
18068523
GOC
456
457 gpa_t wall_clock;
b7ebfb05
SY
458
459 struct page *ept_identity_pagetable;
460 bool ept_identity_pagetable_done;
b927a3ce 461 gpa_t ept_identity_map_addr;
5550af4d
SY
462
463 unsigned long irq_sources_bitmap;
afbcf7ab 464 s64 kvmclock_offset;
038f8c11 465 raw_spinlock_t tsc_write_lock;
f38e098f
ZA
466 u64 last_tsc_nsec;
467 u64 last_tsc_offset;
468 u64 last_tsc_write;
ffde22ac
ES
469
470 struct kvm_xen_hvm_config xen_hvm_config;
55cd8e5a
GN
471
472 /* fields used by HYPER-V emulation */
473 u64 hv_guest_os_id;
474 u64 hv_hypercall;
b034cf01
XG
475
476 #ifdef CONFIG_KVM_MMU_AUDIT
477 int audit_point;
478 #endif
d69fb81f
ZX
479};
480
0711456c
ZX
481struct kvm_vm_stat {
482 u32 mmu_shadow_zapped;
483 u32 mmu_pte_write;
484 u32 mmu_pte_updated;
485 u32 mmu_pde_zapped;
486 u32 mmu_flooded;
487 u32 mmu_recycled;
dfc5aa00 488 u32 mmu_cache_miss;
4731d4c7 489 u32 mmu_unsync;
0711456c 490 u32 remote_tlb_flush;
05da4558 491 u32 lpages;
0711456c
ZX
492};
493
77b4c255
ZX
494struct kvm_vcpu_stat {
495 u32 pf_fixed;
496 u32 pf_guest;
497 u32 tlb_flush;
498 u32 invlpg;
499
500 u32 exits;
501 u32 io_exits;
502 u32 mmio_exits;
503 u32 signal_exits;
504 u32 irq_window_exits;
f08864b4 505 u32 nmi_window_exits;
77b4c255
ZX
506 u32 halt_exits;
507 u32 halt_wakeup;
508 u32 request_irq_exits;
509 u32 irq_exits;
510 u32 host_state_reload;
511 u32 efer_reload;
512 u32 fpu_reload;
513 u32 insn_emulation;
514 u32 insn_emulation_fail;
f11c3a8d 515 u32 hypercalls;
fa89a817 516 u32 irq_injections;
c4abb7c9 517 u32 nmi_injections;
77b4c255 518};
ad312c7c 519
8a76d7f2
JR
520struct x86_instruction_info;
521
ea4a5ff8
ZX
522struct kvm_x86_ops {
523 int (*cpu_has_kvm_support)(void); /* __init */
524 int (*disabled_by_bios)(void); /* __init */
10474ae8 525 int (*hardware_enable)(void *dummy);
ea4a5ff8
ZX
526 void (*hardware_disable)(void *dummy);
527 void (*check_processor_compatibility)(void *rtn);
528 int (*hardware_setup)(void); /* __init */
529 void (*hardware_unsetup)(void); /* __exit */
774ead3a 530 bool (*cpu_has_accelerated_tpr)(void);
0e851880 531 void (*cpuid_update)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
532
533 /* Create, but do not attach this VCPU */
534 struct kvm_vcpu *(*vcpu_create)(struct kvm *kvm, unsigned id);
535 void (*vcpu_free)(struct kvm_vcpu *vcpu);
536 int (*vcpu_reset)(struct kvm_vcpu *vcpu);
537
538 void (*prepare_guest_switch)(struct kvm_vcpu *vcpu);
539 void (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
540 void (*vcpu_put)(struct kvm_vcpu *vcpu);
ea4a5ff8 541
355be0b9
JK
542 void (*set_guest_debug)(struct kvm_vcpu *vcpu,
543 struct kvm_guest_debug *dbg);
ea4a5ff8
ZX
544 int (*get_msr)(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata);
545 int (*set_msr)(struct kvm_vcpu *vcpu, u32 msr_index, u64 data);
546 u64 (*get_segment_base)(struct kvm_vcpu *vcpu, int seg);
547 void (*get_segment)(struct kvm_vcpu *vcpu,
548 struct kvm_segment *var, int seg);
2e4d2653 549 int (*get_cpl)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
550 void (*set_segment)(struct kvm_vcpu *vcpu,
551 struct kvm_segment *var, int seg);
552 void (*get_cs_db_l_bits)(struct kvm_vcpu *vcpu, int *db, int *l);
e8467fda 553 void (*decache_cr0_guest_bits)(struct kvm_vcpu *vcpu);
aff48baa 554 void (*decache_cr3)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
555 void (*decache_cr4_guest_bits)(struct kvm_vcpu *vcpu);
556 void (*set_cr0)(struct kvm_vcpu *vcpu, unsigned long cr0);
557 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
5e1746d6 558 int (*set_cr4)(struct kvm_vcpu *vcpu, unsigned long cr4);
ea4a5ff8 559 void (*set_efer)(struct kvm_vcpu *vcpu, u64 efer);
89a27f4d
GN
560 void (*get_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
561 void (*set_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
562 void (*get_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
563 void (*set_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
020df079 564 void (*set_dr7)(struct kvm_vcpu *vcpu, unsigned long value);
5fdbf976 565 void (*cache_reg)(struct kvm_vcpu *vcpu, enum kvm_reg reg);
ea4a5ff8
ZX
566 unsigned long (*get_rflags)(struct kvm_vcpu *vcpu);
567 void (*set_rflags)(struct kvm_vcpu *vcpu, unsigned long rflags);
6b52d186 568 void (*fpu_activate)(struct kvm_vcpu *vcpu);
02daab21 569 void (*fpu_deactivate)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
570
571 void (*tlb_flush)(struct kvm_vcpu *vcpu);
ea4a5ff8 572
851ba692
AK
573 void (*run)(struct kvm_vcpu *vcpu);
574 int (*handle_exit)(struct kvm_vcpu *vcpu);
ea4a5ff8 575 void (*skip_emulated_instruction)(struct kvm_vcpu *vcpu);
2809f5d2
GC
576 void (*set_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
577 u32 (*get_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
ea4a5ff8
ZX
578 void (*patch_hypercall)(struct kvm_vcpu *vcpu,
579 unsigned char *hypercall_addr);
66fd3f7f 580 void (*set_irq)(struct kvm_vcpu *vcpu);
95ba8273 581 void (*set_nmi)(struct kvm_vcpu *vcpu);
298101da 582 void (*queue_exception)(struct kvm_vcpu *vcpu, unsigned nr,
ce7ddec4
JR
583 bool has_error_code, u32 error_code,
584 bool reinject);
b463a6f7 585 void (*cancel_injection)(struct kvm_vcpu *vcpu);
78646121 586 int (*interrupt_allowed)(struct kvm_vcpu *vcpu);
95ba8273 587 int (*nmi_allowed)(struct kvm_vcpu *vcpu);
3cfc3092
JK
588 bool (*get_nmi_mask)(struct kvm_vcpu *vcpu);
589 void (*set_nmi_mask)(struct kvm_vcpu *vcpu, bool masked);
95ba8273
GN
590 void (*enable_nmi_window)(struct kvm_vcpu *vcpu);
591 void (*enable_irq_window)(struct kvm_vcpu *vcpu);
592 void (*update_cr8_intercept)(struct kvm_vcpu *vcpu, int tpr, int irr);
ea4a5ff8 593 int (*set_tss_addr)(struct kvm *kvm, unsigned int addr);
67253af5 594 int (*get_tdp_level)(void);
4b12f0de 595 u64 (*get_mt_mask)(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio);
17cc3935 596 int (*get_lpage_level)(void);
4e47c7a6 597 bool (*rdtscp_supported)(void);
e48672fa 598 void (*adjust_tsc_offset)(struct kvm_vcpu *vcpu, s64 adjustment);
344f414f 599
1c97f0a0
JR
600 void (*set_tdp_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
601
d4330ef2
JR
602 void (*set_supported_cpuid)(u32 func, struct kvm_cpuid_entry2 *entry);
603
f5f48ee1
SY
604 bool (*has_wbinvd_exit)(void);
605
4051b188 606 void (*set_tsc_khz)(struct kvm_vcpu *vcpu, u32 user_tsc_khz);
99e3e30a
ZA
607 void (*write_tsc_offset)(struct kvm_vcpu *vcpu, u64 offset);
608
857e4099
JR
609 u64 (*compute_tsc_offset)(struct kvm_vcpu *vcpu, u64 target_tsc);
610
586f9607 611 void (*get_exit_info)(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2);
8a76d7f2
JR
612
613 int (*check_intercept)(struct kvm_vcpu *vcpu,
614 struct x86_instruction_info *info,
615 enum x86_intercept_stage stage);
616
229456fc 617 const struct trace_print_flags *exit_reasons_str;
ea4a5ff8
ZX
618};
619
af585b92 620struct kvm_arch_async_pf {
7c90705b 621 u32 token;
af585b92 622 gfn_t gfn;
fb67e14f 623 unsigned long cr3;
c4806acd 624 bool direct_map;
af585b92
GN
625};
626
97896d04
ZX
627extern struct kvm_x86_ops *kvm_x86_ops;
628
54f1585a
ZX
629int kvm_mmu_module_init(void);
630void kvm_mmu_module_exit(void);
631
632void kvm_mmu_destroy(struct kvm_vcpu *vcpu);
633int kvm_mmu_create(struct kvm_vcpu *vcpu);
634int kvm_mmu_setup(struct kvm_vcpu *vcpu);
635void kvm_mmu_set_nonpresent_ptes(u64 trap_pte, u64 notrap_pte);
7b52345e 636void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
4b12f0de 637 u64 dirty_mask, u64 nx_mask, u64 x_mask);
54f1585a
ZX
638
639int kvm_mmu_reset_context(struct kvm_vcpu *vcpu);
640void kvm_mmu_slot_remove_write_access(struct kvm *kvm, int slot);
641void kvm_mmu_zap_all(struct kvm *kvm);
3ad82a7e 642unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm);
54f1585a
ZX
643void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages);
644
ff03a073 645int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3);
cc4b6871 646
3200f405 647int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
9f811285 648 const void *val, int bytes);
2f333bcb
MT
649int kvm_pv_mmu_op(struct kvm_vcpu *vcpu, unsigned long bytes,
650 gpa_t addr, unsigned long *ret);
4b12f0de 651u8 kvm_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn);
2f333bcb
MT
652
653extern bool tdp_enabled;
9f811285 654
92a1f12d
JR
655/* control of guest tsc rate supported? */
656extern bool kvm_has_tsc_control;
657/* minimum supported tsc_khz for guests */
658extern u32 kvm_min_guest_tsc_khz;
659/* maximum supported tsc_khz for guests */
660extern u32 kvm_max_guest_tsc_khz;
661
54f1585a
ZX
662enum emulation_result {
663 EMULATE_DONE, /* no further processing */
664 EMULATE_DO_MMIO, /* kvm_run filled with mmio request */
665 EMULATE_FAIL, /* can't emulate this instruction */
666};
667
571008da
SY
668#define EMULTYPE_NO_DECODE (1 << 0)
669#define EMULTYPE_TRAP_UD (1 << 1)
ba8afb6b 670#define EMULTYPE_SKIP (1 << 2)
dc25e89e
AP
671int x86_emulate_instruction(struct kvm_vcpu *vcpu, unsigned long cr2,
672 int emulation_type, void *insn, int insn_len);
51d8b661
AP
673
674static inline int emulate_instruction(struct kvm_vcpu *vcpu,
675 int emulation_type)
676{
dc25e89e 677 return x86_emulate_instruction(vcpu, 0, emulation_type, NULL, 0);
51d8b661
AP
678}
679
f2b4b7dd 680void kvm_enable_efer_bits(u64);
54f1585a
ZX
681int kvm_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *data);
682int kvm_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data);
683
684struct x86_emulate_ctxt;
685
cf8f70bf 686int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size, unsigned short port);
54f1585a
ZX
687void kvm_emulate_cpuid(struct kvm_vcpu *vcpu);
688int kvm_emulate_halt(struct kvm_vcpu *vcpu);
f5f48ee1 689int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu);
54f1585a 690
3e6e0aab 691void kvm_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg);
c697518a 692int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector, int seg);
3e6e0aab 693
e269fb21
JK
694int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int reason,
695 bool has_error_code, u32 error_code);
37817f29 696
49a9b07e 697int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0);
2390218b 698int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
a83b29c6 699int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
eea1cff9 700int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8);
020df079
GN
701int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val);
702int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val);
2d3ad1f4
AK
703unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu);
704void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw);
54f1585a 705void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l);
2acf923e 706int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr);
54f1585a
ZX
707
708int kvm_get_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata);
709int kvm_set_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 data);
710
91586a3b
JK
711unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu);
712void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
713
298101da
AK
714void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr);
715void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
ce7ddec4
JR
716void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr);
717void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
6389ee94 718void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
ec92fe44
JR
719int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
720 gfn_t gfn, void *data, int offset, int len,
721 u32 access);
6389ee94 722void kvm_propagate_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
0a79b009 723bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl);
298101da 724
4925663a 725int kvm_pic_set_irq(void *opaque, int irq, int level);
3de42dc0 726
3419ffc8
SY
727void kvm_inject_nmi(struct kvm_vcpu *vcpu);
728
10ab25cd 729int fx_init(struct kvm_vcpu *vcpu);
54f1585a 730
d835dfec 731void kvm_mmu_flush_tlb(struct kvm_vcpu *vcpu);
54f1585a 732void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
ad218f85
MT
733 const u8 *new, int bytes,
734 bool guest_initiated);
54f1585a
ZX
735int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva);
736void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu);
737int kvm_mmu_load(struct kvm_vcpu *vcpu);
738void kvm_mmu_unload(struct kvm_vcpu *vcpu);
0ba73cda 739void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu);
ab9ae313
AK
740gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
741 struct x86_exception *exception);
742gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
743 struct x86_exception *exception);
744gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
745 struct x86_exception *exception);
746gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
747 struct x86_exception *exception);
54f1585a
ZX
748
749int kvm_emulate_hypercall(struct kvm_vcpu *vcpu);
750
dc25e89e
AP
751int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t gva, u32 error_code,
752 void *insn, int insn_len);
a7052897 753void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva);
34c16eec 754
18552672 755void kvm_enable_tdp(void);
5f4cb662 756void kvm_disable_tdp(void);
18552672 757
de7d789a 758int complete_pio(struct kvm_vcpu *vcpu);
f850e2e6 759bool kvm_check_iopl(struct kvm_vcpu *vcpu);
ec6d273d
ZX
760
761static inline struct kvm_mmu_page *page_header(hpa_t shadow_page)
762{
763 struct page *page = pfn_to_page(shadow_page >> PAGE_SHIFT);
764
765 return (struct kvm_mmu_page *)page_private(page);
766}
767
d6e88aec 768static inline u16 kvm_read_ldt(void)
ec6d273d
ZX
769{
770 u16 ldt;
771 asm("sldt %0" : "=g"(ldt));
772 return ldt;
773}
774
d6e88aec 775static inline void kvm_load_ldt(u16 sel)
ec6d273d
ZX
776{
777 asm("lldt %0" : : "rm"(sel));
778}
ec6d273d 779
ec6d273d
ZX
780#ifdef CONFIG_X86_64
781static inline unsigned long read_msr(unsigned long msr)
782{
783 u64 value;
784
785 rdmsrl(msr, value);
786 return value;
787}
788#endif
789
ec6d273d
ZX
790static inline u32 get_rdx_init_val(void)
791{
792 return 0x600; /* P6 family */
793}
794
c1a5d4f9
AK
795static inline void kvm_inject_gp(struct kvm_vcpu *vcpu, u32 error_code)
796{
797 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
798}
799
ec6d273d
ZX
800#define TSS_IOPB_BASE_OFFSET 0x66
801#define TSS_BASE_SIZE 0x68
802#define TSS_IOPB_SIZE (65536 / 8)
803#define TSS_REDIRECTION_SIZE (256 / 8)
7d76b4d3
JP
804#define RMODE_TSS_SIZE \
805 (TSS_BASE_SIZE + TSS_REDIRECTION_SIZE + TSS_IOPB_SIZE + 1)
53e0aa7b 806
37817f29
IE
807enum {
808 TASK_SWITCH_CALL = 0,
809 TASK_SWITCH_IRET = 1,
810 TASK_SWITCH_JMP = 2,
811 TASK_SWITCH_GATE = 3,
812};
813
1371d904 814#define HF_GIF_MASK (1 << 0)
3d6368ef
AG
815#define HF_HIF_MASK (1 << 1)
816#define HF_VINTR_MASK (1 << 2)
95ba8273 817#define HF_NMI_MASK (1 << 3)
44c11430 818#define HF_IRET_MASK (1 << 4)
ec9e60b2 819#define HF_GUEST_MASK (1 << 5) /* VCPU is in guest-mode */
1371d904 820
4ecac3fd
AK
821/*
822 * Hardware virtualization extension instructions may fault if a
823 * reboot turns off virtualization while processes are running.
824 * Trap the fault and ignore the instruction if that happens.
825 */
b7c4145b
AK
826asmlinkage void kvm_spurious_fault(void);
827extern bool kvm_rebooting;
4ecac3fd 828
5e520e62 829#define ____kvm_handle_fault_on_reboot(insn, cleanup_insn) \
4ecac3fd 830 "666: " insn "\n\t" \
b7c4145b 831 "668: \n\t" \
18b13e54 832 ".pushsection .fixup, \"ax\" \n" \
4ecac3fd 833 "667: \n\t" \
5e520e62 834 cleanup_insn "\n\t" \
b7c4145b
AK
835 "cmpb $0, kvm_rebooting \n\t" \
836 "jne 668b \n\t" \
8ceed347 837 __ASM_SIZE(push) " $666b \n\t" \
b7c4145b 838 "call kvm_spurious_fault \n\t" \
4ecac3fd
AK
839 ".popsection \n\t" \
840 ".pushsection __ex_table, \"a\" \n\t" \
8ceed347 841 _ASM_PTR " 666b, 667b \n\t" \
4ecac3fd
AK
842 ".popsection"
843
5e520e62
AK
844#define __kvm_handle_fault_on_reboot(insn) \
845 ____kvm_handle_fault_on_reboot(insn, "")
846
e930bffe
AA
847#define KVM_ARCH_WANT_MMU_NOTIFIER
848int kvm_unmap_hva(struct kvm *kvm, unsigned long hva);
849int kvm_age_hva(struct kvm *kvm, unsigned long hva);
8ee53820 850int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
3da0dd43 851void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
82725b20 852int cpuid_maxphyaddr(struct kvm_vcpu *vcpu);
a1b37100
GN
853int kvm_cpu_has_interrupt(struct kvm_vcpu *vcpu);
854int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu);
0b71785d 855int kvm_cpu_get_interrupt(struct kvm_vcpu *v);
e930bffe 856
18863bdd 857void kvm_define_shared_msr(unsigned index, u32 msr);
d5696725 858void kvm_set_shared_msr(unsigned index, u64 val, u64 mask);
18863bdd 859
f92653ee
JK
860bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip);
861
af585b92
GN
862void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
863 struct kvm_async_pf *work);
864void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
865 struct kvm_async_pf *work);
56028d08
GN
866void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu,
867 struct kvm_async_pf *work);
7c90705b 868bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu);
af585b92
GN
869extern bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn);
870
db8fcefa
AP
871void kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err);
872
1965aae3 873#endif /* _ASM_X86_KVM_HOST_H */