]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - arch/x86/include/asm/kvm_host.h
KVM: x86: pass the whole hflags field to emulator and back
[mirror_ubuntu-jammy-kernel.git] / arch / x86 / include / asm / kvm_host.h
CommitLineData
a656c8ef 1/*
043405e1
CO
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This header defines architecture specific interfaces, x86 version
5 *
6 * This work is licensed under the terms of the GNU GPL, version 2. See
7 * the COPYING file in the top-level directory.
8 *
9 */
10
1965aae3
PA
11#ifndef _ASM_X86_KVM_HOST_H
12#define _ASM_X86_KVM_HOST_H
043405e1 13
34c16eec
ZX
14#include <linux/types.h>
15#include <linux/mm.h>
e930bffe 16#include <linux/mmu_notifier.h>
229456fc 17#include <linux/tracepoint.h>
f5f48ee1 18#include <linux/cpumask.h>
f5132b01 19#include <linux/irq_work.h>
34c16eec
ZX
20
21#include <linux/kvm.h>
22#include <linux/kvm_para.h>
edf88417 23#include <linux/kvm_types.h>
f5132b01 24#include <linux/perf_event.h>
d828199e
MT
25#include <linux/pvclock_gtod.h>
26#include <linux/clocksource.h>
34c16eec 27
50d0a0f9 28#include <asm/pvclock-abi.h>
e01a1b57 29#include <asm/desc.h>
0bed3b56 30#include <asm/mtrr.h>
9962d032 31#include <asm/msr-index.h>
3ee89722 32#include <asm/asm.h>
e01a1b57 33
cbf64358 34#define KVM_MAX_VCPUS 255
a59cb29e 35#define KVM_SOFT_MAX_VCPUS 160
1d4e7e3c 36#define KVM_USER_MEM_SLOTS 509
0743247f
AW
37/* memory slots that are not exposed to userspace */
38#define KVM_PRIVATE_MEM_SLOTS 3
bbacc0c1 39#define KVM_MEM_SLOTS_NUM (KVM_USER_MEM_SLOTS + KVM_PRIVATE_MEM_SLOTS)
93a5cef0 40
69a9f69b 41#define KVM_PIO_PAGE_OFFSET 1
542472b5 42#define KVM_COALESCED_MMIO_PAGE_OFFSET 2
69a9f69b 43
8175e5b7
AG
44#define KVM_IRQCHIP_NUM_PINS KVM_IOAPIC_NUM_PINS
45
cfec82cb
JR
46#define CR0_RESERVED_BITS \
47 (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
48 | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
49 | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
50
346874c9 51#define CR3_L_MODE_RESERVED_BITS 0xFFFFFF0000000000ULL
cfaa790a 52#define CR3_PCID_INVD BIT_64(63)
cfec82cb
JR
53#define CR4_RESERVED_BITS \
54 (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
55 | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
ad756a16 56 | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR | X86_CR4_PCIDE \
afcbf13f 57 | X86_CR4_OSXSAVE | X86_CR4_SMEP | X86_CR4_FSGSBASE \
56d6efc2 58 | X86_CR4_OSXMMEXCPT | X86_CR4_VMXE | X86_CR4_SMAP))
cfec82cb
JR
59
60#define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
61
62
cd6e8f87 63
cd6e8f87 64#define INVALID_PAGE (~(hpa_t)0)
dd180b3e
XG
65#define VALID_PAGE(x) ((x) != INVALID_PAGE)
66
cd6e8f87
ZX
67#define UNMAPPED_GVA (~(gpa_t)0)
68
ec04b260 69/* KVM Hugepage definitions for x86 */
04326caa 70#define KVM_NR_PAGE_SIZES 3
82855413
JR
71#define KVM_HPAGE_GFN_SHIFT(x) (((x) - 1) * 9)
72#define KVM_HPAGE_SHIFT(x) (PAGE_SHIFT + KVM_HPAGE_GFN_SHIFT(x))
ec04b260
JR
73#define KVM_HPAGE_SIZE(x) (1UL << KVM_HPAGE_SHIFT(x))
74#define KVM_HPAGE_MASK(x) (~(KVM_HPAGE_SIZE(x) - 1))
75#define KVM_PAGES_PER_HPAGE(x) (KVM_HPAGE_SIZE(x) / PAGE_SIZE)
05da4558 76
6d9d41e5
CD
77static inline gfn_t gfn_to_index(gfn_t gfn, gfn_t base_gfn, int level)
78{
79 /* KVM_HPAGE_GFN_SHIFT(PT_PAGE_TABLE_LEVEL) must be 0. */
80 return (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
81 (base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
82}
83
d657a98e
ZX
84#define KVM_PERMILLE_MMU_PAGES 20
85#define KVM_MIN_ALLOC_MMU_PAGES 64
1ae0a13d
DE
86#define KVM_MMU_HASH_SHIFT 10
87#define KVM_NUM_MMU_PAGES (1 << KVM_MMU_HASH_SHIFT)
d657a98e
ZX
88#define KVM_MIN_FREE_MMU_PAGES 5
89#define KVM_REFILL_PAGES 25
73c1160c 90#define KVM_MAX_CPUID_ENTRIES 80
0bed3b56 91#define KVM_NR_FIXED_MTRR_REGION 88
0d234daf 92#define KVM_NR_VAR_MTRR 8
d657a98e 93
af585b92
GN
94#define ASYNC_PF_PER_VCPU 64
95
5fdbf976 96enum kvm_reg {
2b3ccfa0
ZX
97 VCPU_REGS_RAX = 0,
98 VCPU_REGS_RCX = 1,
99 VCPU_REGS_RDX = 2,
100 VCPU_REGS_RBX = 3,
101 VCPU_REGS_RSP = 4,
102 VCPU_REGS_RBP = 5,
103 VCPU_REGS_RSI = 6,
104 VCPU_REGS_RDI = 7,
105#ifdef CONFIG_X86_64
106 VCPU_REGS_R8 = 8,
107 VCPU_REGS_R9 = 9,
108 VCPU_REGS_R10 = 10,
109 VCPU_REGS_R11 = 11,
110 VCPU_REGS_R12 = 12,
111 VCPU_REGS_R13 = 13,
112 VCPU_REGS_R14 = 14,
113 VCPU_REGS_R15 = 15,
114#endif
5fdbf976 115 VCPU_REGS_RIP,
2b3ccfa0
ZX
116 NR_VCPU_REGS
117};
118
6de4f3ad
AK
119enum kvm_reg_ex {
120 VCPU_EXREG_PDPTR = NR_VCPU_REGS,
aff48baa 121 VCPU_EXREG_CR3,
6de12732 122 VCPU_EXREG_RFLAGS,
2fb92db1 123 VCPU_EXREG_SEGMENTS,
6de4f3ad
AK
124};
125
2b3ccfa0 126enum {
81609e3e 127 VCPU_SREG_ES,
2b3ccfa0 128 VCPU_SREG_CS,
81609e3e 129 VCPU_SREG_SS,
2b3ccfa0 130 VCPU_SREG_DS,
2b3ccfa0
ZX
131 VCPU_SREG_FS,
132 VCPU_SREG_GS,
2b3ccfa0
ZX
133 VCPU_SREG_TR,
134 VCPU_SREG_LDTR,
135};
136
56e82318 137#include <asm/kvm_emulate.h>
2b3ccfa0 138
d657a98e
ZX
139#define KVM_NR_MEM_OBJS 40
140
42dbaa5a
JK
141#define KVM_NR_DB_REGS 4
142
143#define DR6_BD (1 << 13)
144#define DR6_BS (1 << 14)
6f43ed01
NA
145#define DR6_RTM (1 << 16)
146#define DR6_FIXED_1 0xfffe0ff0
147#define DR6_INIT 0xffff0ff0
148#define DR6_VOLATILE 0x0001e00f
42dbaa5a
JK
149
150#define DR7_BP_EN_MASK 0x000000ff
151#define DR7_GE (1 << 9)
152#define DR7_GD (1 << 13)
153#define DR7_FIXED_1 0x00000400
6f43ed01 154#define DR7_VOLATILE 0xffff2bff
42dbaa5a 155
c205fb7d
NA
156#define PFERR_PRESENT_BIT 0
157#define PFERR_WRITE_BIT 1
158#define PFERR_USER_BIT 2
159#define PFERR_RSVD_BIT 3
160#define PFERR_FETCH_BIT 4
161
162#define PFERR_PRESENT_MASK (1U << PFERR_PRESENT_BIT)
163#define PFERR_WRITE_MASK (1U << PFERR_WRITE_BIT)
164#define PFERR_USER_MASK (1U << PFERR_USER_BIT)
165#define PFERR_RSVD_MASK (1U << PFERR_RSVD_BIT)
166#define PFERR_FETCH_MASK (1U << PFERR_FETCH_BIT)
167
41383771
GN
168/* apic attention bits */
169#define KVM_APIC_CHECK_VAPIC 0
ae7a2a3f
MT
170/*
171 * The following bit is set with PV-EOI, unset on EOI.
172 * We detect PV-EOI changes by guest by comparing
173 * this bit with PV-EOI in guest memory.
174 * See the implementation in apic_update_pv_eoi.
175 */
176#define KVM_APIC_PV_EOI_PENDING 1
41383771 177
d657a98e
ZX
178/*
179 * We don't want allocation failures within the mmu code, so we preallocate
180 * enough memory for a single page fault in a cache.
181 */
182struct kvm_mmu_memory_cache {
183 int nobjs;
184 void *objects[KVM_NR_MEM_OBJS];
185};
186
d657a98e
ZX
187/*
188 * kvm_mmu_page_role, below, is defined as:
189 *
190 * bits 0:3 - total guest paging levels (2-4, or zero for real mode)
191 * bits 4:7 - page table level for this shadow (1-4)
192 * bits 8:9 - page table quadrant for 2-level guests
f6e2c02b
AK
193 * bit 16 - direct mapping of virtual to physical mapping at gfn
194 * used for real mode and two-dimensional paging
d657a98e
ZX
195 * bits 17:19 - common access permissions for all ptes in this shadow page
196 */
197union kvm_mmu_page_role {
198 unsigned word;
199 struct {
7d76b4d3 200 unsigned level:4;
5b7e0102 201 unsigned cr4_pae:1;
7d76b4d3
JP
202 unsigned quadrant:2;
203 unsigned pad_for_nice_hex_output:6;
f6e2c02b 204 unsigned direct:1;
7d76b4d3 205 unsigned access:3;
2e53d63a 206 unsigned invalid:1;
9645bb56 207 unsigned nxe:1;
3dbe1415 208 unsigned cr0_wp:1;
411c588d 209 unsigned smep_andnot_wp:1;
edc90b7d 210 unsigned smap_andnot_wp:1;
d657a98e
ZX
211 };
212};
213
214struct kvm_mmu_page {
215 struct list_head link;
216 struct hlist_node hash_link;
217
218 /*
219 * The following two entries are used to key the shadow page in the
220 * hash table.
221 */
222 gfn_t gfn;
223 union kvm_mmu_page_role role;
224
225 u64 *spt;
226 /* hold the gfn of each spte inside spt */
227 gfn_t *gfns;
4731d4c7 228 bool unsync;
0571d366 229 int root_count; /* Currently serving as active root */
60c8aec6 230 unsigned int unsync_children;
67052b35 231 unsigned long parent_ptes; /* Reverse mapping for parent_pte */
f6f8adee
XG
232
233 /* The page is obsolete if mmu_valid_gen != kvm->arch.mmu_valid_gen. */
5304b8d3 234 unsigned long mmu_valid_gen;
f6f8adee 235
0074ff63 236 DECLARE_BITMAP(unsync_child_bitmap, 512);
c2a2ac2b
XG
237
238#ifdef CONFIG_X86_32
accaefe0
XG
239 /*
240 * Used out of the mmu-lock to avoid reading spte values while an
241 * update is in progress; see the comments in __get_spte_lockless().
242 */
c2a2ac2b
XG
243 int clear_spte_count;
244#endif
245
0cbf8e43 246 /* Number of writes since the last time traversal visited this page. */
a30f47cb 247 int write_flooding_count;
d657a98e
ZX
248};
249
1c08364c
AK
250struct kvm_pio_request {
251 unsigned long count;
1c08364c
AK
252 int in;
253 int port;
254 int size;
1c08364c
AK
255};
256
d657a98e
ZX
257/*
258 * x86 supports 3 paging modes (4-level 64-bit, 3-level 64-bit, and 2-level
259 * 32-bit). The kvm_mmu structure abstracts the details of the current mmu
260 * mode.
261 */
262struct kvm_mmu {
f43addd4 263 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long root);
5777ed34 264 unsigned long (*get_cr3)(struct kvm_vcpu *vcpu);
e4e517b4 265 u64 (*get_pdptr)(struct kvm_vcpu *vcpu, int index);
78b2c54a
XG
266 int (*page_fault)(struct kvm_vcpu *vcpu, gva_t gva, u32 err,
267 bool prefault);
6389ee94
AK
268 void (*inject_page_fault)(struct kvm_vcpu *vcpu,
269 struct x86_exception *fault);
1871c602 270 gpa_t (*gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t gva, u32 access,
ab9ae313 271 struct x86_exception *exception);
54987b7a
PB
272 gpa_t (*translate_gpa)(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
273 struct x86_exception *exception);
e8bc217a 274 int (*sync_page)(struct kvm_vcpu *vcpu,
a4a8e6f7 275 struct kvm_mmu_page *sp);
a7052897 276 void (*invlpg)(struct kvm_vcpu *vcpu, gva_t gva);
0f53b5b1 277 void (*update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
7c562522 278 u64 *spte, const void *pte);
d657a98e
ZX
279 hpa_t root_hpa;
280 int root_level;
281 int shadow_root_level;
a770f6f2 282 union kvm_mmu_page_role base_role;
c5a78f2b 283 bool direct_map;
d657a98e 284
97d64b78
AK
285 /*
286 * Bitmap; bit set = permission fault
287 * Byte index: page fault error code [4:1]
288 * Bit index: pte permissions in ACC_* format
289 */
290 u8 permissions[16];
291
d657a98e 292 u64 *pae_root;
81407ca5 293 u64 *lm_root;
82725b20 294 u64 rsvd_bits_mask[2][4];
25d92081 295 u64 bad_mt_xwr;
ff03a073 296
6fd01b71
AK
297 /*
298 * Bitmap: bit set = last pte in walk
299 * index[0:1]: level (zero-based)
300 * index[2]: pte.ps
301 */
302 u8 last_pte_bitmap;
303
2d48a985
JR
304 bool nx;
305
ff03a073 306 u64 pdptrs[4]; /* pae */
d657a98e
ZX
307};
308
f5132b01
GN
309enum pmc_type {
310 KVM_PMC_GP = 0,
311 KVM_PMC_FIXED,
312};
313
314struct kvm_pmc {
315 enum pmc_type type;
316 u8 idx;
317 u64 counter;
318 u64 eventsel;
319 struct perf_event *perf_event;
320 struct kvm_vcpu *vcpu;
321};
322
323struct kvm_pmu {
324 unsigned nr_arch_gp_counters;
325 unsigned nr_arch_fixed_counters;
326 unsigned available_event_types;
327 u64 fixed_ctr_ctrl;
328 u64 global_ctrl;
329 u64 global_status;
330 u64 global_ovf_ctrl;
331 u64 counter_bitmask[2];
332 u64 global_ctrl_mask;
103af0a9 333 u64 reserved_bits;
f5132b01 334 u8 version;
15c7ad51
RR
335 struct kvm_pmc gp_counters[INTEL_PMC_MAX_GENERIC];
336 struct kvm_pmc fixed_counters[INTEL_PMC_MAX_FIXED];
f5132b01
GN
337 struct irq_work irq_work;
338 u64 reprogram_pmi;
339};
340
360b948d
PB
341enum {
342 KVM_DEBUGREG_BP_ENABLED = 1,
c77fb5fe 343 KVM_DEBUGREG_WONT_EXIT = 2,
ae561ede 344 KVM_DEBUGREG_RELOAD = 4,
360b948d
PB
345};
346
ad312c7c 347struct kvm_vcpu_arch {
5fdbf976
MT
348 /*
349 * rip and regs accesses must go through
350 * kvm_{register,rip}_{read,write} functions.
351 */
352 unsigned long regs[NR_VCPU_REGS];
353 u32 regs_avail;
354 u32 regs_dirty;
34c16eec
ZX
355
356 unsigned long cr0;
e8467fda 357 unsigned long cr0_guest_owned_bits;
34c16eec
ZX
358 unsigned long cr2;
359 unsigned long cr3;
360 unsigned long cr4;
fc78f519 361 unsigned long cr4_guest_owned_bits;
34c16eec 362 unsigned long cr8;
1371d904 363 u32 hflags;
f6801dff 364 u64 efer;
34c16eec
ZX
365 u64 apic_base;
366 struct kvm_lapic *apic; /* kernel irqchip context */
41383771 367 unsigned long apic_attention;
e1035715 368 int32_t apic_arb_prio;
34c16eec 369 int mp_state;
34c16eec 370 u64 ia32_misc_enable_msr;
b209749f 371 bool tpr_access_reporting;
20300099 372 u64 ia32_xss;
34c16eec 373
14dfe855
JR
374 /*
375 * Paging state of the vcpu
376 *
377 * If the vcpu runs in guest mode with two level paging this still saves
378 * the paging mode of the l1 guest. This context is always used to
379 * handle faults.
380 */
34c16eec 381 struct kvm_mmu mmu;
8df25a32 382
6539e738
JR
383 /*
384 * Paging state of an L2 guest (used for nested npt)
385 *
386 * This context will save all necessary information to walk page tables
387 * of the an L2 guest. This context is only initialized for page table
388 * walking and not for faulting since we never handle l2 page faults on
389 * the host.
390 */
391 struct kvm_mmu nested_mmu;
392
14dfe855
JR
393 /*
394 * Pointer to the mmu context currently used for
395 * gva_to_gpa translations.
396 */
397 struct kvm_mmu *walk_mmu;
398
53c07b18 399 struct kvm_mmu_memory_cache mmu_pte_list_desc_cache;
34c16eec
ZX
400 struct kvm_mmu_memory_cache mmu_page_cache;
401 struct kvm_mmu_memory_cache mmu_page_header_cache;
402
98918833 403 struct fpu guest_fpu;
c447e76b 404 bool eager_fpu;
2acf923e 405 u64 xcr0;
d7876f1b 406 u64 guest_supported_xcr0;
4344ee98 407 u32 guest_xstate_size;
34c16eec 408
34c16eec
ZX
409 struct kvm_pio_request pio;
410 void *pio_data;
411
66fd3f7f
GN
412 u8 event_exit_inst_len;
413
298101da
AK
414 struct kvm_queued_exception {
415 bool pending;
416 bool has_error_code;
ce7ddec4 417 bool reinject;
298101da
AK
418 u8 nr;
419 u32 error_code;
420 } exception;
421
937a7eae
AK
422 struct kvm_queued_interrupt {
423 bool pending;
66fd3f7f 424 bool soft;
937a7eae
AK
425 u8 nr;
426 } interrupt;
427
34c16eec
ZX
428 int halt_request; /* real mode on Intel only */
429
430 int cpuid_nent;
07716717 431 struct kvm_cpuid_entry2 cpuid_entries[KVM_MAX_CPUID_ENTRIES];
5a4f55cd
EK
432
433 int maxphyaddr;
434
34c16eec
ZX
435 /* emulate context */
436
437 struct x86_emulate_ctxt emulate_ctxt;
7ae441ea
GN
438 bool emulate_regs_need_sync_to_vcpu;
439 bool emulate_regs_need_sync_from_vcpu;
716d51ab 440 int (*complete_userspace_io)(struct kvm_vcpu *vcpu);
18068523
GOC
441
442 gpa_t time;
50d0a0f9 443 struct pvclock_vcpu_time_info hv_clock;
e48672fa 444 unsigned int hw_tsc_khz;
0b79459b
AH
445 struct gfn_to_hva_cache pv_time;
446 bool pv_time_enabled;
51d59c6b
MT
447 /* set guest stopped flag in pvclock flags field */
448 bool pvclock_set_guest_stopped_request;
c9aaa895
GC
449
450 struct {
451 u64 msr_val;
452 u64 last_steal;
453 u64 accum_steal;
454 struct gfn_to_hva_cache stime;
455 struct kvm_steal_time steal;
456 } st;
457
1d5f066e 458 u64 last_guest_tsc;
6f526ec5 459 u64 last_host_tsc;
0dd6a6ed 460 u64 tsc_offset_adjustment;
e26101b1
ZA
461 u64 this_tsc_nsec;
462 u64 this_tsc_write;
0d3da0d2 463 u64 this_tsc_generation;
c285545f 464 bool tsc_catchup;
cc578287
ZA
465 bool tsc_always_catchup;
466 s8 virtual_tsc_shift;
467 u32 virtual_tsc_mult;
468 u32 virtual_tsc_khz;
ba904635 469 s64 ia32_tsc_adjust_msr;
3419ffc8 470
7460fb4a
AK
471 atomic_t nmi_queued; /* unprocessed asynchronous NMIs */
472 unsigned nmi_pending; /* NMI queued after currently running handler */
473 bool nmi_injected; /* Trying to inject an NMI this entry */
9ba075a6 474
0bed3b56 475 struct mtrr_state_type mtrr_state;
7cb060a9 476 u64 pat;
42dbaa5a 477
360b948d 478 unsigned switch_db_regs;
42dbaa5a
JK
479 unsigned long db[KVM_NR_DB_REGS];
480 unsigned long dr6;
481 unsigned long dr7;
482 unsigned long eff_db[KVM_NR_DB_REGS];
c8639010 483 unsigned long guest_debug_dr7;
890ca9ae
HY
484
485 u64 mcg_cap;
486 u64 mcg_status;
487 u64 mcg_ctl;
488 u64 *mce_banks;
94fe45da 489
bebb106a
XG
490 /* Cache MMIO info */
491 u64 mmio_gva;
492 unsigned access;
493 gfn_t mmio_gfn;
56f17dd3 494 u64 mmio_gen;
bebb106a 495
f5132b01
GN
496 struct kvm_pmu pmu;
497
94fe45da 498 /* used for guest single stepping over the given code position */
94fe45da 499 unsigned long singlestep_rip;
f92653ee 500
10388a07
GN
501 /* fields used by HYPER-V emulation */
502 u64 hv_vapic;
f5f48ee1
SY
503
504 cpumask_var_t wbinvd_dirty_mask;
af585b92 505
1cb3f3ae
XG
506 unsigned long last_retry_eip;
507 unsigned long last_retry_addr;
508
af585b92
GN
509 struct {
510 bool halted;
511 gfn_t gfns[roundup_pow_of_two(ASYNC_PF_PER_VCPU)];
344d9588
GN
512 struct gfn_to_hva_cache data;
513 u64 msr_val;
7c90705b 514 u32 id;
6adba527 515 bool send_user_only;
af585b92 516 } apf;
2b036c6b
BO
517
518 /* OSVW MSRs (AMD only) */
519 struct {
520 u64 length;
521 u64 status;
522 } osvw;
ae7a2a3f
MT
523
524 struct {
525 u64 msr_val;
526 struct gfn_to_hva_cache data;
527 } pv_eoi;
93c05d3e
XG
528
529 /*
530 * Indicate whether the access faults on its page table in guest
531 * which is set when fix page fault and used to detect unhandeable
532 * instruction.
533 */
534 bool write_fault_to_shadow_pgtable;
25d92081
YZ
535
536 /* set at EPT violation at this point */
537 unsigned long exit_qualification;
6aef266c
SV
538
539 /* pv related host specific info */
540 struct {
541 bool pv_unhalted;
542 } pv;
34c16eec
ZX
543};
544
db3fe4eb 545struct kvm_lpage_info {
db3fe4eb
TY
546 int write_count;
547};
548
549struct kvm_arch_memory_slot {
d89cc617 550 unsigned long *rmap[KVM_NR_PAGE_SIZES];
db3fe4eb
TY
551 struct kvm_lpage_info *lpage_info[KVM_NR_PAGE_SIZES - 1];
552};
553
3548a259
RK
554/*
555 * We use as the mode the number of bits allocated in the LDR for the
556 * logical processor ID. It happens that these are all powers of two.
557 * This makes it is very easy to detect cases where the APICs are
558 * configured for multiple modes; in that case, we cannot use the map and
559 * hence cannot use kvm_irq_delivery_to_apic_fast either.
560 */
561#define KVM_APIC_MODE_XAPIC_CLUSTER 4
562#define KVM_APIC_MODE_XAPIC_FLAT 8
563#define KVM_APIC_MODE_X2APIC 16
564
1e08ec4a
GN
565struct kvm_apic_map {
566 struct rcu_head rcu;
3548a259 567 u8 mode;
1e08ec4a
GN
568 struct kvm_lapic *phys_map[256];
569 /* first index is cluster id second is cpu id in a cluster */
570 struct kvm_lapic *logical_map[16][16];
571};
572
fef9cce0 573struct kvm_arch {
49d5ca26 574 unsigned int n_used_mmu_pages;
f05e70ac 575 unsigned int n_requested_mmu_pages;
39de71ec 576 unsigned int n_max_mmu_pages;
332b207d 577 unsigned int indirect_shadow_pages;
5304b8d3 578 unsigned long mmu_valid_gen;
f05e70ac
ZX
579 struct hlist_head mmu_page_hash[KVM_NUM_MMU_PAGES];
580 /*
581 * Hash table of struct kvm_mmu_page.
582 */
583 struct list_head active_mmu_pages;
365c8868
XG
584 struct list_head zapped_obsolete_pages;
585
4d5c5d0f 586 struct list_head assigned_dev_head;
19de40a8 587 struct iommu_domain *iommu_domain;
d96eb2c6 588 bool iommu_noncoherent;
e0f0bbc5
AW
589#define __KVM_HAVE_ARCH_NONCOHERENT_DMA
590 atomic_t noncoherent_dma_count;
d7deeeb0
ZX
591 struct kvm_pic *vpic;
592 struct kvm_ioapic *vioapic;
7837699f 593 struct kvm_pit *vpit;
cc6e462c 594 int vapics_in_nmi_mode;
1e08ec4a
GN
595 struct mutex apic_map_lock;
596 struct kvm_apic_map *apic_map;
bfc6d222 597
bfc6d222 598 unsigned int tss_addr;
c24ae0dc 599 bool apic_access_page_done;
18068523
GOC
600
601 gpa_t wall_clock;
b7ebfb05 602
b7ebfb05 603 bool ept_identity_pagetable_done;
b927a3ce 604 gpa_t ept_identity_map_addr;
5550af4d
SY
605
606 unsigned long irq_sources_bitmap;
afbcf7ab 607 s64 kvmclock_offset;
038f8c11 608 raw_spinlock_t tsc_write_lock;
f38e098f 609 u64 last_tsc_nsec;
f38e098f 610 u64 last_tsc_write;
5d3cb0f6 611 u32 last_tsc_khz;
e26101b1
ZA
612 u64 cur_tsc_nsec;
613 u64 cur_tsc_write;
614 u64 cur_tsc_offset;
0d3da0d2 615 u64 cur_tsc_generation;
b48aa97e 616 int nr_vcpus_matched_tsc;
ffde22ac 617
d828199e
MT
618 spinlock_t pvclock_gtod_sync_lock;
619 bool use_master_clock;
620 u64 master_kernel_ns;
621 cycle_t master_cycle_now;
7e44e449 622 struct delayed_work kvmclock_update_work;
332967a3 623 struct delayed_work kvmclock_sync_work;
d828199e 624
ffde22ac 625 struct kvm_xen_hvm_config xen_hvm_config;
55cd8e5a 626
6ef768fa
PB
627 /* reads protected by irq_srcu, writes by irq_lock */
628 struct hlist_head mask_notifier_list;
629
55cd8e5a
GN
630 /* fields used by HYPER-V emulation */
631 u64 hv_guest_os_id;
632 u64 hv_hypercall;
e984097b 633 u64 hv_tsc_page;
b034cf01
XG
634
635 #ifdef CONFIG_KVM_MMU_AUDIT
636 int audit_point;
637 #endif
54750f2c
MT
638
639 bool boot_vcpu_runs_old_kvmclock;
90de4a18
NA
640
641 u64 disabled_quirks;
d69fb81f
ZX
642};
643
0711456c
ZX
644struct kvm_vm_stat {
645 u32 mmu_shadow_zapped;
646 u32 mmu_pte_write;
647 u32 mmu_pte_updated;
648 u32 mmu_pde_zapped;
649 u32 mmu_flooded;
650 u32 mmu_recycled;
dfc5aa00 651 u32 mmu_cache_miss;
4731d4c7 652 u32 mmu_unsync;
0711456c 653 u32 remote_tlb_flush;
05da4558 654 u32 lpages;
0711456c
ZX
655};
656
77b4c255
ZX
657struct kvm_vcpu_stat {
658 u32 pf_fixed;
659 u32 pf_guest;
660 u32 tlb_flush;
661 u32 invlpg;
662
663 u32 exits;
664 u32 io_exits;
665 u32 mmio_exits;
666 u32 signal_exits;
667 u32 irq_window_exits;
f08864b4 668 u32 nmi_window_exits;
77b4c255 669 u32 halt_exits;
f7819512 670 u32 halt_successful_poll;
77b4c255
ZX
671 u32 halt_wakeup;
672 u32 request_irq_exits;
673 u32 irq_exits;
674 u32 host_state_reload;
675 u32 efer_reload;
676 u32 fpu_reload;
677 u32 insn_emulation;
678 u32 insn_emulation_fail;
f11c3a8d 679 u32 hypercalls;
fa89a817 680 u32 irq_injections;
c4abb7c9 681 u32 nmi_injections;
77b4c255 682};
ad312c7c 683
8a76d7f2
JR
684struct x86_instruction_info;
685
8fe8ab46
WA
686struct msr_data {
687 bool host_initiated;
688 u32 index;
689 u64 data;
690};
691
cb5281a5
PB
692struct kvm_lapic_irq {
693 u32 vector;
b7cb2231
PB
694 u16 delivery_mode;
695 u16 dest_mode;
696 bool level;
697 u16 trig_mode;
cb5281a5
PB
698 u32 shorthand;
699 u32 dest_id;
93bbf0b8 700 bool msi_redir_hint;
cb5281a5
PB
701};
702
ea4a5ff8
ZX
703struct kvm_x86_ops {
704 int (*cpu_has_kvm_support)(void); /* __init */
705 int (*disabled_by_bios)(void); /* __init */
13a34e06
RK
706 int (*hardware_enable)(void);
707 void (*hardware_disable)(void);
ea4a5ff8
ZX
708 void (*check_processor_compatibility)(void *rtn);
709 int (*hardware_setup)(void); /* __init */
710 void (*hardware_unsetup)(void); /* __exit */
774ead3a 711 bool (*cpu_has_accelerated_tpr)(void);
0e851880 712 void (*cpuid_update)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
713
714 /* Create, but do not attach this VCPU */
715 struct kvm_vcpu *(*vcpu_create)(struct kvm *kvm, unsigned id);
716 void (*vcpu_free)(struct kvm_vcpu *vcpu);
d28bc9dd 717 void (*vcpu_reset)(struct kvm_vcpu *vcpu, bool init_event);
ea4a5ff8
ZX
718
719 void (*prepare_guest_switch)(struct kvm_vcpu *vcpu);
720 void (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
721 void (*vcpu_put)(struct kvm_vcpu *vcpu);
ea4a5ff8 722
c8639010 723 void (*update_db_bp_intercept)(struct kvm_vcpu *vcpu);
609e36d3 724 int (*get_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 725 int (*set_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
ea4a5ff8
ZX
726 u64 (*get_segment_base)(struct kvm_vcpu *vcpu, int seg);
727 void (*get_segment)(struct kvm_vcpu *vcpu,
728 struct kvm_segment *var, int seg);
2e4d2653 729 int (*get_cpl)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
730 void (*set_segment)(struct kvm_vcpu *vcpu,
731 struct kvm_segment *var, int seg);
732 void (*get_cs_db_l_bits)(struct kvm_vcpu *vcpu, int *db, int *l);
e8467fda 733 void (*decache_cr0_guest_bits)(struct kvm_vcpu *vcpu);
aff48baa 734 void (*decache_cr3)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
735 void (*decache_cr4_guest_bits)(struct kvm_vcpu *vcpu);
736 void (*set_cr0)(struct kvm_vcpu *vcpu, unsigned long cr0);
737 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
5e1746d6 738 int (*set_cr4)(struct kvm_vcpu *vcpu, unsigned long cr4);
ea4a5ff8 739 void (*set_efer)(struct kvm_vcpu *vcpu, u64 efer);
89a27f4d
GN
740 void (*get_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
741 void (*set_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
742 void (*get_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
743 void (*set_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
73aaf249
JK
744 u64 (*get_dr6)(struct kvm_vcpu *vcpu);
745 void (*set_dr6)(struct kvm_vcpu *vcpu, unsigned long value);
c77fb5fe 746 void (*sync_dirty_debug_regs)(struct kvm_vcpu *vcpu);
020df079 747 void (*set_dr7)(struct kvm_vcpu *vcpu, unsigned long value);
5fdbf976 748 void (*cache_reg)(struct kvm_vcpu *vcpu, enum kvm_reg reg);
ea4a5ff8
ZX
749 unsigned long (*get_rflags)(struct kvm_vcpu *vcpu);
750 void (*set_rflags)(struct kvm_vcpu *vcpu, unsigned long rflags);
0fdd74f7 751 void (*fpu_activate)(struct kvm_vcpu *vcpu);
02daab21 752 void (*fpu_deactivate)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
753
754 void (*tlb_flush)(struct kvm_vcpu *vcpu);
ea4a5ff8 755
851ba692
AK
756 void (*run)(struct kvm_vcpu *vcpu);
757 int (*handle_exit)(struct kvm_vcpu *vcpu);
ea4a5ff8 758 void (*skip_emulated_instruction)(struct kvm_vcpu *vcpu);
2809f5d2 759 void (*set_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
37ccdcbe 760 u32 (*get_interrupt_shadow)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
761 void (*patch_hypercall)(struct kvm_vcpu *vcpu,
762 unsigned char *hypercall_addr);
66fd3f7f 763 void (*set_irq)(struct kvm_vcpu *vcpu);
95ba8273 764 void (*set_nmi)(struct kvm_vcpu *vcpu);
298101da 765 void (*queue_exception)(struct kvm_vcpu *vcpu, unsigned nr,
ce7ddec4
JR
766 bool has_error_code, u32 error_code,
767 bool reinject);
b463a6f7 768 void (*cancel_injection)(struct kvm_vcpu *vcpu);
78646121 769 int (*interrupt_allowed)(struct kvm_vcpu *vcpu);
95ba8273 770 int (*nmi_allowed)(struct kvm_vcpu *vcpu);
3cfc3092
JK
771 bool (*get_nmi_mask)(struct kvm_vcpu *vcpu);
772 void (*set_nmi_mask)(struct kvm_vcpu *vcpu, bool masked);
c9a7953f
JK
773 void (*enable_nmi_window)(struct kvm_vcpu *vcpu);
774 void (*enable_irq_window)(struct kvm_vcpu *vcpu);
95ba8273 775 void (*update_cr8_intercept)(struct kvm_vcpu *vcpu, int tpr, int irr);
c7c9c56c
YZ
776 int (*vm_has_apicv)(struct kvm *kvm);
777 void (*hwapic_irr_update)(struct kvm_vcpu *vcpu, int max_irr);
778 void (*hwapic_isr_update)(struct kvm *kvm, int isr);
779 void (*load_eoi_exitmap)(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap);
8d14695f 780 void (*set_virtual_x2apic_mode)(struct kvm_vcpu *vcpu, bool set);
4256f43f 781 void (*set_apic_access_page_addr)(struct kvm_vcpu *vcpu, hpa_t hpa);
a20ed54d
YZ
782 void (*deliver_posted_interrupt)(struct kvm_vcpu *vcpu, int vector);
783 void (*sync_pir_to_irr)(struct kvm_vcpu *vcpu);
ea4a5ff8 784 int (*set_tss_addr)(struct kvm *kvm, unsigned int addr);
67253af5 785 int (*get_tdp_level)(void);
4b12f0de 786 u64 (*get_mt_mask)(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio);
17cc3935 787 int (*get_lpage_level)(void);
4e47c7a6 788 bool (*rdtscp_supported)(void);
ad756a16 789 bool (*invpcid_supported)(void);
f1e2b260 790 void (*adjust_tsc_offset)(struct kvm_vcpu *vcpu, s64 adjustment, bool host);
344f414f 791
1c97f0a0
JR
792 void (*set_tdp_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
793
d4330ef2
JR
794 void (*set_supported_cpuid)(u32 func, struct kvm_cpuid_entry2 *entry);
795
f5f48ee1
SY
796 bool (*has_wbinvd_exit)(void);
797
cc578287 798 void (*set_tsc_khz)(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale);
ba904635 799 u64 (*read_tsc_offset)(struct kvm_vcpu *vcpu);
99e3e30a
ZA
800 void (*write_tsc_offset)(struct kvm_vcpu *vcpu, u64 offset);
801
857e4099 802 u64 (*compute_tsc_offset)(struct kvm_vcpu *vcpu, u64 target_tsc);
886b470c 803 u64 (*read_l1_tsc)(struct kvm_vcpu *vcpu, u64 host_tsc);
857e4099 804
586f9607 805 void (*get_exit_info)(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2);
8a76d7f2
JR
806
807 int (*check_intercept)(struct kvm_vcpu *vcpu,
808 struct x86_instruction_info *info,
809 enum x86_intercept_stage stage);
a547c6db 810 void (*handle_external_intr)(struct kvm_vcpu *vcpu);
da8999d3 811 bool (*mpx_supported)(void);
55412b2e 812 bool (*xsaves_supported)(void);
b6b8a145
JK
813
814 int (*check_nested_events)(struct kvm_vcpu *vcpu, bool external_intr);
ae97a3b8
RK
815
816 void (*sched_in)(struct kvm_vcpu *kvm, int cpu);
88178fd4
KH
817
818 /*
819 * Arch-specific dirty logging hooks. These hooks are only supposed to
820 * be valid if the specific arch has hardware-accelerated dirty logging
821 * mechanism. Currently only for PML on VMX.
822 *
823 * - slot_enable_log_dirty:
824 * called when enabling log dirty mode for the slot.
825 * - slot_disable_log_dirty:
826 * called when disabling log dirty mode for the slot.
827 * also called when slot is created with log dirty disabled.
828 * - flush_log_dirty:
829 * called before reporting dirty_bitmap to userspace.
830 * - enable_log_dirty_pt_masked:
831 * called when reenabling log dirty for the GFNs in the mask after
832 * corresponding bits are cleared in slot->dirty_bitmap.
833 */
834 void (*slot_enable_log_dirty)(struct kvm *kvm,
835 struct kvm_memory_slot *slot);
836 void (*slot_disable_log_dirty)(struct kvm *kvm,
837 struct kvm_memory_slot *slot);
838 void (*flush_log_dirty)(struct kvm *kvm);
839 void (*enable_log_dirty_pt_masked)(struct kvm *kvm,
840 struct kvm_memory_slot *slot,
841 gfn_t offset, unsigned long mask);
ea4a5ff8
ZX
842};
843
af585b92 844struct kvm_arch_async_pf {
7c90705b 845 u32 token;
af585b92 846 gfn_t gfn;
fb67e14f 847 unsigned long cr3;
c4806acd 848 bool direct_map;
af585b92
GN
849};
850
97896d04
ZX
851extern struct kvm_x86_ops *kvm_x86_ops;
852
f1e2b260
MT
853static inline void adjust_tsc_offset_guest(struct kvm_vcpu *vcpu,
854 s64 adjustment)
855{
856 kvm_x86_ops->adjust_tsc_offset(vcpu, adjustment, false);
857}
858
859static inline void adjust_tsc_offset_host(struct kvm_vcpu *vcpu, s64 adjustment)
860{
861 kvm_x86_ops->adjust_tsc_offset(vcpu, adjustment, true);
862}
863
54f1585a
ZX
864int kvm_mmu_module_init(void);
865void kvm_mmu_module_exit(void);
866
867void kvm_mmu_destroy(struct kvm_vcpu *vcpu);
868int kvm_mmu_create(struct kvm_vcpu *vcpu);
8a3c1a33 869void kvm_mmu_setup(struct kvm_vcpu *vcpu);
7b52345e 870void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
4b12f0de 871 u64 dirty_mask, u64 nx_mask, u64 x_mask);
54f1585a 872
8a3c1a33 873void kvm_mmu_reset_context(struct kvm_vcpu *vcpu);
1c91cad4
KH
874void kvm_mmu_slot_remove_write_access(struct kvm *kvm,
875 struct kvm_memory_slot *memslot);
3ea3b7fa 876void kvm_mmu_zap_collapsible_sptes(struct kvm *kvm,
f36f3f28 877 const struct kvm_memory_slot *memslot);
f4b4b180
KH
878void kvm_mmu_slot_leaf_clear_dirty(struct kvm *kvm,
879 struct kvm_memory_slot *memslot);
880void kvm_mmu_slot_largepage_remove_write_access(struct kvm *kvm,
881 struct kvm_memory_slot *memslot);
882void kvm_mmu_slot_set_dirty(struct kvm *kvm,
883 struct kvm_memory_slot *memslot);
884void kvm_mmu_clear_dirty_pt_masked(struct kvm *kvm,
885 struct kvm_memory_slot *slot,
886 gfn_t gfn_offset, unsigned long mask);
54f1585a 887void kvm_mmu_zap_all(struct kvm *kvm);
f8f55942 888void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm);
3ad82a7e 889unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm);
54f1585a
ZX
890void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages);
891
ff03a073 892int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3);
cc4b6871 893
3200f405 894int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
9f811285 895 const void *val, int bytes);
4b12f0de 896u8 kvm_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn);
2f333bcb 897
6ef768fa
PB
898struct kvm_irq_mask_notifier {
899 void (*func)(struct kvm_irq_mask_notifier *kimn, bool masked);
900 int irq;
901 struct hlist_node link;
902};
903
904void kvm_register_irq_mask_notifier(struct kvm *kvm, int irq,
905 struct kvm_irq_mask_notifier *kimn);
906void kvm_unregister_irq_mask_notifier(struct kvm *kvm, int irq,
907 struct kvm_irq_mask_notifier *kimn);
908void kvm_fire_mask_notifiers(struct kvm *kvm, unsigned irqchip, unsigned pin,
909 bool mask);
910
2f333bcb 911extern bool tdp_enabled;
9f811285 912
a3e06bbe
LJ
913u64 vcpu_tsc_khz(struct kvm_vcpu *vcpu);
914
92a1f12d
JR
915/* control of guest tsc rate supported? */
916extern bool kvm_has_tsc_control;
917/* minimum supported tsc_khz for guests */
918extern u32 kvm_min_guest_tsc_khz;
919/* maximum supported tsc_khz for guests */
920extern u32 kvm_max_guest_tsc_khz;
921
54f1585a 922enum emulation_result {
ac0a48c3
PB
923 EMULATE_DONE, /* no further processing */
924 EMULATE_USER_EXIT, /* kvm_run ready for userspace exit */
54f1585a
ZX
925 EMULATE_FAIL, /* can't emulate this instruction */
926};
927
571008da
SY
928#define EMULTYPE_NO_DECODE (1 << 0)
929#define EMULTYPE_TRAP_UD (1 << 1)
ba8afb6b 930#define EMULTYPE_SKIP (1 << 2)
1cb3f3ae 931#define EMULTYPE_RETRY (1 << 3)
991eebf9 932#define EMULTYPE_NO_REEXECUTE (1 << 4)
dc25e89e
AP
933int x86_emulate_instruction(struct kvm_vcpu *vcpu, unsigned long cr2,
934 int emulation_type, void *insn, int insn_len);
51d8b661
AP
935
936static inline int emulate_instruction(struct kvm_vcpu *vcpu,
937 int emulation_type)
938{
dc25e89e 939 return x86_emulate_instruction(vcpu, 0, emulation_type, NULL, 0);
51d8b661
AP
940}
941
f2b4b7dd 942void kvm_enable_efer_bits(u64);
384bb783 943bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer);
609e36d3 944int kvm_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 945int kvm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a
ZX
946
947struct x86_emulate_ctxt;
948
cf8f70bf 949int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size, unsigned short port);
54f1585a
ZX
950void kvm_emulate_cpuid(struct kvm_vcpu *vcpu);
951int kvm_emulate_halt(struct kvm_vcpu *vcpu);
5cb56059 952int kvm_vcpu_halt(struct kvm_vcpu *vcpu);
f5f48ee1 953int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu);
54f1585a 954
3e6e0aab 955void kvm_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg);
c697518a 956int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector, int seg);
2b4a273b 957void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector);
3e6e0aab 958
7f3d35fd
KW
959int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
960 int reason, bool has_error_code, u32 error_code);
37817f29 961
49a9b07e 962int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0);
2390218b 963int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
a83b29c6 964int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
eea1cff9 965int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8);
020df079
GN
966int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val);
967int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val);
2d3ad1f4
AK
968unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu);
969void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw);
54f1585a 970void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l);
2acf923e 971int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr);
54f1585a 972
609e36d3 973int kvm_get_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 974int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a 975
91586a3b
JK
976unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu);
977void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
022cd0e8 978bool kvm_rdpmc(struct kvm_vcpu *vcpu);
91586a3b 979
298101da
AK
980void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr);
981void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
ce7ddec4
JR
982void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr);
983void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
6389ee94 984void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
ec92fe44
JR
985int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
986 gfn_t gfn, void *data, int offset, int len,
987 u32 access);
0a79b009 988bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl);
16f8a6f9 989bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr);
298101da 990
1a577b72
MT
991static inline int __kvm_irq_line_state(unsigned long *irq_state,
992 int irq_source_id, int level)
993{
994 /* Logical OR for level trig interrupt */
995 if (level)
996 __set_bit(irq_source_id, irq_state);
997 else
998 __clear_bit(irq_source_id, irq_state);
999
1000 return !!(*irq_state);
1001}
1002
1003int kvm_pic_set_irq(struct kvm_pic *pic, int irq, int irq_source_id, int level);
1004void kvm_pic_clear_all(struct kvm_pic *pic, int irq_source_id);
3de42dc0 1005
3419ffc8
SY
1006void kvm_inject_nmi(struct kvm_vcpu *vcpu);
1007
d28bc9dd 1008int fx_init(struct kvm_vcpu *vcpu, bool init_event);
54f1585a 1009
54f1585a 1010void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
f57f2ef5 1011 const u8 *new, int bytes);
1cb3f3ae 1012int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn);
54f1585a
ZX
1013int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva);
1014void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu);
1015int kvm_mmu_load(struct kvm_vcpu *vcpu);
1016void kvm_mmu_unload(struct kvm_vcpu *vcpu);
0ba73cda 1017void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu);
54987b7a
PB
1018gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
1019 struct x86_exception *exception);
ab9ae313
AK
1020gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
1021 struct x86_exception *exception);
1022gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
1023 struct x86_exception *exception);
1024gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
1025 struct x86_exception *exception);
1026gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
1027 struct x86_exception *exception);
54f1585a
ZX
1028
1029int kvm_emulate_hypercall(struct kvm_vcpu *vcpu);
1030
dc25e89e
AP
1031int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t gva, u32 error_code,
1032 void *insn, int insn_len);
a7052897 1033void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva);
d8d173da 1034void kvm_mmu_new_cr3(struct kvm_vcpu *vcpu);
34c16eec 1035
18552672 1036void kvm_enable_tdp(void);
5f4cb662 1037void kvm_disable_tdp(void);
18552672 1038
54987b7a
PB
1039static inline gpa_t translate_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
1040 struct x86_exception *exception)
e459e322
XG
1041{
1042 return gpa;
1043}
1044
ec6d273d
ZX
1045static inline struct kvm_mmu_page *page_header(hpa_t shadow_page)
1046{
1047 struct page *page = pfn_to_page(shadow_page >> PAGE_SHIFT);
1048
1049 return (struct kvm_mmu_page *)page_private(page);
1050}
1051
d6e88aec 1052static inline u16 kvm_read_ldt(void)
ec6d273d
ZX
1053{
1054 u16 ldt;
1055 asm("sldt %0" : "=g"(ldt));
1056 return ldt;
1057}
1058
d6e88aec 1059static inline void kvm_load_ldt(u16 sel)
ec6d273d
ZX
1060{
1061 asm("lldt %0" : : "rm"(sel));
1062}
ec6d273d 1063
ec6d273d
ZX
1064#ifdef CONFIG_X86_64
1065static inline unsigned long read_msr(unsigned long msr)
1066{
1067 u64 value;
1068
1069 rdmsrl(msr, value);
1070 return value;
1071}
1072#endif
1073
ec6d273d
ZX
1074static inline u32 get_rdx_init_val(void)
1075{
1076 return 0x600; /* P6 family */
1077}
1078
c1a5d4f9
AK
1079static inline void kvm_inject_gp(struct kvm_vcpu *vcpu, u32 error_code)
1080{
1081 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
1082}
1083
854e8bb1
NA
1084static inline u64 get_canonical(u64 la)
1085{
1086 return ((int64_t)la << 16) >> 16;
1087}
1088
1089static inline bool is_noncanonical_address(u64 la)
1090{
1091#ifdef CONFIG_X86_64
1092 return get_canonical(la) != la;
1093#else
1094 return false;
1095#endif
1096}
1097
ec6d273d
ZX
1098#define TSS_IOPB_BASE_OFFSET 0x66
1099#define TSS_BASE_SIZE 0x68
1100#define TSS_IOPB_SIZE (65536 / 8)
1101#define TSS_REDIRECTION_SIZE (256 / 8)
7d76b4d3
JP
1102#define RMODE_TSS_SIZE \
1103 (TSS_BASE_SIZE + TSS_REDIRECTION_SIZE + TSS_IOPB_SIZE + 1)
53e0aa7b 1104
37817f29
IE
1105enum {
1106 TASK_SWITCH_CALL = 0,
1107 TASK_SWITCH_IRET = 1,
1108 TASK_SWITCH_JMP = 2,
1109 TASK_SWITCH_GATE = 3,
1110};
1111
1371d904 1112#define HF_GIF_MASK (1 << 0)
3d6368ef
AG
1113#define HF_HIF_MASK (1 << 1)
1114#define HF_VINTR_MASK (1 << 2)
95ba8273 1115#define HF_NMI_MASK (1 << 3)
44c11430 1116#define HF_IRET_MASK (1 << 4)
ec9e60b2 1117#define HF_GUEST_MASK (1 << 5) /* VCPU is in guest-mode */
1371d904 1118
4ecac3fd
AK
1119/*
1120 * Hardware virtualization extension instructions may fault if a
1121 * reboot turns off virtualization while processes are running.
1122 * Trap the fault and ignore the instruction if that happens.
1123 */
b7c4145b 1124asmlinkage void kvm_spurious_fault(void);
4ecac3fd 1125
5e520e62 1126#define ____kvm_handle_fault_on_reboot(insn, cleanup_insn) \
4ecac3fd 1127 "666: " insn "\n\t" \
b7c4145b 1128 "668: \n\t" \
18b13e54 1129 ".pushsection .fixup, \"ax\" \n" \
4ecac3fd 1130 "667: \n\t" \
5e520e62 1131 cleanup_insn "\n\t" \
b7c4145b
AK
1132 "cmpb $0, kvm_rebooting \n\t" \
1133 "jne 668b \n\t" \
8ceed347 1134 __ASM_SIZE(push) " $666b \n\t" \
b7c4145b 1135 "call kvm_spurious_fault \n\t" \
4ecac3fd 1136 ".popsection \n\t" \
3ee89722 1137 _ASM_EXTABLE(666b, 667b)
4ecac3fd 1138
5e520e62
AK
1139#define __kvm_handle_fault_on_reboot(insn) \
1140 ____kvm_handle_fault_on_reboot(insn, "")
1141
e930bffe
AA
1142#define KVM_ARCH_WANT_MMU_NOTIFIER
1143int kvm_unmap_hva(struct kvm *kvm, unsigned long hva);
b3ae2096 1144int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end);
57128468 1145int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
8ee53820 1146int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
3da0dd43 1147void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
c7c9c56c 1148int kvm_cpu_has_injectable_intr(struct kvm_vcpu *v);
a1b37100
GN
1149int kvm_cpu_has_interrupt(struct kvm_vcpu *vcpu);
1150int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu);
0b71785d 1151int kvm_cpu_get_interrupt(struct kvm_vcpu *v);
d28bc9dd 1152void kvm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event);
4256f43f 1153void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu);
fe71557a
TC
1154void kvm_arch_mmu_notifier_invalidate_page(struct kvm *kvm,
1155 unsigned long address);
e930bffe 1156
18863bdd 1157void kvm_define_shared_msr(unsigned index, u32 msr);
8b3c3104 1158int kvm_set_shared_msr(unsigned index, u64 val, u64 mask);
18863bdd 1159
82b32774 1160unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu);
f92653ee
JK
1161bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip);
1162
af585b92
GN
1163void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
1164 struct kvm_async_pf *work);
1165void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
1166 struct kvm_async_pf *work);
56028d08
GN
1167void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu,
1168 struct kvm_async_pf *work);
7c90705b 1169bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu);
af585b92
GN
1170extern bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn);
1171
db8fcefa
AP
1172void kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err);
1173
f5132b01
GN
1174int kvm_is_in_guest(void);
1175
1176void kvm_pmu_init(struct kvm_vcpu *vcpu);
1177void kvm_pmu_destroy(struct kvm_vcpu *vcpu);
1178void kvm_pmu_reset(struct kvm_vcpu *vcpu);
1179void kvm_pmu_cpuid_update(struct kvm_vcpu *vcpu);
1180bool kvm_pmu_msr(struct kvm_vcpu *vcpu, u32 msr);
1181int kvm_pmu_get_msr(struct kvm_vcpu *vcpu, u32 msr, u64 *data);
afd80d85 1182int kvm_pmu_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info);
67f4d428 1183int kvm_pmu_check_pmc(struct kvm_vcpu *vcpu, unsigned pmc);
f5132b01
GN
1184int kvm_pmu_read_pmc(struct kvm_vcpu *vcpu, unsigned pmc, u64 *data);
1185void kvm_handle_pmu_event(struct kvm_vcpu *vcpu);
1186void kvm_deliver_pmi(struct kvm_vcpu *vcpu);
1187
1965aae3 1188#endif /* _ASM_X86_KVM_HOST_H */