]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - arch/x86/include/asm/kvm_host.h
KVM: X86: Provide a capability to disable HLT intercepts
[mirror_ubuntu-hirsute-kernel.git] / arch / x86 / include / asm / kvm_host.h
CommitLineData
a656c8ef 1/*
043405e1
CO
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This header defines architecture specific interfaces, x86 version
5 *
6 * This work is licensed under the terms of the GNU GPL, version 2. See
7 * the COPYING file in the top-level directory.
8 *
9 */
10
1965aae3
PA
11#ifndef _ASM_X86_KVM_HOST_H
12#define _ASM_X86_KVM_HOST_H
043405e1 13
34c16eec
ZX
14#include <linux/types.h>
15#include <linux/mm.h>
e930bffe 16#include <linux/mmu_notifier.h>
229456fc 17#include <linux/tracepoint.h>
f5f48ee1 18#include <linux/cpumask.h>
f5132b01 19#include <linux/irq_work.h>
34c16eec
ZX
20
21#include <linux/kvm.h>
22#include <linux/kvm_para.h>
edf88417 23#include <linux/kvm_types.h>
f5132b01 24#include <linux/perf_event.h>
d828199e
MT
25#include <linux/pvclock_gtod.h>
26#include <linux/clocksource.h>
87276880 27#include <linux/irqbypass.h>
5c919412 28#include <linux/hyperv.h>
34c16eec 29
7d669f50 30#include <asm/apic.h>
50d0a0f9 31#include <asm/pvclock-abi.h>
e01a1b57 32#include <asm/desc.h>
0bed3b56 33#include <asm/mtrr.h>
9962d032 34#include <asm/msr-index.h>
3ee89722 35#include <asm/asm.h>
21ebbeda 36#include <asm/kvm_page_track.h>
e01a1b57 37
682f732e 38#define KVM_MAX_VCPUS 288
757883de 39#define KVM_SOFT_MAX_VCPUS 240
af1bae54 40#define KVM_MAX_VCPU_ID 1023
1d4e7e3c 41#define KVM_USER_MEM_SLOTS 509
0743247f
AW
42/* memory slots that are not exposed to userspace */
43#define KVM_PRIVATE_MEM_SLOTS 3
bbacc0c1 44#define KVM_MEM_SLOTS_NUM (KVM_USER_MEM_SLOTS + KVM_PRIVATE_MEM_SLOTS)
93a5cef0 45
b401ee0b 46#define KVM_HALT_POLL_NS_DEFAULT 200000
69a9f69b 47
8175e5b7
AG
48#define KVM_IRQCHIP_NUM_PINS KVM_IOAPIC_NUM_PINS
49
2860c4b1 50/* x86-specific vcpu->requests bit members */
2387149e
AJ
51#define KVM_REQ_MIGRATE_TIMER KVM_ARCH_REQ(0)
52#define KVM_REQ_REPORT_TPR_ACCESS KVM_ARCH_REQ(1)
53#define KVM_REQ_TRIPLE_FAULT KVM_ARCH_REQ(2)
54#define KVM_REQ_MMU_SYNC KVM_ARCH_REQ(3)
55#define KVM_REQ_CLOCK_UPDATE KVM_ARCH_REQ(4)
56#define KVM_REQ_EVENT KVM_ARCH_REQ(6)
57#define KVM_REQ_APF_HALT KVM_ARCH_REQ(7)
58#define KVM_REQ_STEAL_UPDATE KVM_ARCH_REQ(8)
59#define KVM_REQ_NMI KVM_ARCH_REQ(9)
60#define KVM_REQ_PMU KVM_ARCH_REQ(10)
61#define KVM_REQ_PMI KVM_ARCH_REQ(11)
62#define KVM_REQ_SMI KVM_ARCH_REQ(12)
63#define KVM_REQ_MASTERCLOCK_UPDATE KVM_ARCH_REQ(13)
64#define KVM_REQ_MCLOCK_INPROGRESS \
65 KVM_ARCH_REQ_FLAGS(14, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
66#define KVM_REQ_SCAN_IOAPIC \
67 KVM_ARCH_REQ_FLAGS(15, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
68#define KVM_REQ_GLOBAL_CLOCK_UPDATE KVM_ARCH_REQ(16)
69#define KVM_REQ_APIC_PAGE_RELOAD \
70 KVM_ARCH_REQ_FLAGS(17, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
71#define KVM_REQ_HV_CRASH KVM_ARCH_REQ(18)
72#define KVM_REQ_IOAPIC_EOI_EXIT KVM_ARCH_REQ(19)
73#define KVM_REQ_HV_RESET KVM_ARCH_REQ(20)
74#define KVM_REQ_HV_EXIT KVM_ARCH_REQ(21)
75#define KVM_REQ_HV_STIMER KVM_ARCH_REQ(22)
2860c4b1 76
cfec82cb
JR
77#define CR0_RESERVED_BITS \
78 (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
79 | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
80 | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
81
cfaa790a 82#define CR3_PCID_INVD BIT_64(63)
cfec82cb
JR
83#define CR4_RESERVED_BITS \
84 (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
85 | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
ad756a16 86 | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR | X86_CR4_PCIDE \
afcbf13f 87 | X86_CR4_OSXSAVE | X86_CR4_SMEP | X86_CR4_FSGSBASE \
fd8cb433 88 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_VMXE \
ae3e61e1 89 | X86_CR4_SMAP | X86_CR4_PKE | X86_CR4_UMIP))
cfec82cb
JR
90
91#define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
92
93
cd6e8f87 94
cd6e8f87 95#define INVALID_PAGE (~(hpa_t)0)
dd180b3e
XG
96#define VALID_PAGE(x) ((x) != INVALID_PAGE)
97
cd6e8f87
ZX
98#define UNMAPPED_GVA (~(gpa_t)0)
99
ec04b260 100/* KVM Hugepage definitions for x86 */
04326caa 101#define KVM_NR_PAGE_SIZES 3
82855413
JR
102#define KVM_HPAGE_GFN_SHIFT(x) (((x) - 1) * 9)
103#define KVM_HPAGE_SHIFT(x) (PAGE_SHIFT + KVM_HPAGE_GFN_SHIFT(x))
ec04b260
JR
104#define KVM_HPAGE_SIZE(x) (1UL << KVM_HPAGE_SHIFT(x))
105#define KVM_HPAGE_MASK(x) (~(KVM_HPAGE_SIZE(x) - 1))
106#define KVM_PAGES_PER_HPAGE(x) (KVM_HPAGE_SIZE(x) / PAGE_SIZE)
05da4558 107
6d9d41e5
CD
108static inline gfn_t gfn_to_index(gfn_t gfn, gfn_t base_gfn, int level)
109{
110 /* KVM_HPAGE_GFN_SHIFT(PT_PAGE_TABLE_LEVEL) must be 0. */
111 return (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
112 (base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
113}
114
d657a98e
ZX
115#define KVM_PERMILLE_MMU_PAGES 20
116#define KVM_MIN_ALLOC_MMU_PAGES 64
114df303 117#define KVM_MMU_HASH_SHIFT 12
1ae0a13d 118#define KVM_NUM_MMU_PAGES (1 << KVM_MMU_HASH_SHIFT)
d657a98e
ZX
119#define KVM_MIN_FREE_MMU_PAGES 5
120#define KVM_REFILL_PAGES 25
73c1160c 121#define KVM_MAX_CPUID_ENTRIES 80
0bed3b56 122#define KVM_NR_FIXED_MTRR_REGION 88
0d234daf 123#define KVM_NR_VAR_MTRR 8
d657a98e 124
af585b92
GN
125#define ASYNC_PF_PER_VCPU 64
126
5fdbf976 127enum kvm_reg {
2b3ccfa0
ZX
128 VCPU_REGS_RAX = 0,
129 VCPU_REGS_RCX = 1,
130 VCPU_REGS_RDX = 2,
131 VCPU_REGS_RBX = 3,
132 VCPU_REGS_RSP = 4,
133 VCPU_REGS_RBP = 5,
134 VCPU_REGS_RSI = 6,
135 VCPU_REGS_RDI = 7,
136#ifdef CONFIG_X86_64
137 VCPU_REGS_R8 = 8,
138 VCPU_REGS_R9 = 9,
139 VCPU_REGS_R10 = 10,
140 VCPU_REGS_R11 = 11,
141 VCPU_REGS_R12 = 12,
142 VCPU_REGS_R13 = 13,
143 VCPU_REGS_R14 = 14,
144 VCPU_REGS_R15 = 15,
145#endif
5fdbf976 146 VCPU_REGS_RIP,
2b3ccfa0
ZX
147 NR_VCPU_REGS
148};
149
6de4f3ad
AK
150enum kvm_reg_ex {
151 VCPU_EXREG_PDPTR = NR_VCPU_REGS,
aff48baa 152 VCPU_EXREG_CR3,
6de12732 153 VCPU_EXREG_RFLAGS,
2fb92db1 154 VCPU_EXREG_SEGMENTS,
6de4f3ad
AK
155};
156
2b3ccfa0 157enum {
81609e3e 158 VCPU_SREG_ES,
2b3ccfa0 159 VCPU_SREG_CS,
81609e3e 160 VCPU_SREG_SS,
2b3ccfa0 161 VCPU_SREG_DS,
2b3ccfa0
ZX
162 VCPU_SREG_FS,
163 VCPU_SREG_GS,
2b3ccfa0
ZX
164 VCPU_SREG_TR,
165 VCPU_SREG_LDTR,
166};
167
56e82318 168#include <asm/kvm_emulate.h>
2b3ccfa0 169
d657a98e
ZX
170#define KVM_NR_MEM_OBJS 40
171
42dbaa5a
JK
172#define KVM_NR_DB_REGS 4
173
174#define DR6_BD (1 << 13)
175#define DR6_BS (1 << 14)
6f43ed01
NA
176#define DR6_RTM (1 << 16)
177#define DR6_FIXED_1 0xfffe0ff0
178#define DR6_INIT 0xffff0ff0
179#define DR6_VOLATILE 0x0001e00f
42dbaa5a
JK
180
181#define DR7_BP_EN_MASK 0x000000ff
182#define DR7_GE (1 << 9)
183#define DR7_GD (1 << 13)
184#define DR7_FIXED_1 0x00000400
6f43ed01 185#define DR7_VOLATILE 0xffff2bff
42dbaa5a 186
c205fb7d
NA
187#define PFERR_PRESENT_BIT 0
188#define PFERR_WRITE_BIT 1
189#define PFERR_USER_BIT 2
190#define PFERR_RSVD_BIT 3
191#define PFERR_FETCH_BIT 4
be94f6b7 192#define PFERR_PK_BIT 5
14727754
TL
193#define PFERR_GUEST_FINAL_BIT 32
194#define PFERR_GUEST_PAGE_BIT 33
c205fb7d
NA
195
196#define PFERR_PRESENT_MASK (1U << PFERR_PRESENT_BIT)
197#define PFERR_WRITE_MASK (1U << PFERR_WRITE_BIT)
198#define PFERR_USER_MASK (1U << PFERR_USER_BIT)
199#define PFERR_RSVD_MASK (1U << PFERR_RSVD_BIT)
200#define PFERR_FETCH_MASK (1U << PFERR_FETCH_BIT)
be94f6b7 201#define PFERR_PK_MASK (1U << PFERR_PK_BIT)
14727754
TL
202#define PFERR_GUEST_FINAL_MASK (1ULL << PFERR_GUEST_FINAL_BIT)
203#define PFERR_GUEST_PAGE_MASK (1ULL << PFERR_GUEST_PAGE_BIT)
204
205#define PFERR_NESTED_GUEST_PAGE (PFERR_GUEST_PAGE_MASK | \
14727754
TL
206 PFERR_WRITE_MASK | \
207 PFERR_PRESENT_MASK)
c205fb7d 208
37f0e8fe
JS
209/*
210 * The mask used to denote special SPTEs, which can be either MMIO SPTEs or
211 * Access Tracking SPTEs. We use bit 62 instead of bit 63 to avoid conflicting
212 * with the SVE bit in EPT PTEs.
213 */
214#define SPTE_SPECIAL_MASK (1ULL << 62)
215
41383771
GN
216/* apic attention bits */
217#define KVM_APIC_CHECK_VAPIC 0
ae7a2a3f
MT
218/*
219 * The following bit is set with PV-EOI, unset on EOI.
220 * We detect PV-EOI changes by guest by comparing
221 * this bit with PV-EOI in guest memory.
222 * See the implementation in apic_update_pv_eoi.
223 */
224#define KVM_APIC_PV_EOI_PENDING 1
41383771 225
d84f1e07
FW
226struct kvm_kernel_irq_routing_entry;
227
d657a98e
ZX
228/*
229 * We don't want allocation failures within the mmu code, so we preallocate
230 * enough memory for a single page fault in a cache.
231 */
232struct kvm_mmu_memory_cache {
233 int nobjs;
234 void *objects[KVM_NR_MEM_OBJS];
235};
236
21ebbeda
XG
237/*
238 * the pages used as guest page table on soft mmu are tracked by
239 * kvm_memory_slot.arch.gfn_track which is 16 bits, so the role bits used
240 * by indirect shadow page can not be more than 15 bits.
241 *
242 * Currently, we used 14 bits that are @level, @cr4_pae, @quadrant, @access,
243 * @nxe, @cr0_wp, @smep_andnot_wp and @smap_andnot_wp.
244 */
d657a98e
ZX
245union kvm_mmu_page_role {
246 unsigned word;
247 struct {
7d76b4d3 248 unsigned level:4;
5b7e0102 249 unsigned cr4_pae:1;
7d76b4d3 250 unsigned quadrant:2;
f6e2c02b 251 unsigned direct:1;
7d76b4d3 252 unsigned access:3;
2e53d63a 253 unsigned invalid:1;
9645bb56 254 unsigned nxe:1;
3dbe1415 255 unsigned cr0_wp:1;
411c588d 256 unsigned smep_andnot_wp:1;
0be0226f 257 unsigned smap_andnot_wp:1;
ac8d57e5
PF
258 unsigned ad_disabled:1;
259 unsigned :7;
699023e2
PB
260
261 /*
262 * This is left at the top of the word so that
263 * kvm_memslots_for_spte_role can extract it with a
264 * simple shift. While there is room, give it a whole
265 * byte so it is also faster to load it from memory.
266 */
267 unsigned smm:8;
d657a98e
ZX
268 };
269};
270
018aabb5
TY
271struct kvm_rmap_head {
272 unsigned long val;
273};
274
d657a98e
ZX
275struct kvm_mmu_page {
276 struct list_head link;
277 struct hlist_node hash_link;
278
279 /*
280 * The following two entries are used to key the shadow page in the
281 * hash table.
282 */
283 gfn_t gfn;
284 union kvm_mmu_page_role role;
285
286 u64 *spt;
287 /* hold the gfn of each spte inside spt */
288 gfn_t *gfns;
4731d4c7 289 bool unsync;
0571d366 290 int root_count; /* Currently serving as active root */
60c8aec6 291 unsigned int unsync_children;
018aabb5 292 struct kvm_rmap_head parent_ptes; /* rmap pointers to parent sptes */
f6f8adee
XG
293
294 /* The page is obsolete if mmu_valid_gen != kvm->arch.mmu_valid_gen. */
5304b8d3 295 unsigned long mmu_valid_gen;
f6f8adee 296
0074ff63 297 DECLARE_BITMAP(unsync_child_bitmap, 512);
c2a2ac2b
XG
298
299#ifdef CONFIG_X86_32
accaefe0
XG
300 /*
301 * Used out of the mmu-lock to avoid reading spte values while an
302 * update is in progress; see the comments in __get_spte_lockless().
303 */
c2a2ac2b
XG
304 int clear_spte_count;
305#endif
306
0cbf8e43 307 /* Number of writes since the last time traversal visited this page. */
e5691a81 308 atomic_t write_flooding_count;
d657a98e
ZX
309};
310
1c08364c
AK
311struct kvm_pio_request {
312 unsigned long count;
1c08364c
AK
313 int in;
314 int port;
315 int size;
1c08364c
AK
316};
317
855feb67 318#define PT64_ROOT_MAX_LEVEL 5
2a7266a8 319
a0a64f50 320struct rsvd_bits_validate {
2a7266a8 321 u64 rsvd_bits_mask[2][PT64_ROOT_MAX_LEVEL];
a0a64f50
XG
322 u64 bad_mt_xwr;
323};
324
d657a98e 325/*
855feb67
YZ
326 * x86 supports 4 paging modes (5-level 64-bit, 4-level 64-bit, 3-level 32-bit,
327 * and 2-level 32-bit). The kvm_mmu structure abstracts the details of the
328 * current mmu mode.
d657a98e
ZX
329 */
330struct kvm_mmu {
f43addd4 331 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long root);
5777ed34 332 unsigned long (*get_cr3)(struct kvm_vcpu *vcpu);
e4e517b4 333 u64 (*get_pdptr)(struct kvm_vcpu *vcpu, int index);
78b2c54a
XG
334 int (*page_fault)(struct kvm_vcpu *vcpu, gva_t gva, u32 err,
335 bool prefault);
6389ee94
AK
336 void (*inject_page_fault)(struct kvm_vcpu *vcpu,
337 struct x86_exception *fault);
1871c602 338 gpa_t (*gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t gva, u32 access,
ab9ae313 339 struct x86_exception *exception);
54987b7a
PB
340 gpa_t (*translate_gpa)(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
341 struct x86_exception *exception);
e8bc217a 342 int (*sync_page)(struct kvm_vcpu *vcpu,
a4a8e6f7 343 struct kvm_mmu_page *sp);
a7052897 344 void (*invlpg)(struct kvm_vcpu *vcpu, gva_t gva);
0f53b5b1 345 void (*update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
7c562522 346 u64 *spte, const void *pte);
d657a98e 347 hpa_t root_hpa;
a770f6f2 348 union kvm_mmu_page_role base_role;
ae1e2d10
PB
349 u8 root_level;
350 u8 shadow_root_level;
351 u8 ept_ad;
c5a78f2b 352 bool direct_map;
d657a98e 353
97d64b78
AK
354 /*
355 * Bitmap; bit set = permission fault
356 * Byte index: page fault error code [4:1]
357 * Bit index: pte permissions in ACC_* format
358 */
359 u8 permissions[16];
360
2d344105
HH
361 /*
362 * The pkru_mask indicates if protection key checks are needed. It
363 * consists of 16 domains indexed by page fault error code bits [4:1],
364 * with PFEC.RSVD replaced by ACC_USER_MASK from the page tables.
365 * Each domain has 2 bits which are ANDed with AD and WD from PKRU.
366 */
367 u32 pkru_mask;
368
d657a98e 369 u64 *pae_root;
81407ca5 370 u64 *lm_root;
c258b62b
XG
371
372 /*
373 * check zero bits on shadow page table entries, these
374 * bits include not only hardware reserved bits but also
375 * the bits spte never used.
376 */
377 struct rsvd_bits_validate shadow_zero_check;
378
a0a64f50 379 struct rsvd_bits_validate guest_rsvd_check;
ff03a073 380
6bb69c9b
PB
381 /* Can have large pages at levels 2..last_nonleaf_level-1. */
382 u8 last_nonleaf_level;
6fd01b71 383
2d48a985
JR
384 bool nx;
385
ff03a073 386 u64 pdptrs[4]; /* pae */
d657a98e
ZX
387};
388
f5132b01
GN
389enum pmc_type {
390 KVM_PMC_GP = 0,
391 KVM_PMC_FIXED,
392};
393
394struct kvm_pmc {
395 enum pmc_type type;
396 u8 idx;
397 u64 counter;
398 u64 eventsel;
399 struct perf_event *perf_event;
400 struct kvm_vcpu *vcpu;
401};
402
403struct kvm_pmu {
404 unsigned nr_arch_gp_counters;
405 unsigned nr_arch_fixed_counters;
406 unsigned available_event_types;
407 u64 fixed_ctr_ctrl;
408 u64 global_ctrl;
409 u64 global_status;
410 u64 global_ovf_ctrl;
411 u64 counter_bitmask[2];
412 u64 global_ctrl_mask;
103af0a9 413 u64 reserved_bits;
f5132b01 414 u8 version;
15c7ad51
RR
415 struct kvm_pmc gp_counters[INTEL_PMC_MAX_GENERIC];
416 struct kvm_pmc fixed_counters[INTEL_PMC_MAX_FIXED];
f5132b01
GN
417 struct irq_work irq_work;
418 u64 reprogram_pmi;
419};
420
25462f7f
WH
421struct kvm_pmu_ops;
422
360b948d
PB
423enum {
424 KVM_DEBUGREG_BP_ENABLED = 1,
c77fb5fe 425 KVM_DEBUGREG_WONT_EXIT = 2,
ae561ede 426 KVM_DEBUGREG_RELOAD = 4,
360b948d
PB
427};
428
86fd5270
XG
429struct kvm_mtrr_range {
430 u64 base;
431 u64 mask;
19efffa2 432 struct list_head node;
86fd5270
XG
433};
434
70109e7d 435struct kvm_mtrr {
86fd5270 436 struct kvm_mtrr_range var_ranges[KVM_NR_VAR_MTRR];
70109e7d 437 mtrr_type fixed_ranges[KVM_NR_FIXED_MTRR_REGION];
10fac2dc 438 u64 deftype;
19efffa2
XG
439
440 struct list_head head;
70109e7d
XG
441};
442
1f4b34f8
AS
443/* Hyper-V SynIC timer */
444struct kvm_vcpu_hv_stimer {
445 struct hrtimer timer;
446 int index;
447 u64 config;
448 u64 count;
449 u64 exp_time;
450 struct hv_message msg;
451 bool msg_pending;
452};
453
5c919412
AS
454/* Hyper-V synthetic interrupt controller (SynIC)*/
455struct kvm_vcpu_hv_synic {
456 u64 version;
457 u64 control;
458 u64 msg_page;
459 u64 evt_page;
460 atomic64_t sint[HV_SYNIC_SINT_COUNT];
461 atomic_t sint_to_gsi[HV_SYNIC_SINT_COUNT];
462 DECLARE_BITMAP(auto_eoi_bitmap, 256);
463 DECLARE_BITMAP(vec_bitmap, 256);
464 bool active;
efc479e6 465 bool dont_zero_synic_pages;
5c919412
AS
466};
467
e83d5887
AS
468/* Hyper-V per vcpu emulation context */
469struct kvm_vcpu_hv {
d3457c87 470 u32 vp_index;
e83d5887 471 u64 hv_vapic;
9eec50b8 472 s64 runtime_offset;
5c919412 473 struct kvm_vcpu_hv_synic synic;
db397571 474 struct kvm_hyperv_exit exit;
1f4b34f8
AS
475 struct kvm_vcpu_hv_stimer stimer[HV_SYNIC_STIMER_COUNT];
476 DECLARE_BITMAP(stimer_pending_bitmap, HV_SYNIC_STIMER_COUNT);
e83d5887
AS
477};
478
ad312c7c 479struct kvm_vcpu_arch {
5fdbf976
MT
480 /*
481 * rip and regs accesses must go through
482 * kvm_{register,rip}_{read,write} functions.
483 */
484 unsigned long regs[NR_VCPU_REGS];
485 u32 regs_avail;
486 u32 regs_dirty;
34c16eec
ZX
487
488 unsigned long cr0;
e8467fda 489 unsigned long cr0_guest_owned_bits;
34c16eec
ZX
490 unsigned long cr2;
491 unsigned long cr3;
492 unsigned long cr4;
fc78f519 493 unsigned long cr4_guest_owned_bits;
34c16eec 494 unsigned long cr8;
b9dd21e1 495 u32 pkru;
1371d904 496 u32 hflags;
f6801dff 497 u64 efer;
34c16eec
ZX
498 u64 apic_base;
499 struct kvm_lapic *apic; /* kernel irqchip context */
d62caabb 500 bool apicv_active;
6308630b 501 DECLARE_BITMAP(ioapic_handled_vectors, 256);
41383771 502 unsigned long apic_attention;
e1035715 503 int32_t apic_arb_prio;
34c16eec 504 int mp_state;
34c16eec 505 u64 ia32_misc_enable_msr;
64d60670 506 u64 smbase;
52797bf9 507 u64 smi_count;
b209749f 508 bool tpr_access_reporting;
20300099 509 u64 ia32_xss;
518e7b94 510 u64 microcode_version;
34c16eec 511
14dfe855
JR
512 /*
513 * Paging state of the vcpu
514 *
515 * If the vcpu runs in guest mode with two level paging this still saves
516 * the paging mode of the l1 guest. This context is always used to
517 * handle faults.
518 */
34c16eec 519 struct kvm_mmu mmu;
8df25a32 520
6539e738
JR
521 /*
522 * Paging state of an L2 guest (used for nested npt)
523 *
524 * This context will save all necessary information to walk page tables
525 * of the an L2 guest. This context is only initialized for page table
526 * walking and not for faulting since we never handle l2 page faults on
527 * the host.
528 */
529 struct kvm_mmu nested_mmu;
530
14dfe855
JR
531 /*
532 * Pointer to the mmu context currently used for
533 * gva_to_gpa translations.
534 */
535 struct kvm_mmu *walk_mmu;
536
53c07b18 537 struct kvm_mmu_memory_cache mmu_pte_list_desc_cache;
34c16eec
ZX
538 struct kvm_mmu_memory_cache mmu_page_cache;
539 struct kvm_mmu_memory_cache mmu_page_header_cache;
540
f775b13e
RR
541 /*
542 * QEMU userspace and the guest each have their own FPU state.
543 * In vcpu_run, we switch between the user and guest FPU contexts.
544 * While running a VCPU, the VCPU thread will have the guest FPU
545 * context.
546 *
547 * Note that while the PKRU state lives inside the fpu registers,
548 * it is switched out separately at VMENTER and VMEXIT time. The
549 * "guest_fpu" state here contains the guest FPU context, with the
550 * host PRKU bits.
551 */
552 struct fpu user_fpu;
98918833 553 struct fpu guest_fpu;
f775b13e 554
2acf923e 555 u64 xcr0;
d7876f1b 556 u64 guest_supported_xcr0;
4344ee98 557 u32 guest_xstate_size;
34c16eec 558
34c16eec
ZX
559 struct kvm_pio_request pio;
560 void *pio_data;
561
66fd3f7f
GN
562 u8 event_exit_inst_len;
563
298101da
AK
564 struct kvm_queued_exception {
565 bool pending;
664f8e26 566 bool injected;
298101da
AK
567 bool has_error_code;
568 u8 nr;
569 u32 error_code;
adfe20fb 570 u8 nested_apf;
298101da
AK
571 } exception;
572
937a7eae
AK
573 struct kvm_queued_interrupt {
574 bool pending;
66fd3f7f 575 bool soft;
937a7eae
AK
576 u8 nr;
577 } interrupt;
578
34c16eec
ZX
579 int halt_request; /* real mode on Intel only */
580
581 int cpuid_nent;
07716717 582 struct kvm_cpuid_entry2 cpuid_entries[KVM_MAX_CPUID_ENTRIES];
5a4f55cd
EK
583
584 int maxphyaddr;
585
34c16eec
ZX
586 /* emulate context */
587
588 struct x86_emulate_ctxt emulate_ctxt;
7ae441ea
GN
589 bool emulate_regs_need_sync_to_vcpu;
590 bool emulate_regs_need_sync_from_vcpu;
716d51ab 591 int (*complete_userspace_io)(struct kvm_vcpu *vcpu);
18068523
GOC
592
593 gpa_t time;
50d0a0f9 594 struct pvclock_vcpu_time_info hv_clock;
e48672fa 595 unsigned int hw_tsc_khz;
0b79459b
AH
596 struct gfn_to_hva_cache pv_time;
597 bool pv_time_enabled;
51d59c6b
MT
598 /* set guest stopped flag in pvclock flags field */
599 bool pvclock_set_guest_stopped_request;
c9aaa895
GC
600
601 struct {
602 u64 msr_val;
603 u64 last_steal;
c9aaa895
GC
604 struct gfn_to_hva_cache stime;
605 struct kvm_steal_time steal;
606 } st;
607
a545ab6a 608 u64 tsc_offset;
1d5f066e 609 u64 last_guest_tsc;
6f526ec5 610 u64 last_host_tsc;
0dd6a6ed 611 u64 tsc_offset_adjustment;
e26101b1
ZA
612 u64 this_tsc_nsec;
613 u64 this_tsc_write;
0d3da0d2 614 u64 this_tsc_generation;
c285545f 615 bool tsc_catchup;
cc578287
ZA
616 bool tsc_always_catchup;
617 s8 virtual_tsc_shift;
618 u32 virtual_tsc_mult;
619 u32 virtual_tsc_khz;
ba904635 620 s64 ia32_tsc_adjust_msr;
ad721883 621 u64 tsc_scaling_ratio;
3419ffc8 622
7460fb4a
AK
623 atomic_t nmi_queued; /* unprocessed asynchronous NMIs */
624 unsigned nmi_pending; /* NMI queued after currently running handler */
625 bool nmi_injected; /* Trying to inject an NMI this entry */
f077825a 626 bool smi_pending; /* SMI queued after currently running handler */
9ba075a6 627
70109e7d 628 struct kvm_mtrr mtrr_state;
7cb060a9 629 u64 pat;
42dbaa5a 630
360b948d 631 unsigned switch_db_regs;
42dbaa5a
JK
632 unsigned long db[KVM_NR_DB_REGS];
633 unsigned long dr6;
634 unsigned long dr7;
635 unsigned long eff_db[KVM_NR_DB_REGS];
c8639010 636 unsigned long guest_debug_dr7;
db2336a8
KH
637 u64 msr_platform_info;
638 u64 msr_misc_features_enables;
890ca9ae
HY
639
640 u64 mcg_cap;
641 u64 mcg_status;
642 u64 mcg_ctl;
c45dcc71 643 u64 mcg_ext_ctl;
890ca9ae 644 u64 *mce_banks;
94fe45da 645
bebb106a
XG
646 /* Cache MMIO info */
647 u64 mmio_gva;
648 unsigned access;
649 gfn_t mmio_gfn;
56f17dd3 650 u64 mmio_gen;
bebb106a 651
f5132b01
GN
652 struct kvm_pmu pmu;
653
94fe45da 654 /* used for guest single stepping over the given code position */
94fe45da 655 unsigned long singlestep_rip;
f92653ee 656
e83d5887 657 struct kvm_vcpu_hv hyperv;
f5f48ee1
SY
658
659 cpumask_var_t wbinvd_dirty_mask;
af585b92 660
1cb3f3ae
XG
661 unsigned long last_retry_eip;
662 unsigned long last_retry_addr;
663
af585b92
GN
664 struct {
665 bool halted;
666 gfn_t gfns[roundup_pow_of_two(ASYNC_PF_PER_VCPU)];
344d9588
GN
667 struct gfn_to_hva_cache data;
668 u64 msr_val;
7c90705b 669 u32 id;
6adba527 670 bool send_user_only;
1261bfa3 671 u32 host_apf_reason;
adfe20fb 672 unsigned long nested_apf_token;
52a5c155 673 bool delivery_as_pf_vmexit;
af585b92 674 } apf;
2b036c6b
BO
675
676 /* OSVW MSRs (AMD only) */
677 struct {
678 u64 length;
679 u64 status;
680 } osvw;
ae7a2a3f
MT
681
682 struct {
683 u64 msr_val;
684 struct gfn_to_hva_cache data;
685 } pv_eoi;
93c05d3e
XG
686
687 /*
688 * Indicate whether the access faults on its page table in guest
689 * which is set when fix page fault and used to detect unhandeable
690 * instruction.
691 */
692 bool write_fault_to_shadow_pgtable;
25d92081
YZ
693
694 /* set at EPT violation at this point */
695 unsigned long exit_qualification;
6aef266c
SV
696
697 /* pv related host specific info */
698 struct {
699 bool pv_unhalted;
700 } pv;
7543a635
SR
701
702 int pending_ioapic_eoi;
1c1a9ce9 703 int pending_external_vector;
0f89b207 704
618232e2 705 /* GPA available */
0f89b207 706 bool gpa_available;
618232e2 707 gpa_t gpa_val;
de63ad4c
LM
708
709 /* be preempted when it's in kernel-mode(cpl=0) */
710 bool preempted_in_kernel;
34c16eec
ZX
711};
712
db3fe4eb 713struct kvm_lpage_info {
92f94f1e 714 int disallow_lpage;
db3fe4eb
TY
715};
716
717struct kvm_arch_memory_slot {
018aabb5 718 struct kvm_rmap_head *rmap[KVM_NR_PAGE_SIZES];
db3fe4eb 719 struct kvm_lpage_info *lpage_info[KVM_NR_PAGE_SIZES - 1];
21ebbeda 720 unsigned short *gfn_track[KVM_PAGE_TRACK_MAX];
db3fe4eb
TY
721};
722
3548a259
RK
723/*
724 * We use as the mode the number of bits allocated in the LDR for the
725 * logical processor ID. It happens that these are all powers of two.
726 * This makes it is very easy to detect cases where the APICs are
727 * configured for multiple modes; in that case, we cannot use the map and
728 * hence cannot use kvm_irq_delivery_to_apic_fast either.
729 */
730#define KVM_APIC_MODE_XAPIC_CLUSTER 4
731#define KVM_APIC_MODE_XAPIC_FLAT 8
732#define KVM_APIC_MODE_X2APIC 16
733
1e08ec4a
GN
734struct kvm_apic_map {
735 struct rcu_head rcu;
3548a259 736 u8 mode;
0ca52e7b 737 u32 max_apic_id;
e45115b6
RK
738 union {
739 struct kvm_lapic *xapic_flat_map[8];
740 struct kvm_lapic *xapic_cluster_map[16][4];
741 };
0ca52e7b 742 struct kvm_lapic *phys_map[];
1e08ec4a
GN
743};
744
e83d5887
AS
745/* Hyper-V emulation context */
746struct kvm_hv {
3f5ad8be 747 struct mutex hv_lock;
e83d5887
AS
748 u64 hv_guest_os_id;
749 u64 hv_hypercall;
750 u64 hv_tsc_page;
e7d9513b
AS
751
752 /* Hyper-v based guest crash (NT kernel bugcheck) parameters */
753 u64 hv_crash_param[HV_X64_MSR_CRASH_PARAMS];
754 u64 hv_crash_ctl;
095cf55d
PB
755
756 HV_REFERENCE_TSC_PAGE tsc_ref;
faeb7833
RK
757
758 struct idr conn_to_evt;
a2e164e7
VK
759
760 u64 hv_reenlightenment_control;
761 u64 hv_tsc_emulation_control;
762 u64 hv_tsc_emulation_status;
e83d5887
AS
763};
764
49776faf
RK
765enum kvm_irqchip_mode {
766 KVM_IRQCHIP_NONE,
767 KVM_IRQCHIP_KERNEL, /* created with KVM_CREATE_IRQCHIP */
768 KVM_IRQCHIP_SPLIT, /* created with KVM_CAP_SPLIT_IRQCHIP */
769};
770
1654efcb
BS
771struct kvm_sev_info {
772 bool active; /* SEV enabled guest */
773 unsigned int asid; /* ASID used for this guest */
59414c98
BS
774 unsigned int handle; /* SEV firmware handle */
775 int fd; /* SEV device fd */
89c50580 776 unsigned long pages_locked; /* Number of pages locked */
1e80fdc0 777 struct list_head regions_list; /* List of registered regions */
1654efcb
BS
778};
779
fef9cce0 780struct kvm_arch {
49d5ca26 781 unsigned int n_used_mmu_pages;
f05e70ac 782 unsigned int n_requested_mmu_pages;
39de71ec 783 unsigned int n_max_mmu_pages;
332b207d 784 unsigned int indirect_shadow_pages;
5304b8d3 785 unsigned long mmu_valid_gen;
f05e70ac
ZX
786 struct hlist_head mmu_page_hash[KVM_NUM_MMU_PAGES];
787 /*
788 * Hash table of struct kvm_mmu_page.
789 */
790 struct list_head active_mmu_pages;
365c8868 791 struct list_head zapped_obsolete_pages;
13d268ca 792 struct kvm_page_track_notifier_node mmu_sp_tracker;
0eb05bf2 793 struct kvm_page_track_notifier_head track_notifier_head;
365c8868 794
4d5c5d0f 795 struct list_head assigned_dev_head;
19de40a8 796 struct iommu_domain *iommu_domain;
d96eb2c6 797 bool iommu_noncoherent;
e0f0bbc5
AW
798#define __KVM_HAVE_ARCH_NONCOHERENT_DMA
799 atomic_t noncoherent_dma_count;
5544eb9b
PB
800#define __KVM_HAVE_ARCH_ASSIGNED_DEVICE
801 atomic_t assigned_device_count;
d7deeeb0
ZX
802 struct kvm_pic *vpic;
803 struct kvm_ioapic *vioapic;
7837699f 804 struct kvm_pit *vpit;
42720138 805 atomic_t vapics_in_nmi_mode;
1e08ec4a
GN
806 struct mutex apic_map_lock;
807 struct kvm_apic_map *apic_map;
bfc6d222 808
bfc6d222 809 unsigned int tss_addr;
c24ae0dc 810 bool apic_access_page_done;
18068523
GOC
811
812 gpa_t wall_clock;
b7ebfb05 813
4d5422ce 814 bool mwait_in_guest;
caa057a2 815 bool hlt_in_guest;
4d5422ce 816
b7ebfb05 817 bool ept_identity_pagetable_done;
b927a3ce 818 gpa_t ept_identity_map_addr;
5550af4d
SY
819
820 unsigned long irq_sources_bitmap;
afbcf7ab 821 s64 kvmclock_offset;
038f8c11 822 raw_spinlock_t tsc_write_lock;
f38e098f 823 u64 last_tsc_nsec;
f38e098f 824 u64 last_tsc_write;
5d3cb0f6 825 u32 last_tsc_khz;
e26101b1
ZA
826 u64 cur_tsc_nsec;
827 u64 cur_tsc_write;
828 u64 cur_tsc_offset;
0d3da0d2 829 u64 cur_tsc_generation;
b48aa97e 830 int nr_vcpus_matched_tsc;
ffde22ac 831
d828199e
MT
832 spinlock_t pvclock_gtod_sync_lock;
833 bool use_master_clock;
834 u64 master_kernel_ns;
a5a1d1c2 835 u64 master_cycle_now;
7e44e449 836 struct delayed_work kvmclock_update_work;
332967a3 837 struct delayed_work kvmclock_sync_work;
d828199e 838
ffde22ac 839 struct kvm_xen_hvm_config xen_hvm_config;
55cd8e5a 840
6ef768fa
PB
841 /* reads protected by irq_srcu, writes by irq_lock */
842 struct hlist_head mask_notifier_list;
843
e83d5887 844 struct kvm_hv hyperv;
b034cf01
XG
845
846 #ifdef CONFIG_KVM_MMU_AUDIT
847 int audit_point;
848 #endif
54750f2c 849
a826faf1 850 bool backwards_tsc_observed;
54750f2c 851 bool boot_vcpu_runs_old_kvmclock;
d71ba788 852 u32 bsp_vcpu_id;
90de4a18
NA
853
854 u64 disabled_quirks;
49df6397 855
49776faf 856 enum kvm_irqchip_mode irqchip_mode;
b053b2ae 857 u8 nr_reserved_ioapic_pins;
52004014
FW
858
859 bool disabled_lapic_found;
44a95dae
SS
860
861 /* Struct members for AVIC */
5ea11f2b 862 u32 avic_vm_id;
18f40c53 863 u32 ldr_mode;
44a95dae
SS
864 struct page *avic_logical_id_table_page;
865 struct page *avic_physical_id_table_page;
5881f737 866 struct hlist_node hnode;
37131313
RK
867
868 bool x2apic_format;
c519265f 869 bool x2apic_broadcast_quirk_disabled;
1654efcb
BS
870
871 struct kvm_sev_info sev_info;
d69fb81f
ZX
872};
873
0711456c 874struct kvm_vm_stat {
8a7e75d4
SJS
875 ulong mmu_shadow_zapped;
876 ulong mmu_pte_write;
877 ulong mmu_pte_updated;
878 ulong mmu_pde_zapped;
879 ulong mmu_flooded;
880 ulong mmu_recycled;
881 ulong mmu_cache_miss;
882 ulong mmu_unsync;
883 ulong remote_tlb_flush;
884 ulong lpages;
f3414bc7 885 ulong max_mmu_page_hash_collisions;
0711456c
ZX
886};
887
77b4c255 888struct kvm_vcpu_stat {
8a7e75d4
SJS
889 u64 pf_fixed;
890 u64 pf_guest;
891 u64 tlb_flush;
892 u64 invlpg;
893
894 u64 exits;
895 u64 io_exits;
896 u64 mmio_exits;
897 u64 signal_exits;
898 u64 irq_window_exits;
899 u64 nmi_window_exits;
900 u64 halt_exits;
901 u64 halt_successful_poll;
902 u64 halt_attempted_poll;
903 u64 halt_poll_invalid;
904 u64 halt_wakeup;
905 u64 request_irq_exits;
906 u64 irq_exits;
907 u64 host_state_reload;
8a7e75d4
SJS
908 u64 fpu_reload;
909 u64 insn_emulation;
910 u64 insn_emulation_fail;
911 u64 hypercalls;
912 u64 irq_injections;
913 u64 nmi_injections;
0f1e261e 914 u64 req_event;
77b4c255 915};
ad312c7c 916
8a76d7f2
JR
917struct x86_instruction_info;
918
8fe8ab46
WA
919struct msr_data {
920 bool host_initiated;
921 u32 index;
922 u64 data;
923};
924
cb5281a5
PB
925struct kvm_lapic_irq {
926 u32 vector;
b7cb2231
PB
927 u16 delivery_mode;
928 u16 dest_mode;
929 bool level;
930 u16 trig_mode;
cb5281a5
PB
931 u32 shorthand;
932 u32 dest_id;
93bbf0b8 933 bool msi_redir_hint;
cb5281a5
PB
934};
935
ea4a5ff8
ZX
936struct kvm_x86_ops {
937 int (*cpu_has_kvm_support)(void); /* __init */
938 int (*disabled_by_bios)(void); /* __init */
13a34e06
RK
939 int (*hardware_enable)(void);
940 void (*hardware_disable)(void);
ea4a5ff8
ZX
941 void (*check_processor_compatibility)(void *rtn);
942 int (*hardware_setup)(void); /* __init */
943 void (*hardware_unsetup)(void); /* __exit */
774ead3a 944 bool (*cpu_has_accelerated_tpr)(void);
6d396b55 945 bool (*cpu_has_high_real_mode_segbase)(void);
0e851880 946 void (*cpuid_update)(struct kvm_vcpu *vcpu);
ea4a5ff8 947
03543133
SS
948 int (*vm_init)(struct kvm *kvm);
949 void (*vm_destroy)(struct kvm *kvm);
950
ea4a5ff8
ZX
951 /* Create, but do not attach this VCPU */
952 struct kvm_vcpu *(*vcpu_create)(struct kvm *kvm, unsigned id);
953 void (*vcpu_free)(struct kvm_vcpu *vcpu);
d28bc9dd 954 void (*vcpu_reset)(struct kvm_vcpu *vcpu, bool init_event);
ea4a5ff8
ZX
955
956 void (*prepare_guest_switch)(struct kvm_vcpu *vcpu);
957 void (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
958 void (*vcpu_put)(struct kvm_vcpu *vcpu);
ea4a5ff8 959
a96036b8 960 void (*update_bp_intercept)(struct kvm_vcpu *vcpu);
609e36d3 961 int (*get_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 962 int (*set_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
ea4a5ff8
ZX
963 u64 (*get_segment_base)(struct kvm_vcpu *vcpu, int seg);
964 void (*get_segment)(struct kvm_vcpu *vcpu,
965 struct kvm_segment *var, int seg);
2e4d2653 966 int (*get_cpl)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
967 void (*set_segment)(struct kvm_vcpu *vcpu,
968 struct kvm_segment *var, int seg);
969 void (*get_cs_db_l_bits)(struct kvm_vcpu *vcpu, int *db, int *l);
e8467fda 970 void (*decache_cr0_guest_bits)(struct kvm_vcpu *vcpu);
aff48baa 971 void (*decache_cr3)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
972 void (*decache_cr4_guest_bits)(struct kvm_vcpu *vcpu);
973 void (*set_cr0)(struct kvm_vcpu *vcpu, unsigned long cr0);
974 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
5e1746d6 975 int (*set_cr4)(struct kvm_vcpu *vcpu, unsigned long cr4);
ea4a5ff8 976 void (*set_efer)(struct kvm_vcpu *vcpu, u64 efer);
89a27f4d
GN
977 void (*get_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
978 void (*set_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
979 void (*get_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
980 void (*set_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
73aaf249
JK
981 u64 (*get_dr6)(struct kvm_vcpu *vcpu);
982 void (*set_dr6)(struct kvm_vcpu *vcpu, unsigned long value);
c77fb5fe 983 void (*sync_dirty_debug_regs)(struct kvm_vcpu *vcpu);
020df079 984 void (*set_dr7)(struct kvm_vcpu *vcpu, unsigned long value);
5fdbf976 985 void (*cache_reg)(struct kvm_vcpu *vcpu, enum kvm_reg reg);
ea4a5ff8
ZX
986 unsigned long (*get_rflags)(struct kvm_vcpu *vcpu);
987 void (*set_rflags)(struct kvm_vcpu *vcpu, unsigned long rflags);
988
c2ba05cc 989 void (*tlb_flush)(struct kvm_vcpu *vcpu, bool invalidate_gpa);
ea4a5ff8 990
851ba692
AK
991 void (*run)(struct kvm_vcpu *vcpu);
992 int (*handle_exit)(struct kvm_vcpu *vcpu);
ea4a5ff8 993 void (*skip_emulated_instruction)(struct kvm_vcpu *vcpu);
2809f5d2 994 void (*set_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
37ccdcbe 995 u32 (*get_interrupt_shadow)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
996 void (*patch_hypercall)(struct kvm_vcpu *vcpu,
997 unsigned char *hypercall_addr);
66fd3f7f 998 void (*set_irq)(struct kvm_vcpu *vcpu);
95ba8273 999 void (*set_nmi)(struct kvm_vcpu *vcpu);
cfcd20e5 1000 void (*queue_exception)(struct kvm_vcpu *vcpu);
b463a6f7 1001 void (*cancel_injection)(struct kvm_vcpu *vcpu);
78646121 1002 int (*interrupt_allowed)(struct kvm_vcpu *vcpu);
95ba8273 1003 int (*nmi_allowed)(struct kvm_vcpu *vcpu);
3cfc3092
JK
1004 bool (*get_nmi_mask)(struct kvm_vcpu *vcpu);
1005 void (*set_nmi_mask)(struct kvm_vcpu *vcpu, bool masked);
c9a7953f
JK
1006 void (*enable_nmi_window)(struct kvm_vcpu *vcpu);
1007 void (*enable_irq_window)(struct kvm_vcpu *vcpu);
95ba8273 1008 void (*update_cr8_intercept)(struct kvm_vcpu *vcpu, int tpr, int irr);
b2a05fef 1009 bool (*get_enable_apicv)(struct kvm_vcpu *vcpu);
d62caabb 1010 void (*refresh_apicv_exec_ctrl)(struct kvm_vcpu *vcpu);
c7c9c56c 1011 void (*hwapic_irr_update)(struct kvm_vcpu *vcpu, int max_irr);
67c9dddc 1012 void (*hwapic_isr_update)(struct kvm_vcpu *vcpu, int isr);
6308630b 1013 void (*load_eoi_exitmap)(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap);
8d14695f 1014 void (*set_virtual_x2apic_mode)(struct kvm_vcpu *vcpu, bool set);
4256f43f 1015 void (*set_apic_access_page_addr)(struct kvm_vcpu *vcpu, hpa_t hpa);
a20ed54d 1016 void (*deliver_posted_interrupt)(struct kvm_vcpu *vcpu, int vector);
76dfafd5 1017 int (*sync_pir_to_irr)(struct kvm_vcpu *vcpu);
ea4a5ff8 1018 int (*set_tss_addr)(struct kvm *kvm, unsigned int addr);
855feb67 1019 int (*get_tdp_level)(struct kvm_vcpu *vcpu);
4b12f0de 1020 u64 (*get_mt_mask)(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio);
17cc3935 1021 int (*get_lpage_level)(void);
4e47c7a6 1022 bool (*rdtscp_supported)(void);
ad756a16 1023 bool (*invpcid_supported)(void);
344f414f 1024
1c97f0a0
JR
1025 void (*set_tdp_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
1026
d4330ef2
JR
1027 void (*set_supported_cpuid)(u32 func, struct kvm_cpuid_entry2 *entry);
1028
f5f48ee1
SY
1029 bool (*has_wbinvd_exit)(void);
1030
99e3e30a
ZA
1031 void (*write_tsc_offset)(struct kvm_vcpu *vcpu, u64 offset);
1032
586f9607 1033 void (*get_exit_info)(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2);
8a76d7f2
JR
1034
1035 int (*check_intercept)(struct kvm_vcpu *vcpu,
1036 struct x86_instruction_info *info,
1037 enum x86_intercept_stage stage);
a547c6db 1038 void (*handle_external_intr)(struct kvm_vcpu *vcpu);
da8999d3 1039 bool (*mpx_supported)(void);
55412b2e 1040 bool (*xsaves_supported)(void);
66336cab 1041 bool (*umip_emulated)(void);
b6b8a145
JK
1042
1043 int (*check_nested_events)(struct kvm_vcpu *vcpu, bool external_intr);
ae97a3b8
RK
1044
1045 void (*sched_in)(struct kvm_vcpu *kvm, int cpu);
88178fd4
KH
1046
1047 /*
1048 * Arch-specific dirty logging hooks. These hooks are only supposed to
1049 * be valid if the specific arch has hardware-accelerated dirty logging
1050 * mechanism. Currently only for PML on VMX.
1051 *
1052 * - slot_enable_log_dirty:
1053 * called when enabling log dirty mode for the slot.
1054 * - slot_disable_log_dirty:
1055 * called when disabling log dirty mode for the slot.
1056 * also called when slot is created with log dirty disabled.
1057 * - flush_log_dirty:
1058 * called before reporting dirty_bitmap to userspace.
1059 * - enable_log_dirty_pt_masked:
1060 * called when reenabling log dirty for the GFNs in the mask after
1061 * corresponding bits are cleared in slot->dirty_bitmap.
1062 */
1063 void (*slot_enable_log_dirty)(struct kvm *kvm,
1064 struct kvm_memory_slot *slot);
1065 void (*slot_disable_log_dirty)(struct kvm *kvm,
1066 struct kvm_memory_slot *slot);
1067 void (*flush_log_dirty)(struct kvm *kvm);
1068 void (*enable_log_dirty_pt_masked)(struct kvm *kvm,
1069 struct kvm_memory_slot *slot,
1070 gfn_t offset, unsigned long mask);
bab4165e
BD
1071 int (*write_log_dirty)(struct kvm_vcpu *vcpu);
1072
25462f7f
WH
1073 /* pmu operations of sub-arch */
1074 const struct kvm_pmu_ops *pmu_ops;
efc64404 1075
bf9f6ac8
FW
1076 /*
1077 * Architecture specific hooks for vCPU blocking due to
1078 * HLT instruction.
1079 * Returns for .pre_block():
1080 * - 0 means continue to block the vCPU.
1081 * - 1 means we cannot block the vCPU since some event
1082 * happens during this period, such as, 'ON' bit in
1083 * posted-interrupts descriptor is set.
1084 */
1085 int (*pre_block)(struct kvm_vcpu *vcpu);
1086 void (*post_block)(struct kvm_vcpu *vcpu);
d1ed092f
SS
1087
1088 void (*vcpu_blocking)(struct kvm_vcpu *vcpu);
1089 void (*vcpu_unblocking)(struct kvm_vcpu *vcpu);
1090
efc64404
FW
1091 int (*update_pi_irte)(struct kvm *kvm, unsigned int host_irq,
1092 uint32_t guest_irq, bool set);
be8ca170 1093 void (*apicv_post_state_restore)(struct kvm_vcpu *vcpu);
ce7a058a
YJ
1094
1095 int (*set_hv_timer)(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc);
1096 void (*cancel_hv_timer)(struct kvm_vcpu *vcpu);
c45dcc71
AR
1097
1098 void (*setup_mce)(struct kvm_vcpu *vcpu);
0234bf88 1099
72d7b374 1100 int (*smi_allowed)(struct kvm_vcpu *vcpu);
0234bf88
LP
1101 int (*pre_enter_smm)(struct kvm_vcpu *vcpu, char *smstate);
1102 int (*pre_leave_smm)(struct kvm_vcpu *vcpu, u64 smbase);
cc3d967f 1103 int (*enable_smi_window)(struct kvm_vcpu *vcpu);
5acc5c06
BS
1104
1105 int (*mem_enc_op)(struct kvm *kvm, void __user *argp);
69eaedee
BS
1106 int (*mem_enc_reg_region)(struct kvm *kvm, struct kvm_enc_region *argp);
1107 int (*mem_enc_unreg_region)(struct kvm *kvm, struct kvm_enc_region *argp);
801e459a
TL
1108
1109 int (*get_msr_feature)(struct kvm_msr_entry *entry);
ea4a5ff8
ZX
1110};
1111
af585b92 1112struct kvm_arch_async_pf {
7c90705b 1113 u32 token;
af585b92 1114 gfn_t gfn;
fb67e14f 1115 unsigned long cr3;
c4806acd 1116 bool direct_map;
af585b92
GN
1117};
1118
97896d04
ZX
1119extern struct kvm_x86_ops *kvm_x86_ops;
1120
54f1585a
ZX
1121int kvm_mmu_module_init(void);
1122void kvm_mmu_module_exit(void);
1123
1124void kvm_mmu_destroy(struct kvm_vcpu *vcpu);
1125int kvm_mmu_create(struct kvm_vcpu *vcpu);
8a3c1a33 1126void kvm_mmu_setup(struct kvm_vcpu *vcpu);
13d268ca
XG
1127void kvm_mmu_init_vm(struct kvm *kvm);
1128void kvm_mmu_uninit_vm(struct kvm *kvm);
7b52345e 1129void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
f160c7b7 1130 u64 dirty_mask, u64 nx_mask, u64 x_mask, u64 p_mask,
d0ec49d4 1131 u64 acc_track_mask, u64 me_mask);
54f1585a 1132
8a3c1a33 1133void kvm_mmu_reset_context(struct kvm_vcpu *vcpu);
1c91cad4
KH
1134void kvm_mmu_slot_remove_write_access(struct kvm *kvm,
1135 struct kvm_memory_slot *memslot);
3ea3b7fa 1136void kvm_mmu_zap_collapsible_sptes(struct kvm *kvm,
f36f3f28 1137 const struct kvm_memory_slot *memslot);
f4b4b180
KH
1138void kvm_mmu_slot_leaf_clear_dirty(struct kvm *kvm,
1139 struct kvm_memory_slot *memslot);
1140void kvm_mmu_slot_largepage_remove_write_access(struct kvm *kvm,
1141 struct kvm_memory_slot *memslot);
1142void kvm_mmu_slot_set_dirty(struct kvm *kvm,
1143 struct kvm_memory_slot *memslot);
1144void kvm_mmu_clear_dirty_pt_masked(struct kvm *kvm,
1145 struct kvm_memory_slot *slot,
1146 gfn_t gfn_offset, unsigned long mask);
54f1585a 1147void kvm_mmu_zap_all(struct kvm *kvm);
54bf36aa 1148void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm, struct kvm_memslots *slots);
3ad82a7e 1149unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm);
54f1585a
ZX
1150void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages);
1151
ff03a073 1152int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3);
9ed38ffa 1153bool pdptrs_changed(struct kvm_vcpu *vcpu);
cc4b6871 1154
3200f405 1155int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
9f811285 1156 const void *val, int bytes);
2f333bcb 1157
6ef768fa
PB
1158struct kvm_irq_mask_notifier {
1159 void (*func)(struct kvm_irq_mask_notifier *kimn, bool masked);
1160 int irq;
1161 struct hlist_node link;
1162};
1163
1164void kvm_register_irq_mask_notifier(struct kvm *kvm, int irq,
1165 struct kvm_irq_mask_notifier *kimn);
1166void kvm_unregister_irq_mask_notifier(struct kvm *kvm, int irq,
1167 struct kvm_irq_mask_notifier *kimn);
1168void kvm_fire_mask_notifiers(struct kvm *kvm, unsigned irqchip, unsigned pin,
1169 bool mask);
1170
2f333bcb 1171extern bool tdp_enabled;
9f811285 1172
a3e06bbe
LJ
1173u64 vcpu_tsc_khz(struct kvm_vcpu *vcpu);
1174
92a1f12d
JR
1175/* control of guest tsc rate supported? */
1176extern bool kvm_has_tsc_control;
92a1f12d
JR
1177/* maximum supported tsc_khz for guests */
1178extern u32 kvm_max_guest_tsc_khz;
bc9b961b
HZ
1179/* number of bits of the fractional part of the TSC scaling ratio */
1180extern u8 kvm_tsc_scaling_ratio_frac_bits;
1181/* maximum allowed value of TSC scaling ratio */
1182extern u64 kvm_max_tsc_scaling_ratio;
64672c95
YJ
1183/* 1ull << kvm_tsc_scaling_ratio_frac_bits */
1184extern u64 kvm_default_tsc_scaling_ratio;
92a1f12d 1185
c45dcc71 1186extern u64 kvm_mce_cap_supported;
92a1f12d 1187
54f1585a 1188enum emulation_result {
ac0a48c3
PB
1189 EMULATE_DONE, /* no further processing */
1190 EMULATE_USER_EXIT, /* kvm_run ready for userspace exit */
54f1585a
ZX
1191 EMULATE_FAIL, /* can't emulate this instruction */
1192};
1193
571008da
SY
1194#define EMULTYPE_NO_DECODE (1 << 0)
1195#define EMULTYPE_TRAP_UD (1 << 1)
ba8afb6b 1196#define EMULTYPE_SKIP (1 << 2)
1cb3f3ae 1197#define EMULTYPE_RETRY (1 << 3)
991eebf9 1198#define EMULTYPE_NO_REEXECUTE (1 << 4)
e2366171 1199#define EMULTYPE_NO_UD_ON_FAIL (1 << 5)
04789b66 1200#define EMULTYPE_VMWARE (1 << 6)
dc25e89e
AP
1201int x86_emulate_instruction(struct kvm_vcpu *vcpu, unsigned long cr2,
1202 int emulation_type, void *insn, int insn_len);
51d8b661
AP
1203
1204static inline int emulate_instruction(struct kvm_vcpu *vcpu,
1205 int emulation_type)
1206{
9b8ae637
LA
1207 return x86_emulate_instruction(vcpu, 0,
1208 emulation_type | EMULTYPE_NO_REEXECUTE, NULL, 0);
51d8b661
AP
1209}
1210
f2b4b7dd 1211void kvm_enable_efer_bits(u64);
384bb783 1212bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer);
609e36d3 1213int kvm_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 1214int kvm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a
ZX
1215
1216struct x86_emulate_ctxt;
1217
dca7f128 1218int kvm_fast_pio(struct kvm_vcpu *vcpu, int size, unsigned short port, int in);
6a908b62 1219int kvm_emulate_cpuid(struct kvm_vcpu *vcpu);
54f1585a 1220int kvm_emulate_halt(struct kvm_vcpu *vcpu);
5cb56059 1221int kvm_vcpu_halt(struct kvm_vcpu *vcpu);
f5f48ee1 1222int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu);
54f1585a 1223
3e6e0aab 1224void kvm_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg);
c697518a 1225int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector, int seg);
2b4a273b 1226void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector);
3e6e0aab 1227
7f3d35fd
KW
1228int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
1229 int reason, bool has_error_code, u32 error_code);
37817f29 1230
49a9b07e 1231int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0);
2390218b 1232int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
a83b29c6 1233int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
eea1cff9 1234int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8);
020df079
GN
1235int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val);
1236int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val);
2d3ad1f4
AK
1237unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu);
1238void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw);
54f1585a 1239void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l);
2acf923e 1240int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr);
54f1585a 1241
609e36d3 1242int kvm_get_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 1243int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a 1244
91586a3b
JK
1245unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu);
1246void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
022cd0e8 1247bool kvm_rdpmc(struct kvm_vcpu *vcpu);
91586a3b 1248
298101da
AK
1249void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr);
1250void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
ce7ddec4
JR
1251void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr);
1252void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
6389ee94 1253void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
ec92fe44
JR
1254int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
1255 gfn_t gfn, void *data, int offset, int len,
1256 u32 access);
0a79b009 1257bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl);
16f8a6f9 1258bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr);
298101da 1259
1a577b72
MT
1260static inline int __kvm_irq_line_state(unsigned long *irq_state,
1261 int irq_source_id, int level)
1262{
1263 /* Logical OR for level trig interrupt */
1264 if (level)
1265 __set_bit(irq_source_id, irq_state);
1266 else
1267 __clear_bit(irq_source_id, irq_state);
1268
1269 return !!(*irq_state);
1270}
1271
1272int kvm_pic_set_irq(struct kvm_pic *pic, int irq, int irq_source_id, int level);
1273void kvm_pic_clear_all(struct kvm_pic *pic, int irq_source_id);
3de42dc0 1274
3419ffc8
SY
1275void kvm_inject_nmi(struct kvm_vcpu *vcpu);
1276
1cb3f3ae 1277int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn);
54f1585a
ZX
1278int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva);
1279void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu);
1280int kvm_mmu_load(struct kvm_vcpu *vcpu);
1281void kvm_mmu_unload(struct kvm_vcpu *vcpu);
0ba73cda 1282void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu);
54987b7a
PB
1283gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
1284 struct x86_exception *exception);
ab9ae313
AK
1285gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
1286 struct x86_exception *exception);
1287gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
1288 struct x86_exception *exception);
1289gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
1290 struct x86_exception *exception);
1291gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
1292 struct x86_exception *exception);
54f1585a 1293
d62caabb
AS
1294void kvm_vcpu_deactivate_apicv(struct kvm_vcpu *vcpu);
1295
54f1585a
ZX
1296int kvm_emulate_hypercall(struct kvm_vcpu *vcpu);
1297
14727754 1298int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t gva, u64 error_code,
dc25e89e 1299 void *insn, int insn_len);
a7052897 1300void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva);
d8d173da 1301void kvm_mmu_new_cr3(struct kvm_vcpu *vcpu);
34c16eec 1302
18552672 1303void kvm_enable_tdp(void);
5f4cb662 1304void kvm_disable_tdp(void);
18552672 1305
54987b7a
PB
1306static inline gpa_t translate_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
1307 struct x86_exception *exception)
e459e322
XG
1308{
1309 return gpa;
1310}
1311
ec6d273d
ZX
1312static inline struct kvm_mmu_page *page_header(hpa_t shadow_page)
1313{
1314 struct page *page = pfn_to_page(shadow_page >> PAGE_SHIFT);
1315
1316 return (struct kvm_mmu_page *)page_private(page);
1317}
1318
d6e88aec 1319static inline u16 kvm_read_ldt(void)
ec6d273d
ZX
1320{
1321 u16 ldt;
1322 asm("sldt %0" : "=g"(ldt));
1323 return ldt;
1324}
1325
d6e88aec 1326static inline void kvm_load_ldt(u16 sel)
ec6d273d
ZX
1327{
1328 asm("lldt %0" : : "rm"(sel));
1329}
ec6d273d 1330
ec6d273d
ZX
1331#ifdef CONFIG_X86_64
1332static inline unsigned long read_msr(unsigned long msr)
1333{
1334 u64 value;
1335
1336 rdmsrl(msr, value);
1337 return value;
1338}
1339#endif
1340
ec6d273d
ZX
1341static inline u32 get_rdx_init_val(void)
1342{
1343 return 0x600; /* P6 family */
1344}
1345
c1a5d4f9
AK
1346static inline void kvm_inject_gp(struct kvm_vcpu *vcpu, u32 error_code)
1347{
1348 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
1349}
1350
ec6d273d
ZX
1351#define TSS_IOPB_BASE_OFFSET 0x66
1352#define TSS_BASE_SIZE 0x68
1353#define TSS_IOPB_SIZE (65536 / 8)
1354#define TSS_REDIRECTION_SIZE (256 / 8)
7d76b4d3
JP
1355#define RMODE_TSS_SIZE \
1356 (TSS_BASE_SIZE + TSS_REDIRECTION_SIZE + TSS_IOPB_SIZE + 1)
53e0aa7b 1357
37817f29
IE
1358enum {
1359 TASK_SWITCH_CALL = 0,
1360 TASK_SWITCH_IRET = 1,
1361 TASK_SWITCH_JMP = 2,
1362 TASK_SWITCH_GATE = 3,
1363};
1364
1371d904 1365#define HF_GIF_MASK (1 << 0)
3d6368ef
AG
1366#define HF_HIF_MASK (1 << 1)
1367#define HF_VINTR_MASK (1 << 2)
95ba8273 1368#define HF_NMI_MASK (1 << 3)
44c11430 1369#define HF_IRET_MASK (1 << 4)
ec9e60b2 1370#define HF_GUEST_MASK (1 << 5) /* VCPU is in guest-mode */
f077825a
PB
1371#define HF_SMM_MASK (1 << 6)
1372#define HF_SMM_INSIDE_NMI_MASK (1 << 7)
1371d904 1373
699023e2
PB
1374#define __KVM_VCPU_MULTIPLE_ADDRESS_SPACE
1375#define KVM_ADDRESS_SPACE_NUM 2
1376
1377#define kvm_arch_vcpu_memslots_id(vcpu) ((vcpu)->arch.hflags & HF_SMM_MASK ? 1 : 0)
1378#define kvm_memslots_for_spte_role(kvm, role) __kvm_memslots(kvm, (role).smm)
1371d904 1379
4ecac3fd
AK
1380/*
1381 * Hardware virtualization extension instructions may fault if a
1382 * reboot turns off virtualization while processes are running.
1383 * Trap the fault and ignore the instruction if that happens.
1384 */
b7c4145b 1385asmlinkage void kvm_spurious_fault(void);
4ecac3fd 1386
5e520e62 1387#define ____kvm_handle_fault_on_reboot(insn, cleanup_insn) \
4ecac3fd 1388 "666: " insn "\n\t" \
b7c4145b 1389 "668: \n\t" \
18b13e54 1390 ".pushsection .fixup, \"ax\" \n" \
4ecac3fd 1391 "667: \n\t" \
5e520e62 1392 cleanup_insn "\n\t" \
b7c4145b
AK
1393 "cmpb $0, kvm_rebooting \n\t" \
1394 "jne 668b \n\t" \
8ceed347 1395 __ASM_SIZE(push) " $666b \n\t" \
b7c4145b 1396 "call kvm_spurious_fault \n\t" \
4ecac3fd 1397 ".popsection \n\t" \
3ee89722 1398 _ASM_EXTABLE(666b, 667b)
4ecac3fd 1399
5e520e62
AK
1400#define __kvm_handle_fault_on_reboot(insn) \
1401 ____kvm_handle_fault_on_reboot(insn, "")
1402
e930bffe
AA
1403#define KVM_ARCH_WANT_MMU_NOTIFIER
1404int kvm_unmap_hva(struct kvm *kvm, unsigned long hva);
b3ae2096 1405int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end);
57128468 1406int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
8ee53820 1407int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
3da0dd43 1408void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
c7c9c56c 1409int kvm_cpu_has_injectable_intr(struct kvm_vcpu *v);
a1b37100
GN
1410int kvm_cpu_has_interrupt(struct kvm_vcpu *vcpu);
1411int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu);
0b71785d 1412int kvm_cpu_get_interrupt(struct kvm_vcpu *v);
d28bc9dd 1413void kvm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event);
4256f43f 1414void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu);
e930bffe 1415
18863bdd 1416void kvm_define_shared_msr(unsigned index, u32 msr);
8b3c3104 1417int kvm_set_shared_msr(unsigned index, u64 val, u64 mask);
18863bdd 1418
35181e86 1419u64 kvm_scale_tsc(struct kvm_vcpu *vcpu, u64 tsc);
4ba76538 1420u64 kvm_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc);
35181e86 1421
82b32774 1422unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu);
f92653ee
JK
1423bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip);
1424
2860c4b1
PB
1425void kvm_make_mclock_inprogress_request(struct kvm *kvm);
1426void kvm_make_scan_ioapic_request(struct kvm *kvm);
1427
af585b92
GN
1428void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
1429 struct kvm_async_pf *work);
1430void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
1431 struct kvm_async_pf *work);
56028d08
GN
1432void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu,
1433 struct kvm_async_pf *work);
7c90705b 1434bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu);
af585b92
GN
1435extern bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn);
1436
6affcbed
KH
1437int kvm_skip_emulated_instruction(struct kvm_vcpu *vcpu);
1438int kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err);
db8fcefa 1439
f5132b01
GN
1440int kvm_is_in_guest(void);
1441
1d8007bd
PB
1442int __x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size);
1443int x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size);
d71ba788
PB
1444bool kvm_vcpu_is_reset_bsp(struct kvm_vcpu *vcpu);
1445bool kvm_vcpu_is_bsp(struct kvm_vcpu *vcpu);
f5132b01 1446
8feb4a04
FW
1447bool kvm_intr_is_single_vcpu(struct kvm *kvm, struct kvm_lapic_irq *irq,
1448 struct kvm_vcpu **dest_vcpu);
1449
37131313 1450void kvm_set_msi_irq(struct kvm *kvm, struct kvm_kernel_irq_routing_entry *e,
d84f1e07 1451 struct kvm_lapic_irq *irq);
197a4f4b 1452
d1ed092f
SS
1453static inline void kvm_arch_vcpu_blocking(struct kvm_vcpu *vcpu)
1454{
1455 if (kvm_x86_ops->vcpu_blocking)
1456 kvm_x86_ops->vcpu_blocking(vcpu);
1457}
1458
1459static inline void kvm_arch_vcpu_unblocking(struct kvm_vcpu *vcpu)
1460{
1461 if (kvm_x86_ops->vcpu_unblocking)
1462 kvm_x86_ops->vcpu_unblocking(vcpu);
1463}
1464
3491caf2 1465static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {}
3217f7c2 1466
7d669f50
SS
1467static inline int kvm_cpu_get_apicid(int mps_cpu)
1468{
1469#ifdef CONFIG_X86_LOCAL_APIC
64063505 1470 return default_cpu_present_to_apicid(mps_cpu);
7d669f50
SS
1471#else
1472 WARN_ON_ONCE(1);
1473 return BAD_APICID;
1474#endif
1475}
1476
05cade71
LP
1477#define put_smstate(type, buf, offset, val) \
1478 *(type *)((buf) + (offset) - 0x7e00) = val
1479
1965aae3 1480#endif /* _ASM_X86_KVM_HOST_H */