]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - arch/x86/include/asm/kvm_host.h
KVM: nVMX: Clear pending KVM_REQ_GET_VMCS12_PAGES when leaving nested
[mirror_ubuntu-hirsute-kernel.git] / arch / x86 / include / asm / kvm_host.h
CommitLineData
20c8ccb1 1/* SPDX-License-Identifier: GPL-2.0-only */
a656c8ef 2/*
043405e1
CO
3 * Kernel-based Virtual Machine driver for Linux
4 *
5 * This header defines architecture specific interfaces, x86 version
043405e1
CO
6 */
7
1965aae3
PA
8#ifndef _ASM_X86_KVM_HOST_H
9#define _ASM_X86_KVM_HOST_H
043405e1 10
34c16eec
ZX
11#include <linux/types.h>
12#include <linux/mm.h>
e930bffe 13#include <linux/mmu_notifier.h>
229456fc 14#include <linux/tracepoint.h>
f5f48ee1 15#include <linux/cpumask.h>
f5132b01 16#include <linux/irq_work.h>
447ae316 17#include <linux/irq.h>
34c16eec
ZX
18
19#include <linux/kvm.h>
20#include <linux/kvm_para.h>
edf88417 21#include <linux/kvm_types.h>
f5132b01 22#include <linux/perf_event.h>
d828199e
MT
23#include <linux/pvclock_gtod.h>
24#include <linux/clocksource.h>
87276880 25#include <linux/irqbypass.h>
5c919412 26#include <linux/hyperv.h>
34c16eec 27
7d669f50 28#include <asm/apic.h>
50d0a0f9 29#include <asm/pvclock-abi.h>
e01a1b57 30#include <asm/desc.h>
0bed3b56 31#include <asm/mtrr.h>
9962d032 32#include <asm/msr-index.h>
3ee89722 33#include <asm/asm.h>
21ebbeda 34#include <asm/kvm_page_track.h>
95c7b77d 35#include <asm/kvm_vcpu_regs.h>
5a485803 36#include <asm/hyperv-tlfs.h>
e01a1b57 37
682f732e 38#define KVM_MAX_VCPUS 288
757883de 39#define KVM_SOFT_MAX_VCPUS 240
af1bae54 40#define KVM_MAX_VCPU_ID 1023
1d4e7e3c 41#define KVM_USER_MEM_SLOTS 509
0743247f
AW
42/* memory slots that are not exposed to userspace */
43#define KVM_PRIVATE_MEM_SLOTS 3
bbacc0c1 44#define KVM_MEM_SLOTS_NUM (KVM_USER_MEM_SLOTS + KVM_PRIVATE_MEM_SLOTS)
93a5cef0 45
b401ee0b 46#define KVM_HALT_POLL_NS_DEFAULT 200000
69a9f69b 47
8175e5b7
AG
48#define KVM_IRQCHIP_NUM_PINS KVM_IOAPIC_NUM_PINS
49
2860c4b1 50/* x86-specific vcpu->requests bit members */
2387149e
AJ
51#define KVM_REQ_MIGRATE_TIMER KVM_ARCH_REQ(0)
52#define KVM_REQ_REPORT_TPR_ACCESS KVM_ARCH_REQ(1)
53#define KVM_REQ_TRIPLE_FAULT KVM_ARCH_REQ(2)
54#define KVM_REQ_MMU_SYNC KVM_ARCH_REQ(3)
55#define KVM_REQ_CLOCK_UPDATE KVM_ARCH_REQ(4)
6e42782f 56#define KVM_REQ_LOAD_CR3 KVM_ARCH_REQ(5)
2387149e
AJ
57#define KVM_REQ_EVENT KVM_ARCH_REQ(6)
58#define KVM_REQ_APF_HALT KVM_ARCH_REQ(7)
59#define KVM_REQ_STEAL_UPDATE KVM_ARCH_REQ(8)
60#define KVM_REQ_NMI KVM_ARCH_REQ(9)
61#define KVM_REQ_PMU KVM_ARCH_REQ(10)
62#define KVM_REQ_PMI KVM_ARCH_REQ(11)
63#define KVM_REQ_SMI KVM_ARCH_REQ(12)
64#define KVM_REQ_MASTERCLOCK_UPDATE KVM_ARCH_REQ(13)
65#define KVM_REQ_MCLOCK_INPROGRESS \
66 KVM_ARCH_REQ_FLAGS(14, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
67#define KVM_REQ_SCAN_IOAPIC \
68 KVM_ARCH_REQ_FLAGS(15, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
69#define KVM_REQ_GLOBAL_CLOCK_UPDATE KVM_ARCH_REQ(16)
70#define KVM_REQ_APIC_PAGE_RELOAD \
71 KVM_ARCH_REQ_FLAGS(17, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
72#define KVM_REQ_HV_CRASH KVM_ARCH_REQ(18)
73#define KVM_REQ_IOAPIC_EOI_EXIT KVM_ARCH_REQ(19)
74#define KVM_REQ_HV_RESET KVM_ARCH_REQ(20)
75#define KVM_REQ_HV_EXIT KVM_ARCH_REQ(21)
76#define KVM_REQ_HV_STIMER KVM_ARCH_REQ(22)
e40ff1d6 77#define KVM_REQ_LOAD_EOI_EXITMAP KVM_ARCH_REQ(23)
7f7f1ba3 78#define KVM_REQ_GET_VMCS12_PAGES KVM_ARCH_REQ(24)
2860c4b1 79
cfec82cb
JR
80#define CR0_RESERVED_BITS \
81 (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
82 | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
83 | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
84
cfec82cb
JR
85#define CR4_RESERVED_BITS \
86 (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
87 | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
ad756a16 88 | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR | X86_CR4_PCIDE \
afcbf13f 89 | X86_CR4_OSXSAVE | X86_CR4_SMEP | X86_CR4_FSGSBASE \
fd8cb433 90 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_VMXE \
ae3e61e1 91 | X86_CR4_SMAP | X86_CR4_PKE | X86_CR4_UMIP))
cfec82cb
JR
92
93#define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
94
95
cd6e8f87 96
cd6e8f87 97#define INVALID_PAGE (~(hpa_t)0)
dd180b3e
XG
98#define VALID_PAGE(x) ((x) != INVALID_PAGE)
99
cd6e8f87
ZX
100#define UNMAPPED_GVA (~(gpa_t)0)
101
ec04b260 102/* KVM Hugepage definitions for x86 */
4fef0f49
WY
103enum {
104 PT_PAGE_TABLE_LEVEL = 1,
105 PT_DIRECTORY_LEVEL = 2,
106 PT_PDPE_LEVEL = 3,
107 /* set max level to the biggest one */
108 PT_MAX_HUGEPAGE_LEVEL = PT_PDPE_LEVEL,
109};
110#define KVM_NR_PAGE_SIZES (PT_MAX_HUGEPAGE_LEVEL - \
111 PT_PAGE_TABLE_LEVEL + 1)
82855413
JR
112#define KVM_HPAGE_GFN_SHIFT(x) (((x) - 1) * 9)
113#define KVM_HPAGE_SHIFT(x) (PAGE_SHIFT + KVM_HPAGE_GFN_SHIFT(x))
ec04b260
JR
114#define KVM_HPAGE_SIZE(x) (1UL << KVM_HPAGE_SHIFT(x))
115#define KVM_HPAGE_MASK(x) (~(KVM_HPAGE_SIZE(x) - 1))
116#define KVM_PAGES_PER_HPAGE(x) (KVM_HPAGE_SIZE(x) / PAGE_SIZE)
05da4558 117
6d9d41e5
CD
118static inline gfn_t gfn_to_index(gfn_t gfn, gfn_t base_gfn, int level)
119{
120 /* KVM_HPAGE_GFN_SHIFT(PT_PAGE_TABLE_LEVEL) must be 0. */
121 return (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
122 (base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
123}
124
d657a98e 125#define KVM_PERMILLE_MMU_PAGES 20
bc8a3d89 126#define KVM_MIN_ALLOC_MMU_PAGES 64UL
114df303 127#define KVM_MMU_HASH_SHIFT 12
1ae0a13d 128#define KVM_NUM_MMU_PAGES (1 << KVM_MMU_HASH_SHIFT)
d657a98e
ZX
129#define KVM_MIN_FREE_MMU_PAGES 5
130#define KVM_REFILL_PAGES 25
73c1160c 131#define KVM_MAX_CPUID_ENTRIES 80
0bed3b56 132#define KVM_NR_FIXED_MTRR_REGION 88
0d234daf 133#define KVM_NR_VAR_MTRR 8
d657a98e 134
af585b92
GN
135#define ASYNC_PF_PER_VCPU 64
136
5fdbf976 137enum kvm_reg {
95c7b77d
SC
138 VCPU_REGS_RAX = __VCPU_REGS_RAX,
139 VCPU_REGS_RCX = __VCPU_REGS_RCX,
140 VCPU_REGS_RDX = __VCPU_REGS_RDX,
141 VCPU_REGS_RBX = __VCPU_REGS_RBX,
142 VCPU_REGS_RSP = __VCPU_REGS_RSP,
143 VCPU_REGS_RBP = __VCPU_REGS_RBP,
144 VCPU_REGS_RSI = __VCPU_REGS_RSI,
145 VCPU_REGS_RDI = __VCPU_REGS_RDI,
2b3ccfa0 146#ifdef CONFIG_X86_64
95c7b77d
SC
147 VCPU_REGS_R8 = __VCPU_REGS_R8,
148 VCPU_REGS_R9 = __VCPU_REGS_R9,
149 VCPU_REGS_R10 = __VCPU_REGS_R10,
150 VCPU_REGS_R11 = __VCPU_REGS_R11,
151 VCPU_REGS_R12 = __VCPU_REGS_R12,
152 VCPU_REGS_R13 = __VCPU_REGS_R13,
153 VCPU_REGS_R14 = __VCPU_REGS_R14,
154 VCPU_REGS_R15 = __VCPU_REGS_R15,
2b3ccfa0 155#endif
5fdbf976 156 VCPU_REGS_RIP,
2b3ccfa0
ZX
157 NR_VCPU_REGS
158};
159
6de4f3ad
AK
160enum kvm_reg_ex {
161 VCPU_EXREG_PDPTR = NR_VCPU_REGS,
aff48baa 162 VCPU_EXREG_CR3,
6de12732 163 VCPU_EXREG_RFLAGS,
2fb92db1 164 VCPU_EXREG_SEGMENTS,
6de4f3ad
AK
165};
166
2b3ccfa0 167enum {
81609e3e 168 VCPU_SREG_ES,
2b3ccfa0 169 VCPU_SREG_CS,
81609e3e 170 VCPU_SREG_SS,
2b3ccfa0 171 VCPU_SREG_DS,
2b3ccfa0
ZX
172 VCPU_SREG_FS,
173 VCPU_SREG_GS,
2b3ccfa0
ZX
174 VCPU_SREG_TR,
175 VCPU_SREG_LDTR,
176};
177
56e82318 178#include <asm/kvm_emulate.h>
2b3ccfa0 179
d657a98e
ZX
180#define KVM_NR_MEM_OBJS 40
181
42dbaa5a
JK
182#define KVM_NR_DB_REGS 4
183
184#define DR6_BD (1 << 13)
185#define DR6_BS (1 << 14)
cfb634fe 186#define DR6_BT (1 << 15)
6f43ed01
NA
187#define DR6_RTM (1 << 16)
188#define DR6_FIXED_1 0xfffe0ff0
189#define DR6_INIT 0xffff0ff0
190#define DR6_VOLATILE 0x0001e00f
42dbaa5a
JK
191
192#define DR7_BP_EN_MASK 0x000000ff
193#define DR7_GE (1 << 9)
194#define DR7_GD (1 << 13)
195#define DR7_FIXED_1 0x00000400
6f43ed01 196#define DR7_VOLATILE 0xffff2bff
42dbaa5a 197
c205fb7d
NA
198#define PFERR_PRESENT_BIT 0
199#define PFERR_WRITE_BIT 1
200#define PFERR_USER_BIT 2
201#define PFERR_RSVD_BIT 3
202#define PFERR_FETCH_BIT 4
be94f6b7 203#define PFERR_PK_BIT 5
14727754
TL
204#define PFERR_GUEST_FINAL_BIT 32
205#define PFERR_GUEST_PAGE_BIT 33
c205fb7d
NA
206
207#define PFERR_PRESENT_MASK (1U << PFERR_PRESENT_BIT)
208#define PFERR_WRITE_MASK (1U << PFERR_WRITE_BIT)
209#define PFERR_USER_MASK (1U << PFERR_USER_BIT)
210#define PFERR_RSVD_MASK (1U << PFERR_RSVD_BIT)
211#define PFERR_FETCH_MASK (1U << PFERR_FETCH_BIT)
be94f6b7 212#define PFERR_PK_MASK (1U << PFERR_PK_BIT)
14727754
TL
213#define PFERR_GUEST_FINAL_MASK (1ULL << PFERR_GUEST_FINAL_BIT)
214#define PFERR_GUEST_PAGE_MASK (1ULL << PFERR_GUEST_PAGE_BIT)
215
216#define PFERR_NESTED_GUEST_PAGE (PFERR_GUEST_PAGE_MASK | \
14727754
TL
217 PFERR_WRITE_MASK | \
218 PFERR_PRESENT_MASK)
c205fb7d 219
37f0e8fe
JS
220/*
221 * The mask used to denote special SPTEs, which can be either MMIO SPTEs or
222 * Access Tracking SPTEs. We use bit 62 instead of bit 63 to avoid conflicting
223 * with the SVE bit in EPT PTEs.
224 */
225#define SPTE_SPECIAL_MASK (1ULL << 62)
226
41383771
GN
227/* apic attention bits */
228#define KVM_APIC_CHECK_VAPIC 0
ae7a2a3f
MT
229/*
230 * The following bit is set with PV-EOI, unset on EOI.
231 * We detect PV-EOI changes by guest by comparing
232 * this bit with PV-EOI in guest memory.
233 * See the implementation in apic_update_pv_eoi.
234 */
235#define KVM_APIC_PV_EOI_PENDING 1
41383771 236
d84f1e07
FW
237struct kvm_kernel_irq_routing_entry;
238
d657a98e
ZX
239/*
240 * We don't want allocation failures within the mmu code, so we preallocate
241 * enough memory for a single page fault in a cache.
242 */
243struct kvm_mmu_memory_cache {
244 int nobjs;
245 void *objects[KVM_NR_MEM_OBJS];
246};
247
21ebbeda
XG
248/*
249 * the pages used as guest page table on soft mmu are tracked by
250 * kvm_memory_slot.arch.gfn_track which is 16 bits, so the role bits used
251 * by indirect shadow page can not be more than 15 bits.
252 *
47c42e6b 253 * Currently, we used 14 bits that are @level, @gpte_is_8_bytes, @quadrant, @access,
21ebbeda
XG
254 * @nxe, @cr0_wp, @smep_andnot_wp and @smap_andnot_wp.
255 */
d657a98e 256union kvm_mmu_page_role {
36d9594d 257 u32 word;
d657a98e 258 struct {
7d76b4d3 259 unsigned level:4;
47c42e6b 260 unsigned gpte_is_8_bytes:1;
7d76b4d3 261 unsigned quadrant:2;
f6e2c02b 262 unsigned direct:1;
7d76b4d3 263 unsigned access:3;
2e53d63a 264 unsigned invalid:1;
9645bb56 265 unsigned nxe:1;
3dbe1415 266 unsigned cr0_wp:1;
411c588d 267 unsigned smep_andnot_wp:1;
0be0226f 268 unsigned smap_andnot_wp:1;
ac8d57e5 269 unsigned ad_disabled:1;
1313cc2b
JM
270 unsigned guest_mode:1;
271 unsigned :6;
699023e2
PB
272
273 /*
274 * This is left at the top of the word so that
275 * kvm_memslots_for_spte_role can extract it with a
276 * simple shift. While there is room, give it a whole
277 * byte so it is also faster to load it from memory.
278 */
279 unsigned smm:8;
d657a98e
ZX
280 };
281};
282
36d9594d 283union kvm_mmu_extended_role {
a336282d
VK
284/*
285 * This structure complements kvm_mmu_page_role caching everything needed for
286 * MMU configuration. If nothing in both these structures changed, MMU
287 * re-configuration can be skipped. @valid bit is set on first usage so we don't
288 * treat all-zero structure as valid data.
289 */
36d9594d 290 u32 word;
a336282d
VK
291 struct {
292 unsigned int valid:1;
293 unsigned int execonly:1;
7dcd5755 294 unsigned int cr0_pg:1;
0699c64a 295 unsigned int cr4_pae:1;
a336282d
VK
296 unsigned int cr4_pse:1;
297 unsigned int cr4_pke:1;
298 unsigned int cr4_smap:1;
299 unsigned int cr4_smep:1;
7dcd5755 300 unsigned int cr4_la57:1;
de3ccd26 301 unsigned int maxphyaddr:6;
a336282d 302 };
36d9594d
VK
303};
304
305union kvm_mmu_role {
306 u64 as_u64;
307 struct {
308 union kvm_mmu_page_role base;
309 union kvm_mmu_extended_role ext;
310 };
311};
312
018aabb5
TY
313struct kvm_rmap_head {
314 unsigned long val;
315};
316
d657a98e
ZX
317struct kvm_mmu_page {
318 struct list_head link;
319 struct hlist_node hash_link;
3ff519f2 320 bool unsync;
4771450c 321 bool mmio_cached;
d657a98e
ZX
322
323 /*
324 * The following two entries are used to key the shadow page in the
325 * hash table.
326 */
d657a98e 327 union kvm_mmu_page_role role;
3ff519f2 328 gfn_t gfn;
d657a98e
ZX
329
330 u64 *spt;
331 /* hold the gfn of each spte inside spt */
332 gfn_t *gfns;
0571d366 333 int root_count; /* Currently serving as active root */
60c8aec6 334 unsigned int unsync_children;
018aabb5 335 struct kvm_rmap_head parent_ptes; /* rmap pointers to parent sptes */
0074ff63 336 DECLARE_BITMAP(unsync_child_bitmap, 512);
c2a2ac2b
XG
337
338#ifdef CONFIG_X86_32
accaefe0
XG
339 /*
340 * Used out of the mmu-lock to avoid reading spte values while an
341 * update is in progress; see the comments in __get_spte_lockless().
342 */
c2a2ac2b
XG
343 int clear_spte_count;
344#endif
345
0cbf8e43 346 /* Number of writes since the last time traversal visited this page. */
e5691a81 347 atomic_t write_flooding_count;
d657a98e
ZX
348};
349
1c08364c 350struct kvm_pio_request {
45def77e 351 unsigned long linear_rip;
1c08364c 352 unsigned long count;
1c08364c
AK
353 int in;
354 int port;
355 int size;
1c08364c
AK
356};
357
855feb67 358#define PT64_ROOT_MAX_LEVEL 5
2a7266a8 359
a0a64f50 360struct rsvd_bits_validate {
2a7266a8 361 u64 rsvd_bits_mask[2][PT64_ROOT_MAX_LEVEL];
a0a64f50
XG
362 u64 bad_mt_xwr;
363};
364
7c390d35
JS
365struct kvm_mmu_root_info {
366 gpa_t cr3;
367 hpa_t hpa;
368};
369
370#define KVM_MMU_ROOT_INFO_INVALID \
371 ((struct kvm_mmu_root_info) { .cr3 = INVALID_PAGE, .hpa = INVALID_PAGE })
372
b94742c9
JS
373#define KVM_MMU_NUM_PREV_ROOTS 3
374
d657a98e 375/*
855feb67
YZ
376 * x86 supports 4 paging modes (5-level 64-bit, 4-level 64-bit, 3-level 32-bit,
377 * and 2-level 32-bit). The kvm_mmu structure abstracts the details of the
378 * current mmu mode.
d657a98e
ZX
379 */
380struct kvm_mmu {
f43addd4 381 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long root);
5777ed34 382 unsigned long (*get_cr3)(struct kvm_vcpu *vcpu);
e4e517b4 383 u64 (*get_pdptr)(struct kvm_vcpu *vcpu, int index);
78b2c54a
XG
384 int (*page_fault)(struct kvm_vcpu *vcpu, gva_t gva, u32 err,
385 bool prefault);
6389ee94
AK
386 void (*inject_page_fault)(struct kvm_vcpu *vcpu,
387 struct x86_exception *fault);
1871c602 388 gpa_t (*gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t gva, u32 access,
ab9ae313 389 struct x86_exception *exception);
54987b7a
PB
390 gpa_t (*translate_gpa)(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
391 struct x86_exception *exception);
e8bc217a 392 int (*sync_page)(struct kvm_vcpu *vcpu,
a4a8e6f7 393 struct kvm_mmu_page *sp);
7eb77e9f 394 void (*invlpg)(struct kvm_vcpu *vcpu, gva_t gva, hpa_t root_hpa);
0f53b5b1 395 void (*update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
7c562522 396 u64 *spte, const void *pte);
d657a98e 397 hpa_t root_hpa;
ad7dc69a 398 gpa_t root_cr3;
36d9594d 399 union kvm_mmu_role mmu_role;
ae1e2d10
PB
400 u8 root_level;
401 u8 shadow_root_level;
402 u8 ept_ad;
c5a78f2b 403 bool direct_map;
b94742c9 404 struct kvm_mmu_root_info prev_roots[KVM_MMU_NUM_PREV_ROOTS];
d657a98e 405
97d64b78
AK
406 /*
407 * Bitmap; bit set = permission fault
408 * Byte index: page fault error code [4:1]
409 * Bit index: pte permissions in ACC_* format
410 */
411 u8 permissions[16];
412
2d344105
HH
413 /*
414 * The pkru_mask indicates if protection key checks are needed. It
415 * consists of 16 domains indexed by page fault error code bits [4:1],
416 * with PFEC.RSVD replaced by ACC_USER_MASK from the page tables.
417 * Each domain has 2 bits which are ANDed with AD and WD from PKRU.
418 */
419 u32 pkru_mask;
420
d657a98e 421 u64 *pae_root;
81407ca5 422 u64 *lm_root;
c258b62b
XG
423
424 /*
425 * check zero bits on shadow page table entries, these
426 * bits include not only hardware reserved bits but also
427 * the bits spte never used.
428 */
429 struct rsvd_bits_validate shadow_zero_check;
430
a0a64f50 431 struct rsvd_bits_validate guest_rsvd_check;
ff03a073 432
6bb69c9b
PB
433 /* Can have large pages at levels 2..last_nonleaf_level-1. */
434 u8 last_nonleaf_level;
6fd01b71 435
2d48a985
JR
436 bool nx;
437
ff03a073 438 u64 pdptrs[4]; /* pae */
d657a98e
ZX
439};
440
a49b9635
LT
441struct kvm_tlb_range {
442 u64 start_gfn;
443 u64 pages;
444};
445
f5132b01
GN
446enum pmc_type {
447 KVM_PMC_GP = 0,
448 KVM_PMC_FIXED,
449};
450
451struct kvm_pmc {
452 enum pmc_type type;
453 u8 idx;
454 u64 counter;
455 u64 eventsel;
456 struct perf_event *perf_event;
457 struct kvm_vcpu *vcpu;
458};
459
460struct kvm_pmu {
461 unsigned nr_arch_gp_counters;
462 unsigned nr_arch_fixed_counters;
463 unsigned available_event_types;
464 u64 fixed_ctr_ctrl;
465 u64 global_ctrl;
466 u64 global_status;
467 u64 global_ovf_ctrl;
468 u64 counter_bitmask[2];
469 u64 global_ctrl_mask;
c715eb9f 470 u64 global_ovf_ctrl_mask;
103af0a9 471 u64 reserved_bits;
f5132b01 472 u8 version;
15c7ad51
RR
473 struct kvm_pmc gp_counters[INTEL_PMC_MAX_GENERIC];
474 struct kvm_pmc fixed_counters[INTEL_PMC_MAX_FIXED];
f5132b01
GN
475 struct irq_work irq_work;
476 u64 reprogram_pmi;
477};
478
25462f7f
WH
479struct kvm_pmu_ops;
480
360b948d
PB
481enum {
482 KVM_DEBUGREG_BP_ENABLED = 1,
c77fb5fe 483 KVM_DEBUGREG_WONT_EXIT = 2,
ae561ede 484 KVM_DEBUGREG_RELOAD = 4,
360b948d
PB
485};
486
86fd5270
XG
487struct kvm_mtrr_range {
488 u64 base;
489 u64 mask;
19efffa2 490 struct list_head node;
86fd5270
XG
491};
492
70109e7d 493struct kvm_mtrr {
86fd5270 494 struct kvm_mtrr_range var_ranges[KVM_NR_VAR_MTRR];
70109e7d 495 mtrr_type fixed_ranges[KVM_NR_FIXED_MTRR_REGION];
10fac2dc 496 u64 deftype;
19efffa2
XG
497
498 struct list_head head;
70109e7d
XG
499};
500
1f4b34f8
AS
501/* Hyper-V SynIC timer */
502struct kvm_vcpu_hv_stimer {
503 struct hrtimer timer;
504 int index;
6a058a1e 505 union hv_stimer_config config;
1f4b34f8
AS
506 u64 count;
507 u64 exp_time;
508 struct hv_message msg;
509 bool msg_pending;
510};
511
5c919412
AS
512/* Hyper-V synthetic interrupt controller (SynIC)*/
513struct kvm_vcpu_hv_synic {
514 u64 version;
515 u64 control;
516 u64 msg_page;
517 u64 evt_page;
518 atomic64_t sint[HV_SYNIC_SINT_COUNT];
519 atomic_t sint_to_gsi[HV_SYNIC_SINT_COUNT];
520 DECLARE_BITMAP(auto_eoi_bitmap, 256);
521 DECLARE_BITMAP(vec_bitmap, 256);
522 bool active;
efc479e6 523 bool dont_zero_synic_pages;
5c919412
AS
524};
525
e83d5887
AS
526/* Hyper-V per vcpu emulation context */
527struct kvm_vcpu_hv {
d3457c87 528 u32 vp_index;
e83d5887 529 u64 hv_vapic;
9eec50b8 530 s64 runtime_offset;
5c919412 531 struct kvm_vcpu_hv_synic synic;
db397571 532 struct kvm_hyperv_exit exit;
1f4b34f8
AS
533 struct kvm_vcpu_hv_stimer stimer[HV_SYNIC_STIMER_COUNT];
534 DECLARE_BITMAP(stimer_pending_bitmap, HV_SYNIC_STIMER_COUNT);
e6b6c483 535 cpumask_t tlb_flush;
e83d5887
AS
536};
537
ad312c7c 538struct kvm_vcpu_arch {
5fdbf976
MT
539 /*
540 * rip and regs accesses must go through
541 * kvm_{register,rip}_{read,write} functions.
542 */
543 unsigned long regs[NR_VCPU_REGS];
544 u32 regs_avail;
545 u32 regs_dirty;
34c16eec
ZX
546
547 unsigned long cr0;
e8467fda 548 unsigned long cr0_guest_owned_bits;
34c16eec
ZX
549 unsigned long cr2;
550 unsigned long cr3;
551 unsigned long cr4;
fc78f519 552 unsigned long cr4_guest_owned_bits;
34c16eec 553 unsigned long cr8;
b9dd21e1 554 u32 pkru;
1371d904 555 u32 hflags;
f6801dff 556 u64 efer;
34c16eec
ZX
557 u64 apic_base;
558 struct kvm_lapic *apic; /* kernel irqchip context */
d62caabb 559 bool apicv_active;
e40ff1d6 560 bool load_eoi_exitmap_pending;
6308630b 561 DECLARE_BITMAP(ioapic_handled_vectors, 256);
41383771 562 unsigned long apic_attention;
e1035715 563 int32_t apic_arb_prio;
34c16eec 564 int mp_state;
34c16eec 565 u64 ia32_misc_enable_msr;
64d60670 566 u64 smbase;
52797bf9 567 u64 smi_count;
b209749f 568 bool tpr_access_reporting;
20300099 569 u64 ia32_xss;
518e7b94 570 u64 microcode_version;
0cf9135b 571 u64 arch_capabilities;
34c16eec 572
14dfe855
JR
573 /*
574 * Paging state of the vcpu
575 *
576 * If the vcpu runs in guest mode with two level paging this still saves
577 * the paging mode of the l1 guest. This context is always used to
578 * handle faults.
579 */
44dd3ffa
VK
580 struct kvm_mmu *mmu;
581
582 /* Non-nested MMU for L1 */
583 struct kvm_mmu root_mmu;
8df25a32 584
14c07ad8
VK
585 /* L1 MMU when running nested */
586 struct kvm_mmu guest_mmu;
587
6539e738
JR
588 /*
589 * Paging state of an L2 guest (used for nested npt)
590 *
591 * This context will save all necessary information to walk page tables
592 * of the an L2 guest. This context is only initialized for page table
593 * walking and not for faulting since we never handle l2 page faults on
594 * the host.
595 */
596 struct kvm_mmu nested_mmu;
597
14dfe855
JR
598 /*
599 * Pointer to the mmu context currently used for
600 * gva_to_gpa translations.
601 */
602 struct kvm_mmu *walk_mmu;
603
53c07b18 604 struct kvm_mmu_memory_cache mmu_pte_list_desc_cache;
34c16eec
ZX
605 struct kvm_mmu_memory_cache mmu_page_cache;
606 struct kvm_mmu_memory_cache mmu_page_header_cache;
607
f775b13e
RR
608 /*
609 * QEMU userspace and the guest each have their own FPU state.
240c35a3
MO
610 * In vcpu_run, we switch between the user, maintained in the
611 * task_struct struct, and guest FPU contexts. While running a VCPU,
612 * the VCPU thread will have the guest FPU context.
f775b13e
RR
613 *
614 * Note that while the PKRU state lives inside the fpu registers,
615 * it is switched out separately at VMENTER and VMEXIT time. The
616 * "guest_fpu" state here contains the guest FPU context, with the
617 * host PRKU bits.
618 */
b666a4b6 619 struct fpu *guest_fpu;
f775b13e 620
2acf923e 621 u64 xcr0;
d7876f1b 622 u64 guest_supported_xcr0;
4344ee98 623 u32 guest_xstate_size;
34c16eec 624
34c16eec
ZX
625 struct kvm_pio_request pio;
626 void *pio_data;
627
66fd3f7f
GN
628 u8 event_exit_inst_len;
629
298101da
AK
630 struct kvm_queued_exception {
631 bool pending;
664f8e26 632 bool injected;
298101da
AK
633 bool has_error_code;
634 u8 nr;
635 u32 error_code;
c851436a
JM
636 unsigned long payload;
637 bool has_payload;
adfe20fb 638 u8 nested_apf;
298101da
AK
639 } exception;
640
937a7eae 641 struct kvm_queued_interrupt {
04140b41 642 bool injected;
66fd3f7f 643 bool soft;
937a7eae
AK
644 u8 nr;
645 } interrupt;
646
34c16eec
ZX
647 int halt_request; /* real mode on Intel only */
648
649 int cpuid_nent;
07716717 650 struct kvm_cpuid_entry2 cpuid_entries[KVM_MAX_CPUID_ENTRIES];
5a4f55cd
EK
651
652 int maxphyaddr;
653
34c16eec
ZX
654 /* emulate context */
655
656 struct x86_emulate_ctxt emulate_ctxt;
7ae441ea
GN
657 bool emulate_regs_need_sync_to_vcpu;
658 bool emulate_regs_need_sync_from_vcpu;
716d51ab 659 int (*complete_userspace_io)(struct kvm_vcpu *vcpu);
18068523
GOC
660
661 gpa_t time;
50d0a0f9 662 struct pvclock_vcpu_time_info hv_clock;
e48672fa 663 unsigned int hw_tsc_khz;
0b79459b
AH
664 struct gfn_to_hva_cache pv_time;
665 bool pv_time_enabled;
51d59c6b
MT
666 /* set guest stopped flag in pvclock flags field */
667 bool pvclock_set_guest_stopped_request;
c9aaa895
GC
668
669 struct {
670 u64 msr_val;
671 u64 last_steal;
c9aaa895
GC
672 struct gfn_to_hva_cache stime;
673 struct kvm_steal_time steal;
674 } st;
675
a545ab6a 676 u64 tsc_offset;
1d5f066e 677 u64 last_guest_tsc;
6f526ec5 678 u64 last_host_tsc;
0dd6a6ed 679 u64 tsc_offset_adjustment;
e26101b1
ZA
680 u64 this_tsc_nsec;
681 u64 this_tsc_write;
0d3da0d2 682 u64 this_tsc_generation;
c285545f 683 bool tsc_catchup;
cc578287
ZA
684 bool tsc_always_catchup;
685 s8 virtual_tsc_shift;
686 u32 virtual_tsc_mult;
687 u32 virtual_tsc_khz;
ba904635 688 s64 ia32_tsc_adjust_msr;
73f624f4 689 u64 msr_ia32_power_ctl;
ad721883 690 u64 tsc_scaling_ratio;
3419ffc8 691
7460fb4a
AK
692 atomic_t nmi_queued; /* unprocessed asynchronous NMIs */
693 unsigned nmi_pending; /* NMI queued after currently running handler */
694 bool nmi_injected; /* Trying to inject an NMI this entry */
f077825a 695 bool smi_pending; /* SMI queued after currently running handler */
9ba075a6 696
70109e7d 697 struct kvm_mtrr mtrr_state;
7cb060a9 698 u64 pat;
42dbaa5a 699
360b948d 700 unsigned switch_db_regs;
42dbaa5a
JK
701 unsigned long db[KVM_NR_DB_REGS];
702 unsigned long dr6;
703 unsigned long dr7;
704 unsigned long eff_db[KVM_NR_DB_REGS];
c8639010 705 unsigned long guest_debug_dr7;
db2336a8
KH
706 u64 msr_platform_info;
707 u64 msr_misc_features_enables;
890ca9ae
HY
708
709 u64 mcg_cap;
710 u64 mcg_status;
711 u64 mcg_ctl;
c45dcc71 712 u64 mcg_ext_ctl;
890ca9ae 713 u64 *mce_banks;
94fe45da 714
bebb106a
XG
715 /* Cache MMIO info */
716 u64 mmio_gva;
717 unsigned access;
718 gfn_t mmio_gfn;
56f17dd3 719 u64 mmio_gen;
bebb106a 720
f5132b01
GN
721 struct kvm_pmu pmu;
722
94fe45da 723 /* used for guest single stepping over the given code position */
94fe45da 724 unsigned long singlestep_rip;
f92653ee 725
e83d5887 726 struct kvm_vcpu_hv hyperv;
f5f48ee1
SY
727
728 cpumask_var_t wbinvd_dirty_mask;
af585b92 729
1cb3f3ae
XG
730 unsigned long last_retry_eip;
731 unsigned long last_retry_addr;
732
af585b92
GN
733 struct {
734 bool halted;
735 gfn_t gfns[roundup_pow_of_two(ASYNC_PF_PER_VCPU)];
344d9588
GN
736 struct gfn_to_hva_cache data;
737 u64 msr_val;
7c90705b 738 u32 id;
6adba527 739 bool send_user_only;
1261bfa3 740 u32 host_apf_reason;
adfe20fb 741 unsigned long nested_apf_token;
52a5c155 742 bool delivery_as_pf_vmexit;
af585b92 743 } apf;
2b036c6b
BO
744
745 /* OSVW MSRs (AMD only) */
746 struct {
747 u64 length;
748 u64 status;
749 } osvw;
ae7a2a3f
MT
750
751 struct {
752 u64 msr_val;
753 struct gfn_to_hva_cache data;
754 } pv_eoi;
93c05d3e 755
2d5ba19b
MT
756 u64 msr_kvm_poll_control;
757
93c05d3e
XG
758 /*
759 * Indicate whether the access faults on its page table in guest
760 * which is set when fix page fault and used to detect unhandeable
761 * instruction.
762 */
763 bool write_fault_to_shadow_pgtable;
25d92081
YZ
764
765 /* set at EPT violation at this point */
766 unsigned long exit_qualification;
6aef266c
SV
767
768 /* pv related host specific info */
769 struct {
770 bool pv_unhalted;
771 } pv;
7543a635
SR
772
773 int pending_ioapic_eoi;
1c1a9ce9 774 int pending_external_vector;
0f89b207 775
618232e2 776 /* GPA available */
0f89b207 777 bool gpa_available;
618232e2 778 gpa_t gpa_val;
de63ad4c
LM
779
780 /* be preempted when it's in kernel-mode(cpl=0) */
781 bool preempted_in_kernel;
c595ceee
PB
782
783 /* Flush the L1 Data cache for L1TF mitigation on VMENTER */
784 bool l1tf_flush_l1d;
191c8137
BP
785
786 /* AMD MSRC001_0015 Hardware Configuration */
787 u64 msr_hwcr;
34c16eec
ZX
788};
789
db3fe4eb 790struct kvm_lpage_info {
92f94f1e 791 int disallow_lpage;
db3fe4eb
TY
792};
793
794struct kvm_arch_memory_slot {
018aabb5 795 struct kvm_rmap_head *rmap[KVM_NR_PAGE_SIZES];
db3fe4eb 796 struct kvm_lpage_info *lpage_info[KVM_NR_PAGE_SIZES - 1];
21ebbeda 797 unsigned short *gfn_track[KVM_PAGE_TRACK_MAX];
db3fe4eb
TY
798};
799
3548a259
RK
800/*
801 * We use as the mode the number of bits allocated in the LDR for the
802 * logical processor ID. It happens that these are all powers of two.
803 * This makes it is very easy to detect cases where the APICs are
804 * configured for multiple modes; in that case, we cannot use the map and
805 * hence cannot use kvm_irq_delivery_to_apic_fast either.
806 */
807#define KVM_APIC_MODE_XAPIC_CLUSTER 4
808#define KVM_APIC_MODE_XAPIC_FLAT 8
809#define KVM_APIC_MODE_X2APIC 16
810
1e08ec4a
GN
811struct kvm_apic_map {
812 struct rcu_head rcu;
3548a259 813 u8 mode;
0ca52e7b 814 u32 max_apic_id;
e45115b6
RK
815 union {
816 struct kvm_lapic *xapic_flat_map[8];
817 struct kvm_lapic *xapic_cluster_map[16][4];
818 };
0ca52e7b 819 struct kvm_lapic *phys_map[];
1e08ec4a
GN
820};
821
e83d5887
AS
822/* Hyper-V emulation context */
823struct kvm_hv {
3f5ad8be 824 struct mutex hv_lock;
e83d5887
AS
825 u64 hv_guest_os_id;
826 u64 hv_hypercall;
827 u64 hv_tsc_page;
e7d9513b
AS
828
829 /* Hyper-v based guest crash (NT kernel bugcheck) parameters */
830 u64 hv_crash_param[HV_X64_MSR_CRASH_PARAMS];
831 u64 hv_crash_ctl;
095cf55d
PB
832
833 HV_REFERENCE_TSC_PAGE tsc_ref;
faeb7833
RK
834
835 struct idr conn_to_evt;
a2e164e7
VK
836
837 u64 hv_reenlightenment_control;
838 u64 hv_tsc_emulation_control;
839 u64 hv_tsc_emulation_status;
87ee613d
VK
840
841 /* How many vCPUs have VP index != vCPU index */
842 atomic_t num_mismatched_vp_indexes;
e83d5887
AS
843};
844
49776faf
RK
845enum kvm_irqchip_mode {
846 KVM_IRQCHIP_NONE,
847 KVM_IRQCHIP_KERNEL, /* created with KVM_CREATE_IRQCHIP */
848 KVM_IRQCHIP_SPLIT, /* created with KVM_CAP_SPLIT_IRQCHIP */
849};
850
fef9cce0 851struct kvm_arch {
bc8a3d89
BG
852 unsigned long n_used_mmu_pages;
853 unsigned long n_requested_mmu_pages;
854 unsigned long n_max_mmu_pages;
332b207d 855 unsigned int indirect_shadow_pages;
f05e70ac
ZX
856 struct hlist_head mmu_page_hash[KVM_NUM_MMU_PAGES];
857 /*
858 * Hash table of struct kvm_mmu_page.
859 */
860 struct list_head active_mmu_pages;
13d268ca 861 struct kvm_page_track_notifier_node mmu_sp_tracker;
0eb05bf2 862 struct kvm_page_track_notifier_head track_notifier_head;
365c8868 863
4d5c5d0f 864 struct list_head assigned_dev_head;
19de40a8 865 struct iommu_domain *iommu_domain;
d96eb2c6 866 bool iommu_noncoherent;
e0f0bbc5
AW
867#define __KVM_HAVE_ARCH_NONCOHERENT_DMA
868 atomic_t noncoherent_dma_count;
5544eb9b
PB
869#define __KVM_HAVE_ARCH_ASSIGNED_DEVICE
870 atomic_t assigned_device_count;
d7deeeb0
ZX
871 struct kvm_pic *vpic;
872 struct kvm_ioapic *vioapic;
7837699f 873 struct kvm_pit *vpit;
42720138 874 atomic_t vapics_in_nmi_mode;
1e08ec4a
GN
875 struct mutex apic_map_lock;
876 struct kvm_apic_map *apic_map;
bfc6d222 877
c24ae0dc 878 bool apic_access_page_done;
18068523
GOC
879
880 gpa_t wall_clock;
b7ebfb05 881
4d5422ce 882 bool mwait_in_guest;
caa057a2 883 bool hlt_in_guest;
b31c114b 884 bool pause_in_guest;
b5170063 885 bool cstate_in_guest;
4d5422ce 886
5550af4d 887 unsigned long irq_sources_bitmap;
afbcf7ab 888 s64 kvmclock_offset;
038f8c11 889 raw_spinlock_t tsc_write_lock;
f38e098f 890 u64 last_tsc_nsec;
f38e098f 891 u64 last_tsc_write;
5d3cb0f6 892 u32 last_tsc_khz;
e26101b1
ZA
893 u64 cur_tsc_nsec;
894 u64 cur_tsc_write;
895 u64 cur_tsc_offset;
0d3da0d2 896 u64 cur_tsc_generation;
b48aa97e 897 int nr_vcpus_matched_tsc;
ffde22ac 898
d828199e
MT
899 spinlock_t pvclock_gtod_sync_lock;
900 bool use_master_clock;
901 u64 master_kernel_ns;
a5a1d1c2 902 u64 master_cycle_now;
7e44e449 903 struct delayed_work kvmclock_update_work;
332967a3 904 struct delayed_work kvmclock_sync_work;
d828199e 905
ffde22ac 906 struct kvm_xen_hvm_config xen_hvm_config;
55cd8e5a 907
6ef768fa
PB
908 /* reads protected by irq_srcu, writes by irq_lock */
909 struct hlist_head mask_notifier_list;
910
e83d5887 911 struct kvm_hv hyperv;
b034cf01
XG
912
913 #ifdef CONFIG_KVM_MMU_AUDIT
914 int audit_point;
915 #endif
54750f2c 916
a826faf1 917 bool backwards_tsc_observed;
54750f2c 918 bool boot_vcpu_runs_old_kvmclock;
d71ba788 919 u32 bsp_vcpu_id;
90de4a18
NA
920
921 u64 disabled_quirks;
49df6397 922
49776faf 923 enum kvm_irqchip_mode irqchip_mode;
b053b2ae 924 u8 nr_reserved_ioapic_pins;
52004014
FW
925
926 bool disabled_lapic_found;
44a95dae 927
37131313 928 bool x2apic_format;
c519265f 929 bool x2apic_broadcast_quirk_disabled;
6fbbde9a
DS
930
931 bool guest_can_read_msr_platform_info;
59073aaf 932 bool exception_payload_enabled;
66bb8a06
EH
933
934 struct kvm_pmu_event_filter *pmu_event_filter;
d69fb81f
ZX
935};
936
0711456c 937struct kvm_vm_stat {
8a7e75d4
SJS
938 ulong mmu_shadow_zapped;
939 ulong mmu_pte_write;
940 ulong mmu_pte_updated;
941 ulong mmu_pde_zapped;
942 ulong mmu_flooded;
943 ulong mmu_recycled;
944 ulong mmu_cache_miss;
945 ulong mmu_unsync;
946 ulong remote_tlb_flush;
947 ulong lpages;
f3414bc7 948 ulong max_mmu_page_hash_collisions;
0711456c
ZX
949};
950
77b4c255 951struct kvm_vcpu_stat {
8a7e75d4
SJS
952 u64 pf_fixed;
953 u64 pf_guest;
954 u64 tlb_flush;
955 u64 invlpg;
956
957 u64 exits;
958 u64 io_exits;
959 u64 mmio_exits;
960 u64 signal_exits;
961 u64 irq_window_exits;
962 u64 nmi_window_exits;
c595ceee 963 u64 l1d_flush;
8a7e75d4
SJS
964 u64 halt_exits;
965 u64 halt_successful_poll;
966 u64 halt_attempted_poll;
967 u64 halt_poll_invalid;
968 u64 halt_wakeup;
969 u64 request_irq_exits;
970 u64 irq_exits;
971 u64 host_state_reload;
8a7e75d4
SJS
972 u64 fpu_reload;
973 u64 insn_emulation;
974 u64 insn_emulation_fail;
975 u64 hypercalls;
976 u64 irq_injections;
977 u64 nmi_injections;
0f1e261e 978 u64 req_event;
77b4c255 979};
ad312c7c 980
8a76d7f2
JR
981struct x86_instruction_info;
982
8fe8ab46
WA
983struct msr_data {
984 bool host_initiated;
985 u32 index;
986 u64 data;
987};
988
cb5281a5
PB
989struct kvm_lapic_irq {
990 u32 vector;
b7cb2231
PB
991 u16 delivery_mode;
992 u16 dest_mode;
993 bool level;
994 u16 trig_mode;
cb5281a5
PB
995 u32 shorthand;
996 u32 dest_id;
93bbf0b8 997 bool msi_redir_hint;
cb5281a5
PB
998};
999
ea4a5ff8
ZX
1000struct kvm_x86_ops {
1001 int (*cpu_has_kvm_support)(void); /* __init */
1002 int (*disabled_by_bios)(void); /* __init */
13a34e06
RK
1003 int (*hardware_enable)(void);
1004 void (*hardware_disable)(void);
f257d6dc 1005 int (*check_processor_compatibility)(void);/* __init */
ea4a5ff8
ZX
1006 int (*hardware_setup)(void); /* __init */
1007 void (*hardware_unsetup)(void); /* __exit */
774ead3a 1008 bool (*cpu_has_accelerated_tpr)(void);
bc226f07 1009 bool (*has_emulated_msr)(int index);
0e851880 1010 void (*cpuid_update)(struct kvm_vcpu *vcpu);
ea4a5ff8 1011
434a1e94
SC
1012 struct kvm *(*vm_alloc)(void);
1013 void (*vm_free)(struct kvm *);
03543133
SS
1014 int (*vm_init)(struct kvm *kvm);
1015 void (*vm_destroy)(struct kvm *kvm);
1016
ea4a5ff8
ZX
1017 /* Create, but do not attach this VCPU */
1018 struct kvm_vcpu *(*vcpu_create)(struct kvm *kvm, unsigned id);
1019 void (*vcpu_free)(struct kvm_vcpu *vcpu);
d28bc9dd 1020 void (*vcpu_reset)(struct kvm_vcpu *vcpu, bool init_event);
ea4a5ff8
ZX
1021
1022 void (*prepare_guest_switch)(struct kvm_vcpu *vcpu);
1023 void (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
1024 void (*vcpu_put)(struct kvm_vcpu *vcpu);
ea4a5ff8 1025
a96036b8 1026 void (*update_bp_intercept)(struct kvm_vcpu *vcpu);
609e36d3 1027 int (*get_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 1028 int (*set_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
ea4a5ff8
ZX
1029 u64 (*get_segment_base)(struct kvm_vcpu *vcpu, int seg);
1030 void (*get_segment)(struct kvm_vcpu *vcpu,
1031 struct kvm_segment *var, int seg);
2e4d2653 1032 int (*get_cpl)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
1033 void (*set_segment)(struct kvm_vcpu *vcpu,
1034 struct kvm_segment *var, int seg);
1035 void (*get_cs_db_l_bits)(struct kvm_vcpu *vcpu, int *db, int *l);
e8467fda 1036 void (*decache_cr0_guest_bits)(struct kvm_vcpu *vcpu);
aff48baa 1037 void (*decache_cr3)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
1038 void (*decache_cr4_guest_bits)(struct kvm_vcpu *vcpu);
1039 void (*set_cr0)(struct kvm_vcpu *vcpu, unsigned long cr0);
1040 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
5e1746d6 1041 int (*set_cr4)(struct kvm_vcpu *vcpu, unsigned long cr4);
ea4a5ff8 1042 void (*set_efer)(struct kvm_vcpu *vcpu, u64 efer);
89a27f4d
GN
1043 void (*get_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
1044 void (*set_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
1045 void (*get_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
1046 void (*set_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
73aaf249
JK
1047 u64 (*get_dr6)(struct kvm_vcpu *vcpu);
1048 void (*set_dr6)(struct kvm_vcpu *vcpu, unsigned long value);
c77fb5fe 1049 void (*sync_dirty_debug_regs)(struct kvm_vcpu *vcpu);
020df079 1050 void (*set_dr7)(struct kvm_vcpu *vcpu, unsigned long value);
5fdbf976 1051 void (*cache_reg)(struct kvm_vcpu *vcpu, enum kvm_reg reg);
ea4a5ff8
ZX
1052 unsigned long (*get_rflags)(struct kvm_vcpu *vcpu);
1053 void (*set_rflags)(struct kvm_vcpu *vcpu, unsigned long rflags);
1054
c2ba05cc 1055 void (*tlb_flush)(struct kvm_vcpu *vcpu, bool invalidate_gpa);
b08660e5 1056 int (*tlb_remote_flush)(struct kvm *kvm);
a49b9635
LT
1057 int (*tlb_remote_flush_with_range)(struct kvm *kvm,
1058 struct kvm_tlb_range *range);
ea4a5ff8 1059
faff8758
JS
1060 /*
1061 * Flush any TLB entries associated with the given GVA.
1062 * Does not need to flush GPA->HPA mappings.
1063 * Can potentially get non-canonical addresses through INVLPGs, which
1064 * the implementation may choose to ignore if appropriate.
1065 */
1066 void (*tlb_flush_gva)(struct kvm_vcpu *vcpu, gva_t addr);
ea4a5ff8 1067
851ba692
AK
1068 void (*run)(struct kvm_vcpu *vcpu);
1069 int (*handle_exit)(struct kvm_vcpu *vcpu);
ea4a5ff8 1070 void (*skip_emulated_instruction)(struct kvm_vcpu *vcpu);
2809f5d2 1071 void (*set_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
37ccdcbe 1072 u32 (*get_interrupt_shadow)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
1073 void (*patch_hypercall)(struct kvm_vcpu *vcpu,
1074 unsigned char *hypercall_addr);
66fd3f7f 1075 void (*set_irq)(struct kvm_vcpu *vcpu);
95ba8273 1076 void (*set_nmi)(struct kvm_vcpu *vcpu);
cfcd20e5 1077 void (*queue_exception)(struct kvm_vcpu *vcpu);
b463a6f7 1078 void (*cancel_injection)(struct kvm_vcpu *vcpu);
78646121 1079 int (*interrupt_allowed)(struct kvm_vcpu *vcpu);
95ba8273 1080 int (*nmi_allowed)(struct kvm_vcpu *vcpu);
3cfc3092
JK
1081 bool (*get_nmi_mask)(struct kvm_vcpu *vcpu);
1082 void (*set_nmi_mask)(struct kvm_vcpu *vcpu, bool masked);
c9a7953f
JK
1083 void (*enable_nmi_window)(struct kvm_vcpu *vcpu);
1084 void (*enable_irq_window)(struct kvm_vcpu *vcpu);
95ba8273 1085 void (*update_cr8_intercept)(struct kvm_vcpu *vcpu, int tpr, int irr);
b2a05fef 1086 bool (*get_enable_apicv)(struct kvm_vcpu *vcpu);
d62caabb 1087 void (*refresh_apicv_exec_ctrl)(struct kvm_vcpu *vcpu);
c7c9c56c 1088 void (*hwapic_irr_update)(struct kvm_vcpu *vcpu, int max_irr);
67c9dddc 1089 void (*hwapic_isr_update)(struct kvm_vcpu *vcpu, int isr);
e6c67d8c 1090 bool (*guest_apic_has_interrupt)(struct kvm_vcpu *vcpu);
6308630b 1091 void (*load_eoi_exitmap)(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap);
8d860bbe 1092 void (*set_virtual_apic_mode)(struct kvm_vcpu *vcpu);
4256f43f 1093 void (*set_apic_access_page_addr)(struct kvm_vcpu *vcpu, hpa_t hpa);
a20ed54d 1094 void (*deliver_posted_interrupt)(struct kvm_vcpu *vcpu, int vector);
76dfafd5 1095 int (*sync_pir_to_irr)(struct kvm_vcpu *vcpu);
ea4a5ff8 1096 int (*set_tss_addr)(struct kvm *kvm, unsigned int addr);
2ac52ab8 1097 int (*set_identity_map_addr)(struct kvm *kvm, u64 ident_addr);
855feb67 1098 int (*get_tdp_level)(struct kvm_vcpu *vcpu);
4b12f0de 1099 u64 (*get_mt_mask)(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio);
17cc3935 1100 int (*get_lpage_level)(void);
4e47c7a6 1101 bool (*rdtscp_supported)(void);
ad756a16 1102 bool (*invpcid_supported)(void);
344f414f 1103
1c97f0a0
JR
1104 void (*set_tdp_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
1105
d4330ef2
JR
1106 void (*set_supported_cpuid)(u32 func, struct kvm_cpuid_entry2 *entry);
1107
f5f48ee1
SY
1108 bool (*has_wbinvd_exit)(void);
1109
e79f245d 1110 u64 (*read_l1_tsc_offset)(struct kvm_vcpu *vcpu);
326e7425
LS
1111 /* Returns actual tsc_offset set in active VMCS */
1112 u64 (*write_l1_tsc_offset)(struct kvm_vcpu *vcpu, u64 offset);
99e3e30a 1113
586f9607 1114 void (*get_exit_info)(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2);
8a76d7f2
JR
1115
1116 int (*check_intercept)(struct kvm_vcpu *vcpu,
1117 struct x86_instruction_info *info,
1118 enum x86_intercept_stage stage);
95b5a48c 1119 void (*handle_exit_irqoff)(struct kvm_vcpu *vcpu);
da8999d3 1120 bool (*mpx_supported)(void);
55412b2e 1121 bool (*xsaves_supported)(void);
66336cab 1122 bool (*umip_emulated)(void);
86f5201d 1123 bool (*pt_supported)(void);
b6b8a145
JK
1124
1125 int (*check_nested_events)(struct kvm_vcpu *vcpu, bool external_intr);
d264ee0c 1126 void (*request_immediate_exit)(struct kvm_vcpu *vcpu);
ae97a3b8
RK
1127
1128 void (*sched_in)(struct kvm_vcpu *kvm, int cpu);
88178fd4
KH
1129
1130 /*
1131 * Arch-specific dirty logging hooks. These hooks are only supposed to
1132 * be valid if the specific arch has hardware-accelerated dirty logging
1133 * mechanism. Currently only for PML on VMX.
1134 *
1135 * - slot_enable_log_dirty:
1136 * called when enabling log dirty mode for the slot.
1137 * - slot_disable_log_dirty:
1138 * called when disabling log dirty mode for the slot.
1139 * also called when slot is created with log dirty disabled.
1140 * - flush_log_dirty:
1141 * called before reporting dirty_bitmap to userspace.
1142 * - enable_log_dirty_pt_masked:
1143 * called when reenabling log dirty for the GFNs in the mask after
1144 * corresponding bits are cleared in slot->dirty_bitmap.
1145 */
1146 void (*slot_enable_log_dirty)(struct kvm *kvm,
1147 struct kvm_memory_slot *slot);
1148 void (*slot_disable_log_dirty)(struct kvm *kvm,
1149 struct kvm_memory_slot *slot);
1150 void (*flush_log_dirty)(struct kvm *kvm);
1151 void (*enable_log_dirty_pt_masked)(struct kvm *kvm,
1152 struct kvm_memory_slot *slot,
1153 gfn_t offset, unsigned long mask);
bab4165e
BD
1154 int (*write_log_dirty)(struct kvm_vcpu *vcpu);
1155
25462f7f
WH
1156 /* pmu operations of sub-arch */
1157 const struct kvm_pmu_ops *pmu_ops;
efc64404 1158
bf9f6ac8
FW
1159 /*
1160 * Architecture specific hooks for vCPU blocking due to
1161 * HLT instruction.
1162 * Returns for .pre_block():
1163 * - 0 means continue to block the vCPU.
1164 * - 1 means we cannot block the vCPU since some event
1165 * happens during this period, such as, 'ON' bit in
1166 * posted-interrupts descriptor is set.
1167 */
1168 int (*pre_block)(struct kvm_vcpu *vcpu);
1169 void (*post_block)(struct kvm_vcpu *vcpu);
d1ed092f
SS
1170
1171 void (*vcpu_blocking)(struct kvm_vcpu *vcpu);
1172 void (*vcpu_unblocking)(struct kvm_vcpu *vcpu);
1173
efc64404
FW
1174 int (*update_pi_irte)(struct kvm *kvm, unsigned int host_irq,
1175 uint32_t guest_irq, bool set);
be8ca170 1176 void (*apicv_post_state_restore)(struct kvm_vcpu *vcpu);
ce7a058a 1177
f9927982
SC
1178 int (*set_hv_timer)(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc,
1179 bool *expired);
ce7a058a 1180 void (*cancel_hv_timer)(struct kvm_vcpu *vcpu);
c45dcc71
AR
1181
1182 void (*setup_mce)(struct kvm_vcpu *vcpu);
0234bf88 1183
8fcc4b59
JM
1184 int (*get_nested_state)(struct kvm_vcpu *vcpu,
1185 struct kvm_nested_state __user *user_kvm_nested_state,
1186 unsigned user_data_size);
1187 int (*set_nested_state)(struct kvm_vcpu *vcpu,
1188 struct kvm_nested_state __user *user_kvm_nested_state,
1189 struct kvm_nested_state *kvm_state);
7f7f1ba3
PB
1190 void (*get_vmcs12_pages)(struct kvm_vcpu *vcpu);
1191
72d7b374 1192 int (*smi_allowed)(struct kvm_vcpu *vcpu);
0234bf88 1193 int (*pre_enter_smm)(struct kvm_vcpu *vcpu, char *smstate);
ed19321f 1194 int (*pre_leave_smm)(struct kvm_vcpu *vcpu, const char *smstate);
cc3d967f 1195 int (*enable_smi_window)(struct kvm_vcpu *vcpu);
5acc5c06
BS
1196
1197 int (*mem_enc_op)(struct kvm *kvm, void __user *argp);
69eaedee
BS
1198 int (*mem_enc_reg_region)(struct kvm *kvm, struct kvm_enc_region *argp);
1199 int (*mem_enc_unreg_region)(struct kvm *kvm, struct kvm_enc_region *argp);
801e459a
TL
1200
1201 int (*get_msr_feature)(struct kvm_msr_entry *entry);
57b119da
VK
1202
1203 int (*nested_enable_evmcs)(struct kvm_vcpu *vcpu,
1204 uint16_t *vmcs_version);
e2e871ab 1205 uint16_t (*nested_get_evmcs_version)(struct kvm_vcpu *vcpu);
05d5a486
SB
1206
1207 bool (*need_emulation_on_page_fault)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
1208};
1209
af585b92 1210struct kvm_arch_async_pf {
7c90705b 1211 u32 token;
af585b92 1212 gfn_t gfn;
fb67e14f 1213 unsigned long cr3;
c4806acd 1214 bool direct_map;
af585b92
GN
1215};
1216
97896d04 1217extern struct kvm_x86_ops *kvm_x86_ops;
b666a4b6 1218extern struct kmem_cache *x86_fpu_cache;
97896d04 1219
434a1e94
SC
1220#define __KVM_HAVE_ARCH_VM_ALLOC
1221static inline struct kvm *kvm_arch_alloc_vm(void)
1222{
1223 return kvm_x86_ops->vm_alloc();
1224}
1225
1226static inline void kvm_arch_free_vm(struct kvm *kvm)
1227{
1228 return kvm_x86_ops->vm_free(kvm);
1229}
1230
b08660e5
TL
1231#define __KVM_HAVE_ARCH_FLUSH_REMOTE_TLB
1232static inline int kvm_arch_flush_remote_tlb(struct kvm *kvm)
1233{
1234 if (kvm_x86_ops->tlb_remote_flush &&
1235 !kvm_x86_ops->tlb_remote_flush(kvm))
1236 return 0;
1237 else
1238 return -ENOTSUPP;
1239}
1240
54f1585a
ZX
1241int kvm_mmu_module_init(void);
1242void kvm_mmu_module_exit(void);
1243
1244void kvm_mmu_destroy(struct kvm_vcpu *vcpu);
1245int kvm_mmu_create(struct kvm_vcpu *vcpu);
13d268ca
XG
1246void kvm_mmu_init_vm(struct kvm *kvm);
1247void kvm_mmu_uninit_vm(struct kvm *kvm);
7b52345e 1248void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
f160c7b7 1249 u64 dirty_mask, u64 nx_mask, u64 x_mask, u64 p_mask,
d0ec49d4 1250 u64 acc_track_mask, u64 me_mask);
54f1585a 1251
8a3c1a33 1252void kvm_mmu_reset_context(struct kvm_vcpu *vcpu);
1c91cad4
KH
1253void kvm_mmu_slot_remove_write_access(struct kvm *kvm,
1254 struct kvm_memory_slot *memslot);
3ea3b7fa 1255void kvm_mmu_zap_collapsible_sptes(struct kvm *kvm,
f36f3f28 1256 const struct kvm_memory_slot *memslot);
f4b4b180
KH
1257void kvm_mmu_slot_leaf_clear_dirty(struct kvm *kvm,
1258 struct kvm_memory_slot *memslot);
1259void kvm_mmu_slot_largepage_remove_write_access(struct kvm *kvm,
1260 struct kvm_memory_slot *memslot);
1261void kvm_mmu_slot_set_dirty(struct kvm *kvm,
1262 struct kvm_memory_slot *memslot);
1263void kvm_mmu_clear_dirty_pt_masked(struct kvm *kvm,
1264 struct kvm_memory_slot *slot,
1265 gfn_t gfn_offset, unsigned long mask);
54f1585a 1266void kvm_mmu_zap_all(struct kvm *kvm);
15248258 1267void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm, u64 gen);
bc8a3d89
BG
1268unsigned long kvm_mmu_calculate_default_mmu_pages(struct kvm *kvm);
1269void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned long kvm_nr_mmu_pages);
54f1585a 1270
ff03a073 1271int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3);
9ed38ffa 1272bool pdptrs_changed(struct kvm_vcpu *vcpu);
cc4b6871 1273
3200f405 1274int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
9f811285 1275 const void *val, int bytes);
2f333bcb 1276
6ef768fa
PB
1277struct kvm_irq_mask_notifier {
1278 void (*func)(struct kvm_irq_mask_notifier *kimn, bool masked);
1279 int irq;
1280 struct hlist_node link;
1281};
1282
1283void kvm_register_irq_mask_notifier(struct kvm *kvm, int irq,
1284 struct kvm_irq_mask_notifier *kimn);
1285void kvm_unregister_irq_mask_notifier(struct kvm *kvm, int irq,
1286 struct kvm_irq_mask_notifier *kimn);
1287void kvm_fire_mask_notifiers(struct kvm *kvm, unsigned irqchip, unsigned pin,
1288 bool mask);
1289
2f333bcb 1290extern bool tdp_enabled;
9f811285 1291
a3e06bbe
LJ
1292u64 vcpu_tsc_khz(struct kvm_vcpu *vcpu);
1293
92a1f12d
JR
1294/* control of guest tsc rate supported? */
1295extern bool kvm_has_tsc_control;
92a1f12d
JR
1296/* maximum supported tsc_khz for guests */
1297extern u32 kvm_max_guest_tsc_khz;
bc9b961b
HZ
1298/* number of bits of the fractional part of the TSC scaling ratio */
1299extern u8 kvm_tsc_scaling_ratio_frac_bits;
1300/* maximum allowed value of TSC scaling ratio */
1301extern u64 kvm_max_tsc_scaling_ratio;
64672c95
YJ
1302/* 1ull << kvm_tsc_scaling_ratio_frac_bits */
1303extern u64 kvm_default_tsc_scaling_ratio;
92a1f12d 1304
c45dcc71 1305extern u64 kvm_mce_cap_supported;
92a1f12d 1306
54f1585a 1307enum emulation_result {
ac0a48c3
PB
1308 EMULATE_DONE, /* no further processing */
1309 EMULATE_USER_EXIT, /* kvm_run ready for userspace exit */
54f1585a
ZX
1310 EMULATE_FAIL, /* can't emulate this instruction */
1311};
1312
571008da
SY
1313#define EMULTYPE_NO_DECODE (1 << 0)
1314#define EMULTYPE_TRAP_UD (1 << 1)
ba8afb6b 1315#define EMULTYPE_SKIP (1 << 2)
384bf221
SC
1316#define EMULTYPE_ALLOW_RETRY (1 << 3)
1317#define EMULTYPE_NO_UD_ON_FAIL (1 << 4)
1318#define EMULTYPE_VMWARE (1 << 5)
c60658d1
SC
1319int kvm_emulate_instruction(struct kvm_vcpu *vcpu, int emulation_type);
1320int kvm_emulate_instruction_from_buffer(struct kvm_vcpu *vcpu,
1321 void *insn, int insn_len);
35be0ade 1322
f2b4b7dd 1323void kvm_enable_efer_bits(u64);
384bb783 1324bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer);
609e36d3 1325int kvm_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 1326int kvm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a
ZX
1327
1328struct x86_emulate_ctxt;
1329
dca7f128 1330int kvm_fast_pio(struct kvm_vcpu *vcpu, int size, unsigned short port, int in);
6a908b62 1331int kvm_emulate_cpuid(struct kvm_vcpu *vcpu);
54f1585a 1332int kvm_emulate_halt(struct kvm_vcpu *vcpu);
5cb56059 1333int kvm_vcpu_halt(struct kvm_vcpu *vcpu);
f5f48ee1 1334int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu);
54f1585a 1335
3e6e0aab 1336void kvm_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg);
c697518a 1337int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector, int seg);
2b4a273b 1338void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector);
3e6e0aab 1339
7f3d35fd
KW
1340int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
1341 int reason, bool has_error_code, u32 error_code);
37817f29 1342
49a9b07e 1343int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0);
2390218b 1344int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
a83b29c6 1345int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
eea1cff9 1346int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8);
020df079
GN
1347int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val);
1348int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val);
2d3ad1f4
AK
1349unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu);
1350void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw);
54f1585a 1351void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l);
2acf923e 1352int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr);
54f1585a 1353
609e36d3 1354int kvm_get_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 1355int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a 1356
91586a3b
JK
1357unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu);
1358void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
022cd0e8 1359bool kvm_rdpmc(struct kvm_vcpu *vcpu);
91586a3b 1360
298101da
AK
1361void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr);
1362void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
ce7ddec4
JR
1363void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr);
1364void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
6389ee94 1365void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
ec92fe44
JR
1366int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
1367 gfn_t gfn, void *data, int offset, int len,
1368 u32 access);
0a79b009 1369bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl);
16f8a6f9 1370bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr);
298101da 1371
1a577b72
MT
1372static inline int __kvm_irq_line_state(unsigned long *irq_state,
1373 int irq_source_id, int level)
1374{
1375 /* Logical OR for level trig interrupt */
1376 if (level)
1377 __set_bit(irq_source_id, irq_state);
1378 else
1379 __clear_bit(irq_source_id, irq_state);
1380
1381 return !!(*irq_state);
1382}
1383
b94742c9
JS
1384#define KVM_MMU_ROOT_CURRENT BIT(0)
1385#define KVM_MMU_ROOT_PREVIOUS(i) BIT(1+i)
1386#define KVM_MMU_ROOTS_ALL (~0UL)
08fb59d8 1387
1a577b72
MT
1388int kvm_pic_set_irq(struct kvm_pic *pic, int irq, int irq_source_id, int level);
1389void kvm_pic_clear_all(struct kvm_pic *pic, int irq_source_id);
3de42dc0 1390
3419ffc8
SY
1391void kvm_inject_nmi(struct kvm_vcpu *vcpu);
1392
1cb3f3ae 1393int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn);
54f1585a
ZX
1394int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva);
1395void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu);
1396int kvm_mmu_load(struct kvm_vcpu *vcpu);
1397void kvm_mmu_unload(struct kvm_vcpu *vcpu);
0ba73cda 1398void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu);
6a82cd1c
VK
1399void kvm_mmu_free_roots(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
1400 ulong roots_to_free);
54987b7a
PB
1401gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
1402 struct x86_exception *exception);
ab9ae313
AK
1403gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
1404 struct x86_exception *exception);
1405gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
1406 struct x86_exception *exception);
1407gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
1408 struct x86_exception *exception);
1409gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
1410 struct x86_exception *exception);
54f1585a 1411
d62caabb
AS
1412void kvm_vcpu_deactivate_apicv(struct kvm_vcpu *vcpu);
1413
54f1585a
ZX
1414int kvm_emulate_hypercall(struct kvm_vcpu *vcpu);
1415
14727754 1416int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t gva, u64 error_code,
dc25e89e 1417 void *insn, int insn_len);
a7052897 1418void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva);
eb4b248e 1419void kvm_mmu_invpcid_gva(struct kvm_vcpu *vcpu, gva_t gva, unsigned long pcid);
ade61e28 1420void kvm_mmu_new_cr3(struct kvm_vcpu *vcpu, gpa_t new_cr3, bool skip_tlb_flush);
34c16eec 1421
18552672 1422void kvm_enable_tdp(void);
5f4cb662 1423void kvm_disable_tdp(void);
18552672 1424
54987b7a
PB
1425static inline gpa_t translate_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
1426 struct x86_exception *exception)
e459e322
XG
1427{
1428 return gpa;
1429}
1430
ec6d273d
ZX
1431static inline struct kvm_mmu_page *page_header(hpa_t shadow_page)
1432{
1433 struct page *page = pfn_to_page(shadow_page >> PAGE_SHIFT);
1434
1435 return (struct kvm_mmu_page *)page_private(page);
1436}
1437
d6e88aec 1438static inline u16 kvm_read_ldt(void)
ec6d273d
ZX
1439{
1440 u16 ldt;
1441 asm("sldt %0" : "=g"(ldt));
1442 return ldt;
1443}
1444
d6e88aec 1445static inline void kvm_load_ldt(u16 sel)
ec6d273d
ZX
1446{
1447 asm("lldt %0" : : "rm"(sel));
1448}
ec6d273d 1449
ec6d273d
ZX
1450#ifdef CONFIG_X86_64
1451static inline unsigned long read_msr(unsigned long msr)
1452{
1453 u64 value;
1454
1455 rdmsrl(msr, value);
1456 return value;
1457}
1458#endif
1459
ec6d273d
ZX
1460static inline u32 get_rdx_init_val(void)
1461{
1462 return 0x600; /* P6 family */
1463}
1464
c1a5d4f9
AK
1465static inline void kvm_inject_gp(struct kvm_vcpu *vcpu, u32 error_code)
1466{
1467 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
1468}
1469
ec6d273d
ZX
1470#define TSS_IOPB_BASE_OFFSET 0x66
1471#define TSS_BASE_SIZE 0x68
1472#define TSS_IOPB_SIZE (65536 / 8)
1473#define TSS_REDIRECTION_SIZE (256 / 8)
7d76b4d3
JP
1474#define RMODE_TSS_SIZE \
1475 (TSS_BASE_SIZE + TSS_REDIRECTION_SIZE + TSS_IOPB_SIZE + 1)
53e0aa7b 1476
37817f29
IE
1477enum {
1478 TASK_SWITCH_CALL = 0,
1479 TASK_SWITCH_IRET = 1,
1480 TASK_SWITCH_JMP = 2,
1481 TASK_SWITCH_GATE = 3,
1482};
1483
1371d904 1484#define HF_GIF_MASK (1 << 0)
3d6368ef
AG
1485#define HF_HIF_MASK (1 << 1)
1486#define HF_VINTR_MASK (1 << 2)
95ba8273 1487#define HF_NMI_MASK (1 << 3)
44c11430 1488#define HF_IRET_MASK (1 << 4)
ec9e60b2 1489#define HF_GUEST_MASK (1 << 5) /* VCPU is in guest-mode */
f077825a
PB
1490#define HF_SMM_MASK (1 << 6)
1491#define HF_SMM_INSIDE_NMI_MASK (1 << 7)
1371d904 1492
699023e2
PB
1493#define __KVM_VCPU_MULTIPLE_ADDRESS_SPACE
1494#define KVM_ADDRESS_SPACE_NUM 2
1495
1496#define kvm_arch_vcpu_memslots_id(vcpu) ((vcpu)->arch.hflags & HF_SMM_MASK ? 1 : 0)
1497#define kvm_memslots_for_spte_role(kvm, role) __kvm_memslots(kvm, (role).smm)
1371d904 1498
4ecac3fd
AK
1499/*
1500 * Hardware virtualization extension instructions may fault if a
1501 * reboot turns off virtualization while processes are running.
1502 * Trap the fault and ignore the instruction if that happens.
1503 */
b7c4145b 1504asmlinkage void kvm_spurious_fault(void);
4ecac3fd 1505
5e520e62 1506#define ____kvm_handle_fault_on_reboot(insn, cleanup_insn) \
4ecac3fd 1507 "666: " insn "\n\t" \
b7c4145b 1508 "668: \n\t" \
18b13e54 1509 ".pushsection .fixup, \"ax\" \n" \
4ecac3fd 1510 "667: \n\t" \
5e520e62 1511 cleanup_insn "\n\t" \
b7c4145b
AK
1512 "cmpb $0, kvm_rebooting \n\t" \
1513 "jne 668b \n\t" \
8ceed347 1514 __ASM_SIZE(push) " $666b \n\t" \
e8143499 1515 "jmp kvm_spurious_fault \n\t" \
4ecac3fd 1516 ".popsection \n\t" \
3ee89722 1517 _ASM_EXTABLE(666b, 667b)
4ecac3fd 1518
5e520e62
AK
1519#define __kvm_handle_fault_on_reboot(insn) \
1520 ____kvm_handle_fault_on_reboot(insn, "")
1521
e930bffe 1522#define KVM_ARCH_WANT_MMU_NOTIFIER
b3ae2096 1523int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end);
57128468 1524int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
8ee53820 1525int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
748c0e31 1526int kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
c7c9c56c 1527int kvm_cpu_has_injectable_intr(struct kvm_vcpu *v);
a1b37100
GN
1528int kvm_cpu_has_interrupt(struct kvm_vcpu *vcpu);
1529int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu);
0b71785d 1530int kvm_cpu_get_interrupt(struct kvm_vcpu *v);
d28bc9dd 1531void kvm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event);
4256f43f 1532void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu);
e930bffe 1533
4180bf1b 1534int kvm_pv_send_ipi(struct kvm *kvm, unsigned long ipi_bitmap_low,
bdf7ffc8 1535 unsigned long ipi_bitmap_high, u32 min,
4180bf1b
WL
1536 unsigned long icr, int op_64_bit);
1537
18863bdd 1538void kvm_define_shared_msr(unsigned index, u32 msr);
8b3c3104 1539int kvm_set_shared_msr(unsigned index, u64 val, u64 mask);
18863bdd 1540
35181e86 1541u64 kvm_scale_tsc(struct kvm_vcpu *vcpu, u64 tsc);
4ba76538 1542u64 kvm_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc);
35181e86 1543
82b32774 1544unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu);
f92653ee
JK
1545bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip);
1546
2860c4b1
PB
1547void kvm_make_mclock_inprogress_request(struct kvm *kvm);
1548void kvm_make_scan_ioapic_request(struct kvm *kvm);
1549
af585b92
GN
1550void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
1551 struct kvm_async_pf *work);
1552void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
1553 struct kvm_async_pf *work);
56028d08
GN
1554void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu,
1555 struct kvm_async_pf *work);
7c90705b 1556bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu);
af585b92
GN
1557extern bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn);
1558
6affcbed
KH
1559int kvm_skip_emulated_instruction(struct kvm_vcpu *vcpu);
1560int kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err);
d264ee0c 1561void __kvm_request_immediate_exit(struct kvm_vcpu *vcpu);
db8fcefa 1562
f5132b01
GN
1563int kvm_is_in_guest(void);
1564
1d8007bd
PB
1565int __x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size);
1566int x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size);
d71ba788
PB
1567bool kvm_vcpu_is_reset_bsp(struct kvm_vcpu *vcpu);
1568bool kvm_vcpu_is_bsp(struct kvm_vcpu *vcpu);
f5132b01 1569
8feb4a04
FW
1570bool kvm_intr_is_single_vcpu(struct kvm *kvm, struct kvm_lapic_irq *irq,
1571 struct kvm_vcpu **dest_vcpu);
1572
37131313 1573void kvm_set_msi_irq(struct kvm *kvm, struct kvm_kernel_irq_routing_entry *e,
d84f1e07 1574 struct kvm_lapic_irq *irq);
197a4f4b 1575
d1ed092f
SS
1576static inline void kvm_arch_vcpu_blocking(struct kvm_vcpu *vcpu)
1577{
1578 if (kvm_x86_ops->vcpu_blocking)
1579 kvm_x86_ops->vcpu_blocking(vcpu);
1580}
1581
1582static inline void kvm_arch_vcpu_unblocking(struct kvm_vcpu *vcpu)
1583{
1584 if (kvm_x86_ops->vcpu_unblocking)
1585 kvm_x86_ops->vcpu_unblocking(vcpu);
1586}
1587
3491caf2 1588static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {}
3217f7c2 1589
7d669f50
SS
1590static inline int kvm_cpu_get_apicid(int mps_cpu)
1591{
1592#ifdef CONFIG_X86_LOCAL_APIC
64063505 1593 return default_cpu_present_to_apicid(mps_cpu);
7d669f50
SS
1594#else
1595 WARN_ON_ONCE(1);
1596 return BAD_APICID;
1597#endif
1598}
1599
05cade71
LP
1600#define put_smstate(type, buf, offset, val) \
1601 *(type *)((buf) + (offset) - 0x7e00) = val
1602
ed19321f
SC
1603#define GET_SMSTATE(type, buf, offset) \
1604 (*(type *)((buf) + (offset) - 0x7e00))
1605
1965aae3 1606#endif /* _ASM_X86_KVM_HOST_H */