]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - arch/x86/include/asm/kvm_host.h
kvm: introduce vcpu_debug = kvm_debug + vcpu context
[mirror_ubuntu-jammy-kernel.git] / arch / x86 / include / asm / kvm_host.h
CommitLineData
a656c8ef 1/*
043405e1
CO
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This header defines architecture specific interfaces, x86 version
5 *
6 * This work is licensed under the terms of the GNU GPL, version 2. See
7 * the COPYING file in the top-level directory.
8 *
9 */
10
1965aae3
PA
11#ifndef _ASM_X86_KVM_HOST_H
12#define _ASM_X86_KVM_HOST_H
043405e1 13
34c16eec
ZX
14#include <linux/types.h>
15#include <linux/mm.h>
e930bffe 16#include <linux/mmu_notifier.h>
229456fc 17#include <linux/tracepoint.h>
f5f48ee1 18#include <linux/cpumask.h>
f5132b01 19#include <linux/irq_work.h>
34c16eec
ZX
20
21#include <linux/kvm.h>
22#include <linux/kvm_para.h>
edf88417 23#include <linux/kvm_types.h>
f5132b01 24#include <linux/perf_event.h>
d828199e
MT
25#include <linux/pvclock_gtod.h>
26#include <linux/clocksource.h>
34c16eec 27
50d0a0f9 28#include <asm/pvclock-abi.h>
e01a1b57 29#include <asm/desc.h>
0bed3b56 30#include <asm/mtrr.h>
9962d032 31#include <asm/msr-index.h>
3ee89722 32#include <asm/asm.h>
e01a1b57 33
cbf64358 34#define KVM_MAX_VCPUS 255
a59cb29e 35#define KVM_SOFT_MAX_VCPUS 160
1d4e7e3c 36#define KVM_USER_MEM_SLOTS 509
0743247f
AW
37/* memory slots that are not exposed to userspace */
38#define KVM_PRIVATE_MEM_SLOTS 3
bbacc0c1 39#define KVM_MEM_SLOTS_NUM (KVM_USER_MEM_SLOTS + KVM_PRIVATE_MEM_SLOTS)
93a5cef0 40
69a9f69b 41#define KVM_PIO_PAGE_OFFSET 1
542472b5 42#define KVM_COALESCED_MMIO_PAGE_OFFSET 2
69a9f69b 43
8175e5b7
AG
44#define KVM_IRQCHIP_NUM_PINS KVM_IOAPIC_NUM_PINS
45
cfec82cb
JR
46#define CR0_RESERVED_BITS \
47 (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
48 | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
49 | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
50
346874c9 51#define CR3_L_MODE_RESERVED_BITS 0xFFFFFF0000000000ULL
cfaa790a 52#define CR3_PCID_INVD BIT_64(63)
cfec82cb
JR
53#define CR4_RESERVED_BITS \
54 (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
55 | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
ad756a16 56 | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR | X86_CR4_PCIDE \
afcbf13f 57 | X86_CR4_OSXSAVE | X86_CR4_SMEP | X86_CR4_FSGSBASE \
56d6efc2 58 | X86_CR4_OSXMMEXCPT | X86_CR4_VMXE | X86_CR4_SMAP))
cfec82cb
JR
59
60#define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
61
62
cd6e8f87 63
cd6e8f87 64#define INVALID_PAGE (~(hpa_t)0)
dd180b3e
XG
65#define VALID_PAGE(x) ((x) != INVALID_PAGE)
66
cd6e8f87
ZX
67#define UNMAPPED_GVA (~(gpa_t)0)
68
ec04b260 69/* KVM Hugepage definitions for x86 */
04326caa 70#define KVM_NR_PAGE_SIZES 3
82855413
JR
71#define KVM_HPAGE_GFN_SHIFT(x) (((x) - 1) * 9)
72#define KVM_HPAGE_SHIFT(x) (PAGE_SHIFT + KVM_HPAGE_GFN_SHIFT(x))
ec04b260
JR
73#define KVM_HPAGE_SIZE(x) (1UL << KVM_HPAGE_SHIFT(x))
74#define KVM_HPAGE_MASK(x) (~(KVM_HPAGE_SIZE(x) - 1))
75#define KVM_PAGES_PER_HPAGE(x) (KVM_HPAGE_SIZE(x) / PAGE_SIZE)
05da4558 76
6d9d41e5
CD
77static inline gfn_t gfn_to_index(gfn_t gfn, gfn_t base_gfn, int level)
78{
79 /* KVM_HPAGE_GFN_SHIFT(PT_PAGE_TABLE_LEVEL) must be 0. */
80 return (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
81 (base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
82}
83
d657a98e
ZX
84#define KVM_PERMILLE_MMU_PAGES 20
85#define KVM_MIN_ALLOC_MMU_PAGES 64
1ae0a13d
DE
86#define KVM_MMU_HASH_SHIFT 10
87#define KVM_NUM_MMU_PAGES (1 << KVM_MMU_HASH_SHIFT)
d657a98e
ZX
88#define KVM_MIN_FREE_MMU_PAGES 5
89#define KVM_REFILL_PAGES 25
73c1160c 90#define KVM_MAX_CPUID_ENTRIES 80
0bed3b56 91#define KVM_NR_FIXED_MTRR_REGION 88
0d234daf 92#define KVM_NR_VAR_MTRR 8
d657a98e 93
af585b92
GN
94#define ASYNC_PF_PER_VCPU 64
95
5fdbf976 96enum kvm_reg {
2b3ccfa0
ZX
97 VCPU_REGS_RAX = 0,
98 VCPU_REGS_RCX = 1,
99 VCPU_REGS_RDX = 2,
100 VCPU_REGS_RBX = 3,
101 VCPU_REGS_RSP = 4,
102 VCPU_REGS_RBP = 5,
103 VCPU_REGS_RSI = 6,
104 VCPU_REGS_RDI = 7,
105#ifdef CONFIG_X86_64
106 VCPU_REGS_R8 = 8,
107 VCPU_REGS_R9 = 9,
108 VCPU_REGS_R10 = 10,
109 VCPU_REGS_R11 = 11,
110 VCPU_REGS_R12 = 12,
111 VCPU_REGS_R13 = 13,
112 VCPU_REGS_R14 = 14,
113 VCPU_REGS_R15 = 15,
114#endif
5fdbf976 115 VCPU_REGS_RIP,
2b3ccfa0
ZX
116 NR_VCPU_REGS
117};
118
6de4f3ad
AK
119enum kvm_reg_ex {
120 VCPU_EXREG_PDPTR = NR_VCPU_REGS,
aff48baa 121 VCPU_EXREG_CR3,
6de12732 122 VCPU_EXREG_RFLAGS,
2fb92db1 123 VCPU_EXREG_SEGMENTS,
6de4f3ad
AK
124};
125
2b3ccfa0 126enum {
81609e3e 127 VCPU_SREG_ES,
2b3ccfa0 128 VCPU_SREG_CS,
81609e3e 129 VCPU_SREG_SS,
2b3ccfa0 130 VCPU_SREG_DS,
2b3ccfa0
ZX
131 VCPU_SREG_FS,
132 VCPU_SREG_GS,
2b3ccfa0
ZX
133 VCPU_SREG_TR,
134 VCPU_SREG_LDTR,
135};
136
56e82318 137#include <asm/kvm_emulate.h>
2b3ccfa0 138
d657a98e
ZX
139#define KVM_NR_MEM_OBJS 40
140
42dbaa5a
JK
141#define KVM_NR_DB_REGS 4
142
143#define DR6_BD (1 << 13)
144#define DR6_BS (1 << 14)
6f43ed01
NA
145#define DR6_RTM (1 << 16)
146#define DR6_FIXED_1 0xfffe0ff0
147#define DR6_INIT 0xffff0ff0
148#define DR6_VOLATILE 0x0001e00f
42dbaa5a
JK
149
150#define DR7_BP_EN_MASK 0x000000ff
151#define DR7_GE (1 << 9)
152#define DR7_GD (1 << 13)
153#define DR7_FIXED_1 0x00000400
6f43ed01 154#define DR7_VOLATILE 0xffff2bff
42dbaa5a 155
c205fb7d
NA
156#define PFERR_PRESENT_BIT 0
157#define PFERR_WRITE_BIT 1
158#define PFERR_USER_BIT 2
159#define PFERR_RSVD_BIT 3
160#define PFERR_FETCH_BIT 4
161
162#define PFERR_PRESENT_MASK (1U << PFERR_PRESENT_BIT)
163#define PFERR_WRITE_MASK (1U << PFERR_WRITE_BIT)
164#define PFERR_USER_MASK (1U << PFERR_USER_BIT)
165#define PFERR_RSVD_MASK (1U << PFERR_RSVD_BIT)
166#define PFERR_FETCH_MASK (1U << PFERR_FETCH_BIT)
167
41383771
GN
168/* apic attention bits */
169#define KVM_APIC_CHECK_VAPIC 0
ae7a2a3f
MT
170/*
171 * The following bit is set with PV-EOI, unset on EOI.
172 * We detect PV-EOI changes by guest by comparing
173 * this bit with PV-EOI in guest memory.
174 * See the implementation in apic_update_pv_eoi.
175 */
176#define KVM_APIC_PV_EOI_PENDING 1
41383771 177
d657a98e
ZX
178/*
179 * We don't want allocation failures within the mmu code, so we preallocate
180 * enough memory for a single page fault in a cache.
181 */
182struct kvm_mmu_memory_cache {
183 int nobjs;
184 void *objects[KVM_NR_MEM_OBJS];
185};
186
d657a98e
ZX
187union kvm_mmu_page_role {
188 unsigned word;
189 struct {
7d76b4d3 190 unsigned level:4;
5b7e0102 191 unsigned cr4_pae:1;
7d76b4d3 192 unsigned quadrant:2;
f6e2c02b 193 unsigned direct:1;
7d76b4d3 194 unsigned access:3;
2e53d63a 195 unsigned invalid:1;
9645bb56 196 unsigned nxe:1;
3dbe1415 197 unsigned cr0_wp:1;
411c588d 198 unsigned smep_andnot_wp:1;
0be0226f 199 unsigned smap_andnot_wp:1;
699023e2
PB
200 unsigned :8;
201
202 /*
203 * This is left at the top of the word so that
204 * kvm_memslots_for_spte_role can extract it with a
205 * simple shift. While there is room, give it a whole
206 * byte so it is also faster to load it from memory.
207 */
208 unsigned smm:8;
d657a98e
ZX
209 };
210};
211
212struct kvm_mmu_page {
213 struct list_head link;
214 struct hlist_node hash_link;
215
216 /*
217 * The following two entries are used to key the shadow page in the
218 * hash table.
219 */
220 gfn_t gfn;
221 union kvm_mmu_page_role role;
222
223 u64 *spt;
224 /* hold the gfn of each spte inside spt */
225 gfn_t *gfns;
4731d4c7 226 bool unsync;
0571d366 227 int root_count; /* Currently serving as active root */
60c8aec6 228 unsigned int unsync_children;
67052b35 229 unsigned long parent_ptes; /* Reverse mapping for parent_pte */
f6f8adee
XG
230
231 /* The page is obsolete if mmu_valid_gen != kvm->arch.mmu_valid_gen. */
5304b8d3 232 unsigned long mmu_valid_gen;
f6f8adee 233
0074ff63 234 DECLARE_BITMAP(unsync_child_bitmap, 512);
c2a2ac2b
XG
235
236#ifdef CONFIG_X86_32
accaefe0
XG
237 /*
238 * Used out of the mmu-lock to avoid reading spte values while an
239 * update is in progress; see the comments in __get_spte_lockless().
240 */
c2a2ac2b
XG
241 int clear_spte_count;
242#endif
243
0cbf8e43 244 /* Number of writes since the last time traversal visited this page. */
a30f47cb 245 int write_flooding_count;
d657a98e
ZX
246};
247
1c08364c
AK
248struct kvm_pio_request {
249 unsigned long count;
1c08364c
AK
250 int in;
251 int port;
252 int size;
1c08364c
AK
253};
254
d657a98e
ZX
255/*
256 * x86 supports 3 paging modes (4-level 64-bit, 3-level 64-bit, and 2-level
257 * 32-bit). The kvm_mmu structure abstracts the details of the current mmu
258 * mode.
259 */
260struct kvm_mmu {
f43addd4 261 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long root);
5777ed34 262 unsigned long (*get_cr3)(struct kvm_vcpu *vcpu);
e4e517b4 263 u64 (*get_pdptr)(struct kvm_vcpu *vcpu, int index);
78b2c54a
XG
264 int (*page_fault)(struct kvm_vcpu *vcpu, gva_t gva, u32 err,
265 bool prefault);
6389ee94
AK
266 void (*inject_page_fault)(struct kvm_vcpu *vcpu,
267 struct x86_exception *fault);
1871c602 268 gpa_t (*gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t gva, u32 access,
ab9ae313 269 struct x86_exception *exception);
54987b7a
PB
270 gpa_t (*translate_gpa)(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
271 struct x86_exception *exception);
e8bc217a 272 int (*sync_page)(struct kvm_vcpu *vcpu,
a4a8e6f7 273 struct kvm_mmu_page *sp);
a7052897 274 void (*invlpg)(struct kvm_vcpu *vcpu, gva_t gva);
0f53b5b1 275 void (*update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
7c562522 276 u64 *spte, const void *pte);
d657a98e
ZX
277 hpa_t root_hpa;
278 int root_level;
279 int shadow_root_level;
a770f6f2 280 union kvm_mmu_page_role base_role;
c5a78f2b 281 bool direct_map;
d657a98e 282
97d64b78
AK
283 /*
284 * Bitmap; bit set = permission fault
285 * Byte index: page fault error code [4:1]
286 * Bit index: pte permissions in ACC_* format
287 */
288 u8 permissions[16];
289
d657a98e 290 u64 *pae_root;
81407ca5 291 u64 *lm_root;
82725b20 292 u64 rsvd_bits_mask[2][4];
25d92081 293 u64 bad_mt_xwr;
ff03a073 294
6fd01b71
AK
295 /*
296 * Bitmap: bit set = last pte in walk
297 * index[0:1]: level (zero-based)
298 * index[2]: pte.ps
299 */
300 u8 last_pte_bitmap;
301
2d48a985
JR
302 bool nx;
303
ff03a073 304 u64 pdptrs[4]; /* pae */
d657a98e
ZX
305};
306
f5132b01
GN
307enum pmc_type {
308 KVM_PMC_GP = 0,
309 KVM_PMC_FIXED,
310};
311
312struct kvm_pmc {
313 enum pmc_type type;
314 u8 idx;
315 u64 counter;
316 u64 eventsel;
317 struct perf_event *perf_event;
318 struct kvm_vcpu *vcpu;
319};
320
321struct kvm_pmu {
322 unsigned nr_arch_gp_counters;
323 unsigned nr_arch_fixed_counters;
324 unsigned available_event_types;
325 u64 fixed_ctr_ctrl;
326 u64 global_ctrl;
327 u64 global_status;
328 u64 global_ovf_ctrl;
329 u64 counter_bitmask[2];
330 u64 global_ctrl_mask;
103af0a9 331 u64 reserved_bits;
f5132b01 332 u8 version;
15c7ad51
RR
333 struct kvm_pmc gp_counters[INTEL_PMC_MAX_GENERIC];
334 struct kvm_pmc fixed_counters[INTEL_PMC_MAX_FIXED];
f5132b01
GN
335 struct irq_work irq_work;
336 u64 reprogram_pmi;
337};
338
25462f7f
WH
339struct kvm_pmu_ops;
340
360b948d
PB
341enum {
342 KVM_DEBUGREG_BP_ENABLED = 1,
c77fb5fe 343 KVM_DEBUGREG_WONT_EXIT = 2,
ae561ede 344 KVM_DEBUGREG_RELOAD = 4,
360b948d
PB
345};
346
86fd5270
XG
347struct kvm_mtrr_range {
348 u64 base;
349 u64 mask;
19efffa2 350 struct list_head node;
86fd5270
XG
351};
352
70109e7d 353struct kvm_mtrr {
86fd5270 354 struct kvm_mtrr_range var_ranges[KVM_NR_VAR_MTRR];
70109e7d 355 mtrr_type fixed_ranges[KVM_NR_FIXED_MTRR_REGION];
10fac2dc 356 u64 deftype;
19efffa2
XG
357
358 struct list_head head;
70109e7d
XG
359};
360
e83d5887
AS
361/* Hyper-V per vcpu emulation context */
362struct kvm_vcpu_hv {
363 u64 hv_vapic;
364};
365
ad312c7c 366struct kvm_vcpu_arch {
5fdbf976
MT
367 /*
368 * rip and regs accesses must go through
369 * kvm_{register,rip}_{read,write} functions.
370 */
371 unsigned long regs[NR_VCPU_REGS];
372 u32 regs_avail;
373 u32 regs_dirty;
34c16eec
ZX
374
375 unsigned long cr0;
e8467fda 376 unsigned long cr0_guest_owned_bits;
34c16eec
ZX
377 unsigned long cr2;
378 unsigned long cr3;
379 unsigned long cr4;
fc78f519 380 unsigned long cr4_guest_owned_bits;
34c16eec 381 unsigned long cr8;
1371d904 382 u32 hflags;
f6801dff 383 u64 efer;
34c16eec
ZX
384 u64 apic_base;
385 struct kvm_lapic *apic; /* kernel irqchip context */
41383771 386 unsigned long apic_attention;
e1035715 387 int32_t apic_arb_prio;
34c16eec 388 int mp_state;
34c16eec 389 u64 ia32_misc_enable_msr;
64d60670 390 u64 smbase;
b209749f 391 bool tpr_access_reporting;
20300099 392 u64 ia32_xss;
34c16eec 393
14dfe855
JR
394 /*
395 * Paging state of the vcpu
396 *
397 * If the vcpu runs in guest mode with two level paging this still saves
398 * the paging mode of the l1 guest. This context is always used to
399 * handle faults.
400 */
34c16eec 401 struct kvm_mmu mmu;
8df25a32 402
6539e738
JR
403 /*
404 * Paging state of an L2 guest (used for nested npt)
405 *
406 * This context will save all necessary information to walk page tables
407 * of the an L2 guest. This context is only initialized for page table
408 * walking and not for faulting since we never handle l2 page faults on
409 * the host.
410 */
411 struct kvm_mmu nested_mmu;
412
14dfe855
JR
413 /*
414 * Pointer to the mmu context currently used for
415 * gva_to_gpa translations.
416 */
417 struct kvm_mmu *walk_mmu;
418
53c07b18 419 struct kvm_mmu_memory_cache mmu_pte_list_desc_cache;
34c16eec
ZX
420 struct kvm_mmu_memory_cache mmu_page_cache;
421 struct kvm_mmu_memory_cache mmu_page_header_cache;
422
98918833 423 struct fpu guest_fpu;
c447e76b 424 bool eager_fpu;
2acf923e 425 u64 xcr0;
d7876f1b 426 u64 guest_supported_xcr0;
4344ee98 427 u32 guest_xstate_size;
34c16eec 428
34c16eec
ZX
429 struct kvm_pio_request pio;
430 void *pio_data;
431
66fd3f7f
GN
432 u8 event_exit_inst_len;
433
298101da
AK
434 struct kvm_queued_exception {
435 bool pending;
436 bool has_error_code;
ce7ddec4 437 bool reinject;
298101da
AK
438 u8 nr;
439 u32 error_code;
440 } exception;
441
937a7eae
AK
442 struct kvm_queued_interrupt {
443 bool pending;
66fd3f7f 444 bool soft;
937a7eae
AK
445 u8 nr;
446 } interrupt;
447
34c16eec
ZX
448 int halt_request; /* real mode on Intel only */
449
450 int cpuid_nent;
07716717 451 struct kvm_cpuid_entry2 cpuid_entries[KVM_MAX_CPUID_ENTRIES];
5a4f55cd
EK
452
453 int maxphyaddr;
454
34c16eec
ZX
455 /* emulate context */
456
457 struct x86_emulate_ctxt emulate_ctxt;
7ae441ea
GN
458 bool emulate_regs_need_sync_to_vcpu;
459 bool emulate_regs_need_sync_from_vcpu;
716d51ab 460 int (*complete_userspace_io)(struct kvm_vcpu *vcpu);
18068523
GOC
461
462 gpa_t time;
50d0a0f9 463 struct pvclock_vcpu_time_info hv_clock;
e48672fa 464 unsigned int hw_tsc_khz;
0b79459b
AH
465 struct gfn_to_hva_cache pv_time;
466 bool pv_time_enabled;
51d59c6b
MT
467 /* set guest stopped flag in pvclock flags field */
468 bool pvclock_set_guest_stopped_request;
c9aaa895
GC
469
470 struct {
471 u64 msr_val;
472 u64 last_steal;
473 u64 accum_steal;
474 struct gfn_to_hva_cache stime;
475 struct kvm_steal_time steal;
476 } st;
477
1d5f066e 478 u64 last_guest_tsc;
6f526ec5 479 u64 last_host_tsc;
0dd6a6ed 480 u64 tsc_offset_adjustment;
e26101b1
ZA
481 u64 this_tsc_nsec;
482 u64 this_tsc_write;
0d3da0d2 483 u64 this_tsc_generation;
c285545f 484 bool tsc_catchup;
cc578287
ZA
485 bool tsc_always_catchup;
486 s8 virtual_tsc_shift;
487 u32 virtual_tsc_mult;
488 u32 virtual_tsc_khz;
ba904635 489 s64 ia32_tsc_adjust_msr;
3419ffc8 490
7460fb4a
AK
491 atomic_t nmi_queued; /* unprocessed asynchronous NMIs */
492 unsigned nmi_pending; /* NMI queued after currently running handler */
493 bool nmi_injected; /* Trying to inject an NMI this entry */
f077825a 494 bool smi_pending; /* SMI queued after currently running handler */
9ba075a6 495
70109e7d 496 struct kvm_mtrr mtrr_state;
7cb060a9 497 u64 pat;
42dbaa5a 498
360b948d 499 unsigned switch_db_regs;
42dbaa5a
JK
500 unsigned long db[KVM_NR_DB_REGS];
501 unsigned long dr6;
502 unsigned long dr7;
503 unsigned long eff_db[KVM_NR_DB_REGS];
c8639010 504 unsigned long guest_debug_dr7;
890ca9ae
HY
505
506 u64 mcg_cap;
507 u64 mcg_status;
508 u64 mcg_ctl;
509 u64 *mce_banks;
94fe45da 510
bebb106a
XG
511 /* Cache MMIO info */
512 u64 mmio_gva;
513 unsigned access;
514 gfn_t mmio_gfn;
56f17dd3 515 u64 mmio_gen;
bebb106a 516
f5132b01
GN
517 struct kvm_pmu pmu;
518
94fe45da 519 /* used for guest single stepping over the given code position */
94fe45da 520 unsigned long singlestep_rip;
f92653ee 521
e83d5887 522 struct kvm_vcpu_hv hyperv;
f5f48ee1
SY
523
524 cpumask_var_t wbinvd_dirty_mask;
af585b92 525
1cb3f3ae
XG
526 unsigned long last_retry_eip;
527 unsigned long last_retry_addr;
528
af585b92
GN
529 struct {
530 bool halted;
531 gfn_t gfns[roundup_pow_of_two(ASYNC_PF_PER_VCPU)];
344d9588
GN
532 struct gfn_to_hva_cache data;
533 u64 msr_val;
7c90705b 534 u32 id;
6adba527 535 bool send_user_only;
af585b92 536 } apf;
2b036c6b
BO
537
538 /* OSVW MSRs (AMD only) */
539 struct {
540 u64 length;
541 u64 status;
542 } osvw;
ae7a2a3f
MT
543
544 struct {
545 u64 msr_val;
546 struct gfn_to_hva_cache data;
547 } pv_eoi;
93c05d3e
XG
548
549 /*
550 * Indicate whether the access faults on its page table in guest
551 * which is set when fix page fault and used to detect unhandeable
552 * instruction.
553 */
554 bool write_fault_to_shadow_pgtable;
25d92081
YZ
555
556 /* set at EPT violation at this point */
557 unsigned long exit_qualification;
6aef266c
SV
558
559 /* pv related host specific info */
560 struct {
561 bool pv_unhalted;
562 } pv;
34c16eec
ZX
563};
564
db3fe4eb 565struct kvm_lpage_info {
db3fe4eb
TY
566 int write_count;
567};
568
569struct kvm_arch_memory_slot {
d89cc617 570 unsigned long *rmap[KVM_NR_PAGE_SIZES];
db3fe4eb
TY
571 struct kvm_lpage_info *lpage_info[KVM_NR_PAGE_SIZES - 1];
572};
573
3548a259
RK
574/*
575 * We use as the mode the number of bits allocated in the LDR for the
576 * logical processor ID. It happens that these are all powers of two.
577 * This makes it is very easy to detect cases where the APICs are
578 * configured for multiple modes; in that case, we cannot use the map and
579 * hence cannot use kvm_irq_delivery_to_apic_fast either.
580 */
581#define KVM_APIC_MODE_XAPIC_CLUSTER 4
582#define KVM_APIC_MODE_XAPIC_FLAT 8
583#define KVM_APIC_MODE_X2APIC 16
584
1e08ec4a
GN
585struct kvm_apic_map {
586 struct rcu_head rcu;
3548a259 587 u8 mode;
1e08ec4a
GN
588 struct kvm_lapic *phys_map[256];
589 /* first index is cluster id second is cpu id in a cluster */
590 struct kvm_lapic *logical_map[16][16];
591};
592
e83d5887
AS
593/* Hyper-V emulation context */
594struct kvm_hv {
595 u64 hv_guest_os_id;
596 u64 hv_hypercall;
597 u64 hv_tsc_page;
598};
599
fef9cce0 600struct kvm_arch {
49d5ca26 601 unsigned int n_used_mmu_pages;
f05e70ac 602 unsigned int n_requested_mmu_pages;
39de71ec 603 unsigned int n_max_mmu_pages;
332b207d 604 unsigned int indirect_shadow_pages;
5304b8d3 605 unsigned long mmu_valid_gen;
f05e70ac
ZX
606 struct hlist_head mmu_page_hash[KVM_NUM_MMU_PAGES];
607 /*
608 * Hash table of struct kvm_mmu_page.
609 */
610 struct list_head active_mmu_pages;
365c8868
XG
611 struct list_head zapped_obsolete_pages;
612
4d5c5d0f 613 struct list_head assigned_dev_head;
19de40a8 614 struct iommu_domain *iommu_domain;
d96eb2c6 615 bool iommu_noncoherent;
e0f0bbc5
AW
616#define __KVM_HAVE_ARCH_NONCOHERENT_DMA
617 atomic_t noncoherent_dma_count;
5544eb9b
PB
618#define __KVM_HAVE_ARCH_ASSIGNED_DEVICE
619 atomic_t assigned_device_count;
d7deeeb0
ZX
620 struct kvm_pic *vpic;
621 struct kvm_ioapic *vioapic;
7837699f 622 struct kvm_pit *vpit;
42720138 623 atomic_t vapics_in_nmi_mode;
1e08ec4a
GN
624 struct mutex apic_map_lock;
625 struct kvm_apic_map *apic_map;
bfc6d222 626
bfc6d222 627 unsigned int tss_addr;
c24ae0dc 628 bool apic_access_page_done;
18068523
GOC
629
630 gpa_t wall_clock;
b7ebfb05 631
b7ebfb05 632 bool ept_identity_pagetable_done;
b927a3ce 633 gpa_t ept_identity_map_addr;
5550af4d
SY
634
635 unsigned long irq_sources_bitmap;
afbcf7ab 636 s64 kvmclock_offset;
038f8c11 637 raw_spinlock_t tsc_write_lock;
f38e098f 638 u64 last_tsc_nsec;
f38e098f 639 u64 last_tsc_write;
5d3cb0f6 640 u32 last_tsc_khz;
e26101b1
ZA
641 u64 cur_tsc_nsec;
642 u64 cur_tsc_write;
643 u64 cur_tsc_offset;
0d3da0d2 644 u64 cur_tsc_generation;
b48aa97e 645 int nr_vcpus_matched_tsc;
ffde22ac 646
d828199e
MT
647 spinlock_t pvclock_gtod_sync_lock;
648 bool use_master_clock;
649 u64 master_kernel_ns;
650 cycle_t master_cycle_now;
7e44e449 651 struct delayed_work kvmclock_update_work;
332967a3 652 struct delayed_work kvmclock_sync_work;
d828199e 653
ffde22ac 654 struct kvm_xen_hvm_config xen_hvm_config;
55cd8e5a 655
6ef768fa
PB
656 /* reads protected by irq_srcu, writes by irq_lock */
657 struct hlist_head mask_notifier_list;
658
e83d5887 659 struct kvm_hv hyperv;
b034cf01
XG
660
661 #ifdef CONFIG_KVM_MMU_AUDIT
662 int audit_point;
663 #endif
54750f2c
MT
664
665 bool boot_vcpu_runs_old_kvmclock;
90de4a18
NA
666
667 u64 disabled_quirks;
d69fb81f
ZX
668};
669
0711456c
ZX
670struct kvm_vm_stat {
671 u32 mmu_shadow_zapped;
672 u32 mmu_pte_write;
673 u32 mmu_pte_updated;
674 u32 mmu_pde_zapped;
675 u32 mmu_flooded;
676 u32 mmu_recycled;
dfc5aa00 677 u32 mmu_cache_miss;
4731d4c7 678 u32 mmu_unsync;
0711456c 679 u32 remote_tlb_flush;
05da4558 680 u32 lpages;
0711456c
ZX
681};
682
77b4c255
ZX
683struct kvm_vcpu_stat {
684 u32 pf_fixed;
685 u32 pf_guest;
686 u32 tlb_flush;
687 u32 invlpg;
688
689 u32 exits;
690 u32 io_exits;
691 u32 mmio_exits;
692 u32 signal_exits;
693 u32 irq_window_exits;
f08864b4 694 u32 nmi_window_exits;
77b4c255 695 u32 halt_exits;
f7819512 696 u32 halt_successful_poll;
77b4c255
ZX
697 u32 halt_wakeup;
698 u32 request_irq_exits;
699 u32 irq_exits;
700 u32 host_state_reload;
701 u32 efer_reload;
702 u32 fpu_reload;
703 u32 insn_emulation;
704 u32 insn_emulation_fail;
f11c3a8d 705 u32 hypercalls;
fa89a817 706 u32 irq_injections;
c4abb7c9 707 u32 nmi_injections;
77b4c255 708};
ad312c7c 709
8a76d7f2
JR
710struct x86_instruction_info;
711
8fe8ab46
WA
712struct msr_data {
713 bool host_initiated;
714 u32 index;
715 u64 data;
716};
717
cb5281a5
PB
718struct kvm_lapic_irq {
719 u32 vector;
b7cb2231
PB
720 u16 delivery_mode;
721 u16 dest_mode;
722 bool level;
723 u16 trig_mode;
cb5281a5
PB
724 u32 shorthand;
725 u32 dest_id;
93bbf0b8 726 bool msi_redir_hint;
cb5281a5
PB
727};
728
ea4a5ff8
ZX
729struct kvm_x86_ops {
730 int (*cpu_has_kvm_support)(void); /* __init */
731 int (*disabled_by_bios)(void); /* __init */
13a34e06
RK
732 int (*hardware_enable)(void);
733 void (*hardware_disable)(void);
ea4a5ff8
ZX
734 void (*check_processor_compatibility)(void *rtn);
735 int (*hardware_setup)(void); /* __init */
736 void (*hardware_unsetup)(void); /* __exit */
774ead3a 737 bool (*cpu_has_accelerated_tpr)(void);
6d396b55 738 bool (*cpu_has_high_real_mode_segbase)(void);
0e851880 739 void (*cpuid_update)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
740
741 /* Create, but do not attach this VCPU */
742 struct kvm_vcpu *(*vcpu_create)(struct kvm *kvm, unsigned id);
743 void (*vcpu_free)(struct kvm_vcpu *vcpu);
d28bc9dd 744 void (*vcpu_reset)(struct kvm_vcpu *vcpu, bool init_event);
ea4a5ff8
ZX
745
746 void (*prepare_guest_switch)(struct kvm_vcpu *vcpu);
747 void (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
748 void (*vcpu_put)(struct kvm_vcpu *vcpu);
ea4a5ff8 749
c8639010 750 void (*update_db_bp_intercept)(struct kvm_vcpu *vcpu);
609e36d3 751 int (*get_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 752 int (*set_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
ea4a5ff8
ZX
753 u64 (*get_segment_base)(struct kvm_vcpu *vcpu, int seg);
754 void (*get_segment)(struct kvm_vcpu *vcpu,
755 struct kvm_segment *var, int seg);
2e4d2653 756 int (*get_cpl)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
757 void (*set_segment)(struct kvm_vcpu *vcpu,
758 struct kvm_segment *var, int seg);
759 void (*get_cs_db_l_bits)(struct kvm_vcpu *vcpu, int *db, int *l);
e8467fda 760 void (*decache_cr0_guest_bits)(struct kvm_vcpu *vcpu);
aff48baa 761 void (*decache_cr3)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
762 void (*decache_cr4_guest_bits)(struct kvm_vcpu *vcpu);
763 void (*set_cr0)(struct kvm_vcpu *vcpu, unsigned long cr0);
764 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
5e1746d6 765 int (*set_cr4)(struct kvm_vcpu *vcpu, unsigned long cr4);
ea4a5ff8 766 void (*set_efer)(struct kvm_vcpu *vcpu, u64 efer);
89a27f4d
GN
767 void (*get_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
768 void (*set_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
769 void (*get_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
770 void (*set_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
73aaf249
JK
771 u64 (*get_dr6)(struct kvm_vcpu *vcpu);
772 void (*set_dr6)(struct kvm_vcpu *vcpu, unsigned long value);
c77fb5fe 773 void (*sync_dirty_debug_regs)(struct kvm_vcpu *vcpu);
020df079 774 void (*set_dr7)(struct kvm_vcpu *vcpu, unsigned long value);
5fdbf976 775 void (*cache_reg)(struct kvm_vcpu *vcpu, enum kvm_reg reg);
ea4a5ff8
ZX
776 unsigned long (*get_rflags)(struct kvm_vcpu *vcpu);
777 void (*set_rflags)(struct kvm_vcpu *vcpu, unsigned long rflags);
0fdd74f7 778 void (*fpu_activate)(struct kvm_vcpu *vcpu);
02daab21 779 void (*fpu_deactivate)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
780
781 void (*tlb_flush)(struct kvm_vcpu *vcpu);
ea4a5ff8 782
851ba692
AK
783 void (*run)(struct kvm_vcpu *vcpu);
784 int (*handle_exit)(struct kvm_vcpu *vcpu);
ea4a5ff8 785 void (*skip_emulated_instruction)(struct kvm_vcpu *vcpu);
2809f5d2 786 void (*set_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
37ccdcbe 787 u32 (*get_interrupt_shadow)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
788 void (*patch_hypercall)(struct kvm_vcpu *vcpu,
789 unsigned char *hypercall_addr);
66fd3f7f 790 void (*set_irq)(struct kvm_vcpu *vcpu);
95ba8273 791 void (*set_nmi)(struct kvm_vcpu *vcpu);
298101da 792 void (*queue_exception)(struct kvm_vcpu *vcpu, unsigned nr,
ce7ddec4
JR
793 bool has_error_code, u32 error_code,
794 bool reinject);
b463a6f7 795 void (*cancel_injection)(struct kvm_vcpu *vcpu);
78646121 796 int (*interrupt_allowed)(struct kvm_vcpu *vcpu);
95ba8273 797 int (*nmi_allowed)(struct kvm_vcpu *vcpu);
3cfc3092
JK
798 bool (*get_nmi_mask)(struct kvm_vcpu *vcpu);
799 void (*set_nmi_mask)(struct kvm_vcpu *vcpu, bool masked);
c9a7953f
JK
800 void (*enable_nmi_window)(struct kvm_vcpu *vcpu);
801 void (*enable_irq_window)(struct kvm_vcpu *vcpu);
95ba8273 802 void (*update_cr8_intercept)(struct kvm_vcpu *vcpu, int tpr, int irr);
c7c9c56c
YZ
803 int (*vm_has_apicv)(struct kvm *kvm);
804 void (*hwapic_irr_update)(struct kvm_vcpu *vcpu, int max_irr);
805 void (*hwapic_isr_update)(struct kvm *kvm, int isr);
806 void (*load_eoi_exitmap)(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap);
8d14695f 807 void (*set_virtual_x2apic_mode)(struct kvm_vcpu *vcpu, bool set);
4256f43f 808 void (*set_apic_access_page_addr)(struct kvm_vcpu *vcpu, hpa_t hpa);
a20ed54d
YZ
809 void (*deliver_posted_interrupt)(struct kvm_vcpu *vcpu, int vector);
810 void (*sync_pir_to_irr)(struct kvm_vcpu *vcpu);
ea4a5ff8 811 int (*set_tss_addr)(struct kvm *kvm, unsigned int addr);
67253af5 812 int (*get_tdp_level)(void);
4b12f0de 813 u64 (*get_mt_mask)(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio);
17cc3935 814 int (*get_lpage_level)(void);
4e47c7a6 815 bool (*rdtscp_supported)(void);
ad756a16 816 bool (*invpcid_supported)(void);
f1e2b260 817 void (*adjust_tsc_offset)(struct kvm_vcpu *vcpu, s64 adjustment, bool host);
344f414f 818
1c97f0a0
JR
819 void (*set_tdp_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
820
d4330ef2
JR
821 void (*set_supported_cpuid)(u32 func, struct kvm_cpuid_entry2 *entry);
822
f5f48ee1
SY
823 bool (*has_wbinvd_exit)(void);
824
cc578287 825 void (*set_tsc_khz)(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale);
ba904635 826 u64 (*read_tsc_offset)(struct kvm_vcpu *vcpu);
99e3e30a
ZA
827 void (*write_tsc_offset)(struct kvm_vcpu *vcpu, u64 offset);
828
857e4099 829 u64 (*compute_tsc_offset)(struct kvm_vcpu *vcpu, u64 target_tsc);
886b470c 830 u64 (*read_l1_tsc)(struct kvm_vcpu *vcpu, u64 host_tsc);
857e4099 831
586f9607 832 void (*get_exit_info)(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2);
8a76d7f2
JR
833
834 int (*check_intercept)(struct kvm_vcpu *vcpu,
835 struct x86_instruction_info *info,
836 enum x86_intercept_stage stage);
a547c6db 837 void (*handle_external_intr)(struct kvm_vcpu *vcpu);
da8999d3 838 bool (*mpx_supported)(void);
55412b2e 839 bool (*xsaves_supported)(void);
b6b8a145
JK
840
841 int (*check_nested_events)(struct kvm_vcpu *vcpu, bool external_intr);
ae97a3b8
RK
842
843 void (*sched_in)(struct kvm_vcpu *kvm, int cpu);
88178fd4
KH
844
845 /*
846 * Arch-specific dirty logging hooks. These hooks are only supposed to
847 * be valid if the specific arch has hardware-accelerated dirty logging
848 * mechanism. Currently only for PML on VMX.
849 *
850 * - slot_enable_log_dirty:
851 * called when enabling log dirty mode for the slot.
852 * - slot_disable_log_dirty:
853 * called when disabling log dirty mode for the slot.
854 * also called when slot is created with log dirty disabled.
855 * - flush_log_dirty:
856 * called before reporting dirty_bitmap to userspace.
857 * - enable_log_dirty_pt_masked:
858 * called when reenabling log dirty for the GFNs in the mask after
859 * corresponding bits are cleared in slot->dirty_bitmap.
860 */
861 void (*slot_enable_log_dirty)(struct kvm *kvm,
862 struct kvm_memory_slot *slot);
863 void (*slot_disable_log_dirty)(struct kvm *kvm,
864 struct kvm_memory_slot *slot);
865 void (*flush_log_dirty)(struct kvm *kvm);
866 void (*enable_log_dirty_pt_masked)(struct kvm *kvm,
867 struct kvm_memory_slot *slot,
868 gfn_t offset, unsigned long mask);
25462f7f
WH
869 /* pmu operations of sub-arch */
870 const struct kvm_pmu_ops *pmu_ops;
ea4a5ff8
ZX
871};
872
af585b92 873struct kvm_arch_async_pf {
7c90705b 874 u32 token;
af585b92 875 gfn_t gfn;
fb67e14f 876 unsigned long cr3;
c4806acd 877 bool direct_map;
af585b92
GN
878};
879
97896d04
ZX
880extern struct kvm_x86_ops *kvm_x86_ops;
881
f1e2b260
MT
882static inline void adjust_tsc_offset_guest(struct kvm_vcpu *vcpu,
883 s64 adjustment)
884{
885 kvm_x86_ops->adjust_tsc_offset(vcpu, adjustment, false);
886}
887
888static inline void adjust_tsc_offset_host(struct kvm_vcpu *vcpu, s64 adjustment)
889{
890 kvm_x86_ops->adjust_tsc_offset(vcpu, adjustment, true);
891}
892
54f1585a
ZX
893int kvm_mmu_module_init(void);
894void kvm_mmu_module_exit(void);
895
896void kvm_mmu_destroy(struct kvm_vcpu *vcpu);
897int kvm_mmu_create(struct kvm_vcpu *vcpu);
8a3c1a33 898void kvm_mmu_setup(struct kvm_vcpu *vcpu);
7b52345e 899void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
4b12f0de 900 u64 dirty_mask, u64 nx_mask, u64 x_mask);
54f1585a 901
8a3c1a33 902void kvm_mmu_reset_context(struct kvm_vcpu *vcpu);
1c91cad4
KH
903void kvm_mmu_slot_remove_write_access(struct kvm *kvm,
904 struct kvm_memory_slot *memslot);
3ea3b7fa 905void kvm_mmu_zap_collapsible_sptes(struct kvm *kvm,
f36f3f28 906 const struct kvm_memory_slot *memslot);
f4b4b180
KH
907void kvm_mmu_slot_leaf_clear_dirty(struct kvm *kvm,
908 struct kvm_memory_slot *memslot);
909void kvm_mmu_slot_largepage_remove_write_access(struct kvm *kvm,
910 struct kvm_memory_slot *memslot);
911void kvm_mmu_slot_set_dirty(struct kvm *kvm,
912 struct kvm_memory_slot *memslot);
913void kvm_mmu_clear_dirty_pt_masked(struct kvm *kvm,
914 struct kvm_memory_slot *slot,
915 gfn_t gfn_offset, unsigned long mask);
54f1585a 916void kvm_mmu_zap_all(struct kvm *kvm);
54bf36aa 917void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm, struct kvm_memslots *slots);
3ad82a7e 918unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm);
54f1585a
ZX
919void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages);
920
ff03a073 921int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3);
cc4b6871 922
3200f405 923int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
9f811285 924 const void *val, int bytes);
2f333bcb 925
6ef768fa
PB
926struct kvm_irq_mask_notifier {
927 void (*func)(struct kvm_irq_mask_notifier *kimn, bool masked);
928 int irq;
929 struct hlist_node link;
930};
931
932void kvm_register_irq_mask_notifier(struct kvm *kvm, int irq,
933 struct kvm_irq_mask_notifier *kimn);
934void kvm_unregister_irq_mask_notifier(struct kvm *kvm, int irq,
935 struct kvm_irq_mask_notifier *kimn);
936void kvm_fire_mask_notifiers(struct kvm *kvm, unsigned irqchip, unsigned pin,
937 bool mask);
938
2f333bcb 939extern bool tdp_enabled;
9f811285 940
a3e06bbe
LJ
941u64 vcpu_tsc_khz(struct kvm_vcpu *vcpu);
942
92a1f12d
JR
943/* control of guest tsc rate supported? */
944extern bool kvm_has_tsc_control;
945/* minimum supported tsc_khz for guests */
946extern u32 kvm_min_guest_tsc_khz;
947/* maximum supported tsc_khz for guests */
948extern u32 kvm_max_guest_tsc_khz;
949
54f1585a 950enum emulation_result {
ac0a48c3
PB
951 EMULATE_DONE, /* no further processing */
952 EMULATE_USER_EXIT, /* kvm_run ready for userspace exit */
54f1585a
ZX
953 EMULATE_FAIL, /* can't emulate this instruction */
954};
955
571008da
SY
956#define EMULTYPE_NO_DECODE (1 << 0)
957#define EMULTYPE_TRAP_UD (1 << 1)
ba8afb6b 958#define EMULTYPE_SKIP (1 << 2)
1cb3f3ae 959#define EMULTYPE_RETRY (1 << 3)
991eebf9 960#define EMULTYPE_NO_REEXECUTE (1 << 4)
dc25e89e
AP
961int x86_emulate_instruction(struct kvm_vcpu *vcpu, unsigned long cr2,
962 int emulation_type, void *insn, int insn_len);
51d8b661
AP
963
964static inline int emulate_instruction(struct kvm_vcpu *vcpu,
965 int emulation_type)
966{
dc25e89e 967 return x86_emulate_instruction(vcpu, 0, emulation_type, NULL, 0);
51d8b661
AP
968}
969
f2b4b7dd 970void kvm_enable_efer_bits(u64);
384bb783 971bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer);
609e36d3 972int kvm_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 973int kvm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a
ZX
974
975struct x86_emulate_ctxt;
976
cf8f70bf 977int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size, unsigned short port);
54f1585a
ZX
978void kvm_emulate_cpuid(struct kvm_vcpu *vcpu);
979int kvm_emulate_halt(struct kvm_vcpu *vcpu);
5cb56059 980int kvm_vcpu_halt(struct kvm_vcpu *vcpu);
f5f48ee1 981int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu);
54f1585a 982
3e6e0aab 983void kvm_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg);
c697518a 984int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector, int seg);
2b4a273b 985void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector);
3e6e0aab 986
7f3d35fd
KW
987int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
988 int reason, bool has_error_code, u32 error_code);
37817f29 989
49a9b07e 990int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0);
2390218b 991int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
a83b29c6 992int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
eea1cff9 993int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8);
020df079
GN
994int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val);
995int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val);
2d3ad1f4
AK
996unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu);
997void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw);
54f1585a 998void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l);
2acf923e 999int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr);
54f1585a 1000
609e36d3 1001int kvm_get_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 1002int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a 1003
91586a3b
JK
1004unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu);
1005void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
022cd0e8 1006bool kvm_rdpmc(struct kvm_vcpu *vcpu);
91586a3b 1007
298101da
AK
1008void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr);
1009void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
ce7ddec4
JR
1010void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr);
1011void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
6389ee94 1012void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
ec92fe44
JR
1013int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
1014 gfn_t gfn, void *data, int offset, int len,
1015 u32 access);
0a79b009 1016bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl);
16f8a6f9 1017bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr);
298101da 1018
1a577b72
MT
1019static inline int __kvm_irq_line_state(unsigned long *irq_state,
1020 int irq_source_id, int level)
1021{
1022 /* Logical OR for level trig interrupt */
1023 if (level)
1024 __set_bit(irq_source_id, irq_state);
1025 else
1026 __clear_bit(irq_source_id, irq_state);
1027
1028 return !!(*irq_state);
1029}
1030
1031int kvm_pic_set_irq(struct kvm_pic *pic, int irq, int irq_source_id, int level);
1032void kvm_pic_clear_all(struct kvm_pic *pic, int irq_source_id);
3de42dc0 1033
3419ffc8
SY
1034void kvm_inject_nmi(struct kvm_vcpu *vcpu);
1035
54f1585a 1036void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
f57f2ef5 1037 const u8 *new, int bytes);
1cb3f3ae 1038int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn);
54f1585a
ZX
1039int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva);
1040void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu);
1041int kvm_mmu_load(struct kvm_vcpu *vcpu);
1042void kvm_mmu_unload(struct kvm_vcpu *vcpu);
0ba73cda 1043void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu);
54987b7a
PB
1044gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
1045 struct x86_exception *exception);
ab9ae313
AK
1046gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
1047 struct x86_exception *exception);
1048gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
1049 struct x86_exception *exception);
1050gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
1051 struct x86_exception *exception);
1052gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
1053 struct x86_exception *exception);
54f1585a
ZX
1054
1055int kvm_emulate_hypercall(struct kvm_vcpu *vcpu);
1056
dc25e89e
AP
1057int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t gva, u32 error_code,
1058 void *insn, int insn_len);
a7052897 1059void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva);
d8d173da 1060void kvm_mmu_new_cr3(struct kvm_vcpu *vcpu);
34c16eec 1061
18552672 1062void kvm_enable_tdp(void);
5f4cb662 1063void kvm_disable_tdp(void);
18552672 1064
54987b7a
PB
1065static inline gpa_t translate_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
1066 struct x86_exception *exception)
e459e322
XG
1067{
1068 return gpa;
1069}
1070
ec6d273d
ZX
1071static inline struct kvm_mmu_page *page_header(hpa_t shadow_page)
1072{
1073 struct page *page = pfn_to_page(shadow_page >> PAGE_SHIFT);
1074
1075 return (struct kvm_mmu_page *)page_private(page);
1076}
1077
d6e88aec 1078static inline u16 kvm_read_ldt(void)
ec6d273d
ZX
1079{
1080 u16 ldt;
1081 asm("sldt %0" : "=g"(ldt));
1082 return ldt;
1083}
1084
d6e88aec 1085static inline void kvm_load_ldt(u16 sel)
ec6d273d
ZX
1086{
1087 asm("lldt %0" : : "rm"(sel));
1088}
ec6d273d 1089
ec6d273d
ZX
1090#ifdef CONFIG_X86_64
1091static inline unsigned long read_msr(unsigned long msr)
1092{
1093 u64 value;
1094
1095 rdmsrl(msr, value);
1096 return value;
1097}
1098#endif
1099
ec6d273d
ZX
1100static inline u32 get_rdx_init_val(void)
1101{
1102 return 0x600; /* P6 family */
1103}
1104
c1a5d4f9
AK
1105static inline void kvm_inject_gp(struct kvm_vcpu *vcpu, u32 error_code)
1106{
1107 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
1108}
1109
854e8bb1
NA
1110static inline u64 get_canonical(u64 la)
1111{
1112 return ((int64_t)la << 16) >> 16;
1113}
1114
1115static inline bool is_noncanonical_address(u64 la)
1116{
1117#ifdef CONFIG_X86_64
1118 return get_canonical(la) != la;
1119#else
1120 return false;
1121#endif
1122}
1123
ec6d273d
ZX
1124#define TSS_IOPB_BASE_OFFSET 0x66
1125#define TSS_BASE_SIZE 0x68
1126#define TSS_IOPB_SIZE (65536 / 8)
1127#define TSS_REDIRECTION_SIZE (256 / 8)
7d76b4d3
JP
1128#define RMODE_TSS_SIZE \
1129 (TSS_BASE_SIZE + TSS_REDIRECTION_SIZE + TSS_IOPB_SIZE + 1)
53e0aa7b 1130
37817f29
IE
1131enum {
1132 TASK_SWITCH_CALL = 0,
1133 TASK_SWITCH_IRET = 1,
1134 TASK_SWITCH_JMP = 2,
1135 TASK_SWITCH_GATE = 3,
1136};
1137
1371d904 1138#define HF_GIF_MASK (1 << 0)
3d6368ef
AG
1139#define HF_HIF_MASK (1 << 1)
1140#define HF_VINTR_MASK (1 << 2)
95ba8273 1141#define HF_NMI_MASK (1 << 3)
44c11430 1142#define HF_IRET_MASK (1 << 4)
ec9e60b2 1143#define HF_GUEST_MASK (1 << 5) /* VCPU is in guest-mode */
f077825a
PB
1144#define HF_SMM_MASK (1 << 6)
1145#define HF_SMM_INSIDE_NMI_MASK (1 << 7)
1371d904 1146
699023e2
PB
1147#define __KVM_VCPU_MULTIPLE_ADDRESS_SPACE
1148#define KVM_ADDRESS_SPACE_NUM 2
1149
1150#define kvm_arch_vcpu_memslots_id(vcpu) ((vcpu)->arch.hflags & HF_SMM_MASK ? 1 : 0)
1151#define kvm_memslots_for_spte_role(kvm, role) __kvm_memslots(kvm, (role).smm)
1371d904 1152
4ecac3fd
AK
1153/*
1154 * Hardware virtualization extension instructions may fault if a
1155 * reboot turns off virtualization while processes are running.
1156 * Trap the fault and ignore the instruction if that happens.
1157 */
b7c4145b 1158asmlinkage void kvm_spurious_fault(void);
4ecac3fd 1159
5e520e62 1160#define ____kvm_handle_fault_on_reboot(insn, cleanup_insn) \
4ecac3fd 1161 "666: " insn "\n\t" \
b7c4145b 1162 "668: \n\t" \
18b13e54 1163 ".pushsection .fixup, \"ax\" \n" \
4ecac3fd 1164 "667: \n\t" \
5e520e62 1165 cleanup_insn "\n\t" \
b7c4145b
AK
1166 "cmpb $0, kvm_rebooting \n\t" \
1167 "jne 668b \n\t" \
8ceed347 1168 __ASM_SIZE(push) " $666b \n\t" \
b7c4145b 1169 "call kvm_spurious_fault \n\t" \
4ecac3fd 1170 ".popsection \n\t" \
3ee89722 1171 _ASM_EXTABLE(666b, 667b)
4ecac3fd 1172
5e520e62
AK
1173#define __kvm_handle_fault_on_reboot(insn) \
1174 ____kvm_handle_fault_on_reboot(insn, "")
1175
e930bffe
AA
1176#define KVM_ARCH_WANT_MMU_NOTIFIER
1177int kvm_unmap_hva(struct kvm *kvm, unsigned long hva);
b3ae2096 1178int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end);
57128468 1179int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
8ee53820 1180int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
3da0dd43 1181void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
c7c9c56c 1182int kvm_cpu_has_injectable_intr(struct kvm_vcpu *v);
a1b37100
GN
1183int kvm_cpu_has_interrupt(struct kvm_vcpu *vcpu);
1184int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu);
0b71785d 1185int kvm_cpu_get_interrupt(struct kvm_vcpu *v);
d28bc9dd 1186void kvm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event);
4256f43f 1187void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu);
fe71557a
TC
1188void kvm_arch_mmu_notifier_invalidate_page(struct kvm *kvm,
1189 unsigned long address);
e930bffe 1190
18863bdd 1191void kvm_define_shared_msr(unsigned index, u32 msr);
8b3c3104 1192int kvm_set_shared_msr(unsigned index, u64 val, u64 mask);
18863bdd 1193
82b32774 1194unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu);
f92653ee
JK
1195bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip);
1196
af585b92
GN
1197void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
1198 struct kvm_async_pf *work);
1199void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
1200 struct kvm_async_pf *work);
56028d08
GN
1201void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu,
1202 struct kvm_async_pf *work);
7c90705b 1203bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu);
af585b92
GN
1204extern bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn);
1205
db8fcefa
AP
1206void kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err);
1207
f5132b01
GN
1208int kvm_is_in_guest(void);
1209
9da0e4d5
PB
1210int __x86_set_memory_region(struct kvm *kvm,
1211 const struct kvm_userspace_memory_region *mem);
1212int x86_set_memory_region(struct kvm *kvm,
1213 const struct kvm_userspace_memory_region *mem);
f5132b01 1214
1965aae3 1215#endif /* _ASM_X86_KVM_HOST_H */