]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/x86/include/asm/kvm_host.h
kvm: x86: hyperv: add KVM_CAP_HYPERV_SYNIC2
[mirror_ubuntu-bionic-kernel.git] / arch / x86 / include / asm / kvm_host.h
CommitLineData
a656c8ef 1/*
043405e1
CO
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This header defines architecture specific interfaces, x86 version
5 *
6 * This work is licensed under the terms of the GNU GPL, version 2. See
7 * the COPYING file in the top-level directory.
8 *
9 */
10
1965aae3
PA
11#ifndef _ASM_X86_KVM_HOST_H
12#define _ASM_X86_KVM_HOST_H
043405e1 13
34c16eec
ZX
14#include <linux/types.h>
15#include <linux/mm.h>
e930bffe 16#include <linux/mmu_notifier.h>
229456fc 17#include <linux/tracepoint.h>
f5f48ee1 18#include <linux/cpumask.h>
f5132b01 19#include <linux/irq_work.h>
34c16eec
ZX
20
21#include <linux/kvm.h>
22#include <linux/kvm_para.h>
edf88417 23#include <linux/kvm_types.h>
f5132b01 24#include <linux/perf_event.h>
d828199e
MT
25#include <linux/pvclock_gtod.h>
26#include <linux/clocksource.h>
87276880 27#include <linux/irqbypass.h>
5c919412 28#include <linux/hyperv.h>
34c16eec 29
7d669f50 30#include <asm/apic.h>
50d0a0f9 31#include <asm/pvclock-abi.h>
e01a1b57 32#include <asm/desc.h>
0bed3b56 33#include <asm/mtrr.h>
9962d032 34#include <asm/msr-index.h>
3ee89722 35#include <asm/asm.h>
21ebbeda 36#include <asm/kvm_page_track.h>
e01a1b57 37
682f732e 38#define KVM_MAX_VCPUS 288
757883de 39#define KVM_SOFT_MAX_VCPUS 240
af1bae54 40#define KVM_MAX_VCPU_ID 1023
1d4e7e3c 41#define KVM_USER_MEM_SLOTS 509
0743247f
AW
42/* memory slots that are not exposed to userspace */
43#define KVM_PRIVATE_MEM_SLOTS 3
bbacc0c1 44#define KVM_MEM_SLOTS_NUM (KVM_USER_MEM_SLOTS + KVM_PRIVATE_MEM_SLOTS)
93a5cef0 45
b401ee0b 46#define KVM_HALT_POLL_NS_DEFAULT 200000
69a9f69b 47
8175e5b7
AG
48#define KVM_IRQCHIP_NUM_PINS KVM_IOAPIC_NUM_PINS
49
2860c4b1 50/* x86-specific vcpu->requests bit members */
2387149e
AJ
51#define KVM_REQ_MIGRATE_TIMER KVM_ARCH_REQ(0)
52#define KVM_REQ_REPORT_TPR_ACCESS KVM_ARCH_REQ(1)
53#define KVM_REQ_TRIPLE_FAULT KVM_ARCH_REQ(2)
54#define KVM_REQ_MMU_SYNC KVM_ARCH_REQ(3)
55#define KVM_REQ_CLOCK_UPDATE KVM_ARCH_REQ(4)
56#define KVM_REQ_EVENT KVM_ARCH_REQ(6)
57#define KVM_REQ_APF_HALT KVM_ARCH_REQ(7)
58#define KVM_REQ_STEAL_UPDATE KVM_ARCH_REQ(8)
59#define KVM_REQ_NMI KVM_ARCH_REQ(9)
60#define KVM_REQ_PMU KVM_ARCH_REQ(10)
61#define KVM_REQ_PMI KVM_ARCH_REQ(11)
62#define KVM_REQ_SMI KVM_ARCH_REQ(12)
63#define KVM_REQ_MASTERCLOCK_UPDATE KVM_ARCH_REQ(13)
64#define KVM_REQ_MCLOCK_INPROGRESS \
65 KVM_ARCH_REQ_FLAGS(14, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
66#define KVM_REQ_SCAN_IOAPIC \
67 KVM_ARCH_REQ_FLAGS(15, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
68#define KVM_REQ_GLOBAL_CLOCK_UPDATE KVM_ARCH_REQ(16)
69#define KVM_REQ_APIC_PAGE_RELOAD \
70 KVM_ARCH_REQ_FLAGS(17, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
71#define KVM_REQ_HV_CRASH KVM_ARCH_REQ(18)
72#define KVM_REQ_IOAPIC_EOI_EXIT KVM_ARCH_REQ(19)
73#define KVM_REQ_HV_RESET KVM_ARCH_REQ(20)
74#define KVM_REQ_HV_EXIT KVM_ARCH_REQ(21)
75#define KVM_REQ_HV_STIMER KVM_ARCH_REQ(22)
2860c4b1 76
cfec82cb
JR
77#define CR0_RESERVED_BITS \
78 (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
79 | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
80 | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
81
346874c9 82#define CR3_L_MODE_RESERVED_BITS 0xFFFFFF0000000000ULL
cfaa790a 83#define CR3_PCID_INVD BIT_64(63)
cfec82cb
JR
84#define CR4_RESERVED_BITS \
85 (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
86 | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
ad756a16 87 | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR | X86_CR4_PCIDE \
afcbf13f 88 | X86_CR4_OSXSAVE | X86_CR4_SMEP | X86_CR4_FSGSBASE \
b9baba86
HH
89 | X86_CR4_OSXMMEXCPT | X86_CR4_VMXE | X86_CR4_SMAP \
90 | X86_CR4_PKE))
cfec82cb
JR
91
92#define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
93
94
cd6e8f87 95
cd6e8f87 96#define INVALID_PAGE (~(hpa_t)0)
dd180b3e
XG
97#define VALID_PAGE(x) ((x) != INVALID_PAGE)
98
cd6e8f87
ZX
99#define UNMAPPED_GVA (~(gpa_t)0)
100
ec04b260 101/* KVM Hugepage definitions for x86 */
04326caa 102#define KVM_NR_PAGE_SIZES 3
82855413
JR
103#define KVM_HPAGE_GFN_SHIFT(x) (((x) - 1) * 9)
104#define KVM_HPAGE_SHIFT(x) (PAGE_SHIFT + KVM_HPAGE_GFN_SHIFT(x))
ec04b260
JR
105#define KVM_HPAGE_SIZE(x) (1UL << KVM_HPAGE_SHIFT(x))
106#define KVM_HPAGE_MASK(x) (~(KVM_HPAGE_SIZE(x) - 1))
107#define KVM_PAGES_PER_HPAGE(x) (KVM_HPAGE_SIZE(x) / PAGE_SIZE)
05da4558 108
6d9d41e5
CD
109static inline gfn_t gfn_to_index(gfn_t gfn, gfn_t base_gfn, int level)
110{
111 /* KVM_HPAGE_GFN_SHIFT(PT_PAGE_TABLE_LEVEL) must be 0. */
112 return (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
113 (base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
114}
115
d657a98e
ZX
116#define KVM_PERMILLE_MMU_PAGES 20
117#define KVM_MIN_ALLOC_MMU_PAGES 64
114df303 118#define KVM_MMU_HASH_SHIFT 12
1ae0a13d 119#define KVM_NUM_MMU_PAGES (1 << KVM_MMU_HASH_SHIFT)
d657a98e
ZX
120#define KVM_MIN_FREE_MMU_PAGES 5
121#define KVM_REFILL_PAGES 25
73c1160c 122#define KVM_MAX_CPUID_ENTRIES 80
0bed3b56 123#define KVM_NR_FIXED_MTRR_REGION 88
0d234daf 124#define KVM_NR_VAR_MTRR 8
d657a98e 125
af585b92
GN
126#define ASYNC_PF_PER_VCPU 64
127
5fdbf976 128enum kvm_reg {
2b3ccfa0
ZX
129 VCPU_REGS_RAX = 0,
130 VCPU_REGS_RCX = 1,
131 VCPU_REGS_RDX = 2,
132 VCPU_REGS_RBX = 3,
133 VCPU_REGS_RSP = 4,
134 VCPU_REGS_RBP = 5,
135 VCPU_REGS_RSI = 6,
136 VCPU_REGS_RDI = 7,
137#ifdef CONFIG_X86_64
138 VCPU_REGS_R8 = 8,
139 VCPU_REGS_R9 = 9,
140 VCPU_REGS_R10 = 10,
141 VCPU_REGS_R11 = 11,
142 VCPU_REGS_R12 = 12,
143 VCPU_REGS_R13 = 13,
144 VCPU_REGS_R14 = 14,
145 VCPU_REGS_R15 = 15,
146#endif
5fdbf976 147 VCPU_REGS_RIP,
2b3ccfa0
ZX
148 NR_VCPU_REGS
149};
150
6de4f3ad
AK
151enum kvm_reg_ex {
152 VCPU_EXREG_PDPTR = NR_VCPU_REGS,
aff48baa 153 VCPU_EXREG_CR3,
6de12732 154 VCPU_EXREG_RFLAGS,
2fb92db1 155 VCPU_EXREG_SEGMENTS,
6de4f3ad
AK
156};
157
2b3ccfa0 158enum {
81609e3e 159 VCPU_SREG_ES,
2b3ccfa0 160 VCPU_SREG_CS,
81609e3e 161 VCPU_SREG_SS,
2b3ccfa0 162 VCPU_SREG_DS,
2b3ccfa0
ZX
163 VCPU_SREG_FS,
164 VCPU_SREG_GS,
2b3ccfa0
ZX
165 VCPU_SREG_TR,
166 VCPU_SREG_LDTR,
167};
168
56e82318 169#include <asm/kvm_emulate.h>
2b3ccfa0 170
d657a98e
ZX
171#define KVM_NR_MEM_OBJS 40
172
42dbaa5a
JK
173#define KVM_NR_DB_REGS 4
174
175#define DR6_BD (1 << 13)
176#define DR6_BS (1 << 14)
6f43ed01
NA
177#define DR6_RTM (1 << 16)
178#define DR6_FIXED_1 0xfffe0ff0
179#define DR6_INIT 0xffff0ff0
180#define DR6_VOLATILE 0x0001e00f
42dbaa5a
JK
181
182#define DR7_BP_EN_MASK 0x000000ff
183#define DR7_GE (1 << 9)
184#define DR7_GD (1 << 13)
185#define DR7_FIXED_1 0x00000400
6f43ed01 186#define DR7_VOLATILE 0xffff2bff
42dbaa5a 187
c205fb7d
NA
188#define PFERR_PRESENT_BIT 0
189#define PFERR_WRITE_BIT 1
190#define PFERR_USER_BIT 2
191#define PFERR_RSVD_BIT 3
192#define PFERR_FETCH_BIT 4
be94f6b7 193#define PFERR_PK_BIT 5
14727754
TL
194#define PFERR_GUEST_FINAL_BIT 32
195#define PFERR_GUEST_PAGE_BIT 33
c205fb7d
NA
196
197#define PFERR_PRESENT_MASK (1U << PFERR_PRESENT_BIT)
198#define PFERR_WRITE_MASK (1U << PFERR_WRITE_BIT)
199#define PFERR_USER_MASK (1U << PFERR_USER_BIT)
200#define PFERR_RSVD_MASK (1U << PFERR_RSVD_BIT)
201#define PFERR_FETCH_MASK (1U << PFERR_FETCH_BIT)
be94f6b7 202#define PFERR_PK_MASK (1U << PFERR_PK_BIT)
14727754
TL
203#define PFERR_GUEST_FINAL_MASK (1ULL << PFERR_GUEST_FINAL_BIT)
204#define PFERR_GUEST_PAGE_MASK (1ULL << PFERR_GUEST_PAGE_BIT)
205
206#define PFERR_NESTED_GUEST_PAGE (PFERR_GUEST_PAGE_MASK | \
207 PFERR_USER_MASK | \
208 PFERR_WRITE_MASK | \
209 PFERR_PRESENT_MASK)
c205fb7d 210
37f0e8fe
JS
211/*
212 * The mask used to denote special SPTEs, which can be either MMIO SPTEs or
213 * Access Tracking SPTEs. We use bit 62 instead of bit 63 to avoid conflicting
214 * with the SVE bit in EPT PTEs.
215 */
216#define SPTE_SPECIAL_MASK (1ULL << 62)
217
41383771
GN
218/* apic attention bits */
219#define KVM_APIC_CHECK_VAPIC 0
ae7a2a3f
MT
220/*
221 * The following bit is set with PV-EOI, unset on EOI.
222 * We detect PV-EOI changes by guest by comparing
223 * this bit with PV-EOI in guest memory.
224 * See the implementation in apic_update_pv_eoi.
225 */
226#define KVM_APIC_PV_EOI_PENDING 1
41383771 227
d84f1e07
FW
228struct kvm_kernel_irq_routing_entry;
229
d657a98e
ZX
230/*
231 * We don't want allocation failures within the mmu code, so we preallocate
232 * enough memory for a single page fault in a cache.
233 */
234struct kvm_mmu_memory_cache {
235 int nobjs;
236 void *objects[KVM_NR_MEM_OBJS];
237};
238
21ebbeda
XG
239/*
240 * the pages used as guest page table on soft mmu are tracked by
241 * kvm_memory_slot.arch.gfn_track which is 16 bits, so the role bits used
242 * by indirect shadow page can not be more than 15 bits.
243 *
244 * Currently, we used 14 bits that are @level, @cr4_pae, @quadrant, @access,
245 * @nxe, @cr0_wp, @smep_andnot_wp and @smap_andnot_wp.
246 */
d657a98e
ZX
247union kvm_mmu_page_role {
248 unsigned word;
249 struct {
7d76b4d3 250 unsigned level:4;
5b7e0102 251 unsigned cr4_pae:1;
7d76b4d3 252 unsigned quadrant:2;
f6e2c02b 253 unsigned direct:1;
7d76b4d3 254 unsigned access:3;
2e53d63a 255 unsigned invalid:1;
9645bb56 256 unsigned nxe:1;
3dbe1415 257 unsigned cr0_wp:1;
411c588d 258 unsigned smep_andnot_wp:1;
0be0226f 259 unsigned smap_andnot_wp:1;
ac8d57e5
PF
260 unsigned ad_disabled:1;
261 unsigned :7;
699023e2
PB
262
263 /*
264 * This is left at the top of the word so that
265 * kvm_memslots_for_spte_role can extract it with a
266 * simple shift. While there is room, give it a whole
267 * byte so it is also faster to load it from memory.
268 */
269 unsigned smm:8;
d657a98e
ZX
270 };
271};
272
018aabb5
TY
273struct kvm_rmap_head {
274 unsigned long val;
275};
276
d657a98e
ZX
277struct kvm_mmu_page {
278 struct list_head link;
279 struct hlist_node hash_link;
280
281 /*
282 * The following two entries are used to key the shadow page in the
283 * hash table.
284 */
285 gfn_t gfn;
286 union kvm_mmu_page_role role;
287
288 u64 *spt;
289 /* hold the gfn of each spte inside spt */
290 gfn_t *gfns;
4731d4c7 291 bool unsync;
0571d366 292 int root_count; /* Currently serving as active root */
60c8aec6 293 unsigned int unsync_children;
018aabb5 294 struct kvm_rmap_head parent_ptes; /* rmap pointers to parent sptes */
f6f8adee
XG
295
296 /* The page is obsolete if mmu_valid_gen != kvm->arch.mmu_valid_gen. */
5304b8d3 297 unsigned long mmu_valid_gen;
f6f8adee 298
0074ff63 299 DECLARE_BITMAP(unsync_child_bitmap, 512);
c2a2ac2b
XG
300
301#ifdef CONFIG_X86_32
accaefe0
XG
302 /*
303 * Used out of the mmu-lock to avoid reading spte values while an
304 * update is in progress; see the comments in __get_spte_lockless().
305 */
c2a2ac2b
XG
306 int clear_spte_count;
307#endif
308
0cbf8e43 309 /* Number of writes since the last time traversal visited this page. */
e5691a81 310 atomic_t write_flooding_count;
d657a98e
ZX
311};
312
1c08364c
AK
313struct kvm_pio_request {
314 unsigned long count;
1c08364c
AK
315 int in;
316 int port;
317 int size;
1c08364c
AK
318};
319
a0a64f50
XG
320struct rsvd_bits_validate {
321 u64 rsvd_bits_mask[2][4];
322 u64 bad_mt_xwr;
323};
324
d657a98e
ZX
325/*
326 * x86 supports 3 paging modes (4-level 64-bit, 3-level 64-bit, and 2-level
327 * 32-bit). The kvm_mmu structure abstracts the details of the current mmu
328 * mode.
329 */
330struct kvm_mmu {
f43addd4 331 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long root);
5777ed34 332 unsigned long (*get_cr3)(struct kvm_vcpu *vcpu);
e4e517b4 333 u64 (*get_pdptr)(struct kvm_vcpu *vcpu, int index);
78b2c54a
XG
334 int (*page_fault)(struct kvm_vcpu *vcpu, gva_t gva, u32 err,
335 bool prefault);
6389ee94
AK
336 void (*inject_page_fault)(struct kvm_vcpu *vcpu,
337 struct x86_exception *fault);
1871c602 338 gpa_t (*gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t gva, u32 access,
ab9ae313 339 struct x86_exception *exception);
54987b7a
PB
340 gpa_t (*translate_gpa)(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
341 struct x86_exception *exception);
e8bc217a 342 int (*sync_page)(struct kvm_vcpu *vcpu,
a4a8e6f7 343 struct kvm_mmu_page *sp);
a7052897 344 void (*invlpg)(struct kvm_vcpu *vcpu, gva_t gva);
0f53b5b1 345 void (*update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
7c562522 346 u64 *spte, const void *pte);
d657a98e 347 hpa_t root_hpa;
a770f6f2 348 union kvm_mmu_page_role base_role;
ae1e2d10
PB
349 u8 root_level;
350 u8 shadow_root_level;
351 u8 ept_ad;
c5a78f2b 352 bool direct_map;
d657a98e 353
97d64b78
AK
354 /*
355 * Bitmap; bit set = permission fault
356 * Byte index: page fault error code [4:1]
357 * Bit index: pte permissions in ACC_* format
358 */
359 u8 permissions[16];
360
2d344105
HH
361 /*
362 * The pkru_mask indicates if protection key checks are needed. It
363 * consists of 16 domains indexed by page fault error code bits [4:1],
364 * with PFEC.RSVD replaced by ACC_USER_MASK from the page tables.
365 * Each domain has 2 bits which are ANDed with AD and WD from PKRU.
366 */
367 u32 pkru_mask;
368
d657a98e 369 u64 *pae_root;
81407ca5 370 u64 *lm_root;
c258b62b
XG
371
372 /*
373 * check zero bits on shadow page table entries, these
374 * bits include not only hardware reserved bits but also
375 * the bits spte never used.
376 */
377 struct rsvd_bits_validate shadow_zero_check;
378
a0a64f50 379 struct rsvd_bits_validate guest_rsvd_check;
ff03a073 380
6bb69c9b
PB
381 /* Can have large pages at levels 2..last_nonleaf_level-1. */
382 u8 last_nonleaf_level;
6fd01b71 383
2d48a985
JR
384 bool nx;
385
ff03a073 386 u64 pdptrs[4]; /* pae */
d657a98e
ZX
387};
388
f5132b01
GN
389enum pmc_type {
390 KVM_PMC_GP = 0,
391 KVM_PMC_FIXED,
392};
393
394struct kvm_pmc {
395 enum pmc_type type;
396 u8 idx;
397 u64 counter;
398 u64 eventsel;
399 struct perf_event *perf_event;
400 struct kvm_vcpu *vcpu;
401};
402
403struct kvm_pmu {
404 unsigned nr_arch_gp_counters;
405 unsigned nr_arch_fixed_counters;
406 unsigned available_event_types;
407 u64 fixed_ctr_ctrl;
408 u64 global_ctrl;
409 u64 global_status;
410 u64 global_ovf_ctrl;
411 u64 counter_bitmask[2];
412 u64 global_ctrl_mask;
103af0a9 413 u64 reserved_bits;
f5132b01 414 u8 version;
15c7ad51
RR
415 struct kvm_pmc gp_counters[INTEL_PMC_MAX_GENERIC];
416 struct kvm_pmc fixed_counters[INTEL_PMC_MAX_FIXED];
f5132b01
GN
417 struct irq_work irq_work;
418 u64 reprogram_pmi;
419};
420
25462f7f
WH
421struct kvm_pmu_ops;
422
360b948d
PB
423enum {
424 KVM_DEBUGREG_BP_ENABLED = 1,
c77fb5fe 425 KVM_DEBUGREG_WONT_EXIT = 2,
ae561ede 426 KVM_DEBUGREG_RELOAD = 4,
360b948d
PB
427};
428
86fd5270
XG
429struct kvm_mtrr_range {
430 u64 base;
431 u64 mask;
19efffa2 432 struct list_head node;
86fd5270
XG
433};
434
70109e7d 435struct kvm_mtrr {
86fd5270 436 struct kvm_mtrr_range var_ranges[KVM_NR_VAR_MTRR];
70109e7d 437 mtrr_type fixed_ranges[KVM_NR_FIXED_MTRR_REGION];
10fac2dc 438 u64 deftype;
19efffa2
XG
439
440 struct list_head head;
70109e7d
XG
441};
442
1f4b34f8
AS
443/* Hyper-V SynIC timer */
444struct kvm_vcpu_hv_stimer {
445 struct hrtimer timer;
446 int index;
447 u64 config;
448 u64 count;
449 u64 exp_time;
450 struct hv_message msg;
451 bool msg_pending;
452};
453
5c919412
AS
454/* Hyper-V synthetic interrupt controller (SynIC)*/
455struct kvm_vcpu_hv_synic {
456 u64 version;
457 u64 control;
458 u64 msg_page;
459 u64 evt_page;
460 atomic64_t sint[HV_SYNIC_SINT_COUNT];
461 atomic_t sint_to_gsi[HV_SYNIC_SINT_COUNT];
462 DECLARE_BITMAP(auto_eoi_bitmap, 256);
463 DECLARE_BITMAP(vec_bitmap, 256);
464 bool active;
efc479e6 465 bool dont_zero_synic_pages;
5c919412
AS
466};
467
e83d5887
AS
468/* Hyper-V per vcpu emulation context */
469struct kvm_vcpu_hv {
470 u64 hv_vapic;
9eec50b8 471 s64 runtime_offset;
5c919412 472 struct kvm_vcpu_hv_synic synic;
db397571 473 struct kvm_hyperv_exit exit;
1f4b34f8
AS
474 struct kvm_vcpu_hv_stimer stimer[HV_SYNIC_STIMER_COUNT];
475 DECLARE_BITMAP(stimer_pending_bitmap, HV_SYNIC_STIMER_COUNT);
e83d5887
AS
476};
477
ad312c7c 478struct kvm_vcpu_arch {
5fdbf976
MT
479 /*
480 * rip and regs accesses must go through
481 * kvm_{register,rip}_{read,write} functions.
482 */
483 unsigned long regs[NR_VCPU_REGS];
484 u32 regs_avail;
485 u32 regs_dirty;
34c16eec
ZX
486
487 unsigned long cr0;
e8467fda 488 unsigned long cr0_guest_owned_bits;
34c16eec
ZX
489 unsigned long cr2;
490 unsigned long cr3;
491 unsigned long cr4;
fc78f519 492 unsigned long cr4_guest_owned_bits;
34c16eec 493 unsigned long cr8;
1371d904 494 u32 hflags;
f6801dff 495 u64 efer;
34c16eec
ZX
496 u64 apic_base;
497 struct kvm_lapic *apic; /* kernel irqchip context */
d62caabb 498 bool apicv_active;
6308630b 499 DECLARE_BITMAP(ioapic_handled_vectors, 256);
41383771 500 unsigned long apic_attention;
e1035715 501 int32_t apic_arb_prio;
34c16eec 502 int mp_state;
34c16eec 503 u64 ia32_misc_enable_msr;
64d60670 504 u64 smbase;
b209749f 505 bool tpr_access_reporting;
20300099 506 u64 ia32_xss;
34c16eec 507
14dfe855
JR
508 /*
509 * Paging state of the vcpu
510 *
511 * If the vcpu runs in guest mode with two level paging this still saves
512 * the paging mode of the l1 guest. This context is always used to
513 * handle faults.
514 */
34c16eec 515 struct kvm_mmu mmu;
8df25a32 516
6539e738
JR
517 /*
518 * Paging state of an L2 guest (used for nested npt)
519 *
520 * This context will save all necessary information to walk page tables
521 * of the an L2 guest. This context is only initialized for page table
522 * walking and not for faulting since we never handle l2 page faults on
523 * the host.
524 */
525 struct kvm_mmu nested_mmu;
526
14dfe855
JR
527 /*
528 * Pointer to the mmu context currently used for
529 * gva_to_gpa translations.
530 */
531 struct kvm_mmu *walk_mmu;
532
53c07b18 533 struct kvm_mmu_memory_cache mmu_pte_list_desc_cache;
34c16eec
ZX
534 struct kvm_mmu_memory_cache mmu_page_cache;
535 struct kvm_mmu_memory_cache mmu_page_header_cache;
536
98918833 537 struct fpu guest_fpu;
2acf923e 538 u64 xcr0;
d7876f1b 539 u64 guest_supported_xcr0;
4344ee98 540 u32 guest_xstate_size;
34c16eec 541
34c16eec
ZX
542 struct kvm_pio_request pio;
543 void *pio_data;
544
66fd3f7f
GN
545 u8 event_exit_inst_len;
546
298101da
AK
547 struct kvm_queued_exception {
548 bool pending;
549 bool has_error_code;
ce7ddec4 550 bool reinject;
298101da
AK
551 u8 nr;
552 u32 error_code;
553 } exception;
554
937a7eae
AK
555 struct kvm_queued_interrupt {
556 bool pending;
66fd3f7f 557 bool soft;
937a7eae
AK
558 u8 nr;
559 } interrupt;
560
34c16eec
ZX
561 int halt_request; /* real mode on Intel only */
562
563 int cpuid_nent;
07716717 564 struct kvm_cpuid_entry2 cpuid_entries[KVM_MAX_CPUID_ENTRIES];
5a4f55cd
EK
565
566 int maxphyaddr;
567
34c16eec
ZX
568 /* emulate context */
569
570 struct x86_emulate_ctxt emulate_ctxt;
7ae441ea
GN
571 bool emulate_regs_need_sync_to_vcpu;
572 bool emulate_regs_need_sync_from_vcpu;
716d51ab 573 int (*complete_userspace_io)(struct kvm_vcpu *vcpu);
18068523
GOC
574
575 gpa_t time;
50d0a0f9 576 struct pvclock_vcpu_time_info hv_clock;
e48672fa 577 unsigned int hw_tsc_khz;
0b79459b
AH
578 struct gfn_to_hva_cache pv_time;
579 bool pv_time_enabled;
51d59c6b
MT
580 /* set guest stopped flag in pvclock flags field */
581 bool pvclock_set_guest_stopped_request;
c9aaa895
GC
582
583 struct {
584 u64 msr_val;
585 u64 last_steal;
c9aaa895
GC
586 struct gfn_to_hva_cache stime;
587 struct kvm_steal_time steal;
588 } st;
589
a545ab6a 590 u64 tsc_offset;
1d5f066e 591 u64 last_guest_tsc;
6f526ec5 592 u64 last_host_tsc;
0dd6a6ed 593 u64 tsc_offset_adjustment;
e26101b1
ZA
594 u64 this_tsc_nsec;
595 u64 this_tsc_write;
0d3da0d2 596 u64 this_tsc_generation;
c285545f 597 bool tsc_catchup;
cc578287
ZA
598 bool tsc_always_catchup;
599 s8 virtual_tsc_shift;
600 u32 virtual_tsc_mult;
601 u32 virtual_tsc_khz;
ba904635 602 s64 ia32_tsc_adjust_msr;
ad721883 603 u64 tsc_scaling_ratio;
3419ffc8 604
7460fb4a
AK
605 atomic_t nmi_queued; /* unprocessed asynchronous NMIs */
606 unsigned nmi_pending; /* NMI queued after currently running handler */
607 bool nmi_injected; /* Trying to inject an NMI this entry */
f077825a 608 bool smi_pending; /* SMI queued after currently running handler */
9ba075a6 609
70109e7d 610 struct kvm_mtrr mtrr_state;
7cb060a9 611 u64 pat;
42dbaa5a 612
360b948d 613 unsigned switch_db_regs;
42dbaa5a
JK
614 unsigned long db[KVM_NR_DB_REGS];
615 unsigned long dr6;
616 unsigned long dr7;
617 unsigned long eff_db[KVM_NR_DB_REGS];
c8639010 618 unsigned long guest_debug_dr7;
db2336a8
KH
619 u64 msr_platform_info;
620 u64 msr_misc_features_enables;
890ca9ae
HY
621
622 u64 mcg_cap;
623 u64 mcg_status;
624 u64 mcg_ctl;
c45dcc71 625 u64 mcg_ext_ctl;
890ca9ae 626 u64 *mce_banks;
94fe45da 627
bebb106a
XG
628 /* Cache MMIO info */
629 u64 mmio_gva;
630 unsigned access;
631 gfn_t mmio_gfn;
56f17dd3 632 u64 mmio_gen;
bebb106a 633
f5132b01
GN
634 struct kvm_pmu pmu;
635
94fe45da 636 /* used for guest single stepping over the given code position */
94fe45da 637 unsigned long singlestep_rip;
f92653ee 638
e83d5887 639 struct kvm_vcpu_hv hyperv;
f5f48ee1
SY
640
641 cpumask_var_t wbinvd_dirty_mask;
af585b92 642
1cb3f3ae
XG
643 unsigned long last_retry_eip;
644 unsigned long last_retry_addr;
645
af585b92
GN
646 struct {
647 bool halted;
648 gfn_t gfns[roundup_pow_of_two(ASYNC_PF_PER_VCPU)];
344d9588
GN
649 struct gfn_to_hva_cache data;
650 u64 msr_val;
7c90705b 651 u32 id;
6adba527 652 bool send_user_only;
af585b92 653 } apf;
2b036c6b
BO
654
655 /* OSVW MSRs (AMD only) */
656 struct {
657 u64 length;
658 u64 status;
659 } osvw;
ae7a2a3f
MT
660
661 struct {
662 u64 msr_val;
663 struct gfn_to_hva_cache data;
664 } pv_eoi;
93c05d3e
XG
665
666 /*
667 * Indicate whether the access faults on its page table in guest
668 * which is set when fix page fault and used to detect unhandeable
669 * instruction.
670 */
671 bool write_fault_to_shadow_pgtable;
25d92081
YZ
672
673 /* set at EPT violation at this point */
674 unsigned long exit_qualification;
6aef266c
SV
675
676 /* pv related host specific info */
677 struct {
678 bool pv_unhalted;
679 } pv;
7543a635
SR
680
681 int pending_ioapic_eoi;
1c1a9ce9 682 int pending_external_vector;
0f89b207
TL
683
684 /* GPA available (AMD only) */
685 bool gpa_available;
34c16eec
ZX
686};
687
db3fe4eb 688struct kvm_lpage_info {
92f94f1e 689 int disallow_lpage;
db3fe4eb
TY
690};
691
692struct kvm_arch_memory_slot {
018aabb5 693 struct kvm_rmap_head *rmap[KVM_NR_PAGE_SIZES];
db3fe4eb 694 struct kvm_lpage_info *lpage_info[KVM_NR_PAGE_SIZES - 1];
21ebbeda 695 unsigned short *gfn_track[KVM_PAGE_TRACK_MAX];
db3fe4eb
TY
696};
697
3548a259
RK
698/*
699 * We use as the mode the number of bits allocated in the LDR for the
700 * logical processor ID. It happens that these are all powers of two.
701 * This makes it is very easy to detect cases where the APICs are
702 * configured for multiple modes; in that case, we cannot use the map and
703 * hence cannot use kvm_irq_delivery_to_apic_fast either.
704 */
705#define KVM_APIC_MODE_XAPIC_CLUSTER 4
706#define KVM_APIC_MODE_XAPIC_FLAT 8
707#define KVM_APIC_MODE_X2APIC 16
708
1e08ec4a
GN
709struct kvm_apic_map {
710 struct rcu_head rcu;
3548a259 711 u8 mode;
0ca52e7b 712 u32 max_apic_id;
e45115b6
RK
713 union {
714 struct kvm_lapic *xapic_flat_map[8];
715 struct kvm_lapic *xapic_cluster_map[16][4];
716 };
0ca52e7b 717 struct kvm_lapic *phys_map[];
1e08ec4a
GN
718};
719
e83d5887
AS
720/* Hyper-V emulation context */
721struct kvm_hv {
3f5ad8be 722 struct mutex hv_lock;
e83d5887
AS
723 u64 hv_guest_os_id;
724 u64 hv_hypercall;
725 u64 hv_tsc_page;
e7d9513b
AS
726
727 /* Hyper-v based guest crash (NT kernel bugcheck) parameters */
728 u64 hv_crash_param[HV_X64_MSR_CRASH_PARAMS];
729 u64 hv_crash_ctl;
095cf55d
PB
730
731 HV_REFERENCE_TSC_PAGE tsc_ref;
e83d5887
AS
732};
733
49776faf
RK
734enum kvm_irqchip_mode {
735 KVM_IRQCHIP_NONE,
736 KVM_IRQCHIP_KERNEL, /* created with KVM_CREATE_IRQCHIP */
737 KVM_IRQCHIP_SPLIT, /* created with KVM_CAP_SPLIT_IRQCHIP */
738};
739
fef9cce0 740struct kvm_arch {
49d5ca26 741 unsigned int n_used_mmu_pages;
f05e70ac 742 unsigned int n_requested_mmu_pages;
39de71ec 743 unsigned int n_max_mmu_pages;
332b207d 744 unsigned int indirect_shadow_pages;
5304b8d3 745 unsigned long mmu_valid_gen;
f05e70ac
ZX
746 struct hlist_head mmu_page_hash[KVM_NUM_MMU_PAGES];
747 /*
748 * Hash table of struct kvm_mmu_page.
749 */
750 struct list_head active_mmu_pages;
365c8868 751 struct list_head zapped_obsolete_pages;
13d268ca 752 struct kvm_page_track_notifier_node mmu_sp_tracker;
0eb05bf2 753 struct kvm_page_track_notifier_head track_notifier_head;
365c8868 754
4d5c5d0f 755 struct list_head assigned_dev_head;
19de40a8 756 struct iommu_domain *iommu_domain;
d96eb2c6 757 bool iommu_noncoherent;
e0f0bbc5
AW
758#define __KVM_HAVE_ARCH_NONCOHERENT_DMA
759 atomic_t noncoherent_dma_count;
5544eb9b
PB
760#define __KVM_HAVE_ARCH_ASSIGNED_DEVICE
761 atomic_t assigned_device_count;
d7deeeb0
ZX
762 struct kvm_pic *vpic;
763 struct kvm_ioapic *vioapic;
7837699f 764 struct kvm_pit *vpit;
42720138 765 atomic_t vapics_in_nmi_mode;
1e08ec4a
GN
766 struct mutex apic_map_lock;
767 struct kvm_apic_map *apic_map;
bfc6d222 768
bfc6d222 769 unsigned int tss_addr;
c24ae0dc 770 bool apic_access_page_done;
18068523
GOC
771
772 gpa_t wall_clock;
b7ebfb05 773
b7ebfb05 774 bool ept_identity_pagetable_done;
b927a3ce 775 gpa_t ept_identity_map_addr;
5550af4d
SY
776
777 unsigned long irq_sources_bitmap;
afbcf7ab 778 s64 kvmclock_offset;
038f8c11 779 raw_spinlock_t tsc_write_lock;
f38e098f 780 u64 last_tsc_nsec;
f38e098f 781 u64 last_tsc_write;
5d3cb0f6 782 u32 last_tsc_khz;
e26101b1
ZA
783 u64 cur_tsc_nsec;
784 u64 cur_tsc_write;
785 u64 cur_tsc_offset;
0d3da0d2 786 u64 cur_tsc_generation;
b48aa97e 787 int nr_vcpus_matched_tsc;
ffde22ac 788
d828199e
MT
789 spinlock_t pvclock_gtod_sync_lock;
790 bool use_master_clock;
791 u64 master_kernel_ns;
a5a1d1c2 792 u64 master_cycle_now;
7e44e449 793 struct delayed_work kvmclock_update_work;
332967a3 794 struct delayed_work kvmclock_sync_work;
d828199e 795
ffde22ac 796 struct kvm_xen_hvm_config xen_hvm_config;
55cd8e5a 797
6ef768fa
PB
798 /* reads protected by irq_srcu, writes by irq_lock */
799 struct hlist_head mask_notifier_list;
800
e83d5887 801 struct kvm_hv hyperv;
b034cf01
XG
802
803 #ifdef CONFIG_KVM_MMU_AUDIT
804 int audit_point;
805 #endif
54750f2c 806
a826faf1 807 bool backwards_tsc_observed;
54750f2c 808 bool boot_vcpu_runs_old_kvmclock;
d71ba788 809 u32 bsp_vcpu_id;
90de4a18
NA
810
811 u64 disabled_quirks;
49df6397 812
49776faf 813 enum kvm_irqchip_mode irqchip_mode;
b053b2ae 814 u8 nr_reserved_ioapic_pins;
52004014
FW
815
816 bool disabled_lapic_found;
44a95dae
SS
817
818 /* Struct members for AVIC */
5ea11f2b 819 u32 avic_vm_id;
18f40c53 820 u32 ldr_mode;
44a95dae
SS
821 struct page *avic_logical_id_table_page;
822 struct page *avic_physical_id_table_page;
5881f737 823 struct hlist_node hnode;
37131313
RK
824
825 bool x2apic_format;
c519265f 826 bool x2apic_broadcast_quirk_disabled;
d69fb81f
ZX
827};
828
0711456c 829struct kvm_vm_stat {
8a7e75d4
SJS
830 ulong mmu_shadow_zapped;
831 ulong mmu_pte_write;
832 ulong mmu_pte_updated;
833 ulong mmu_pde_zapped;
834 ulong mmu_flooded;
835 ulong mmu_recycled;
836 ulong mmu_cache_miss;
837 ulong mmu_unsync;
838 ulong remote_tlb_flush;
839 ulong lpages;
f3414bc7 840 ulong max_mmu_page_hash_collisions;
0711456c
ZX
841};
842
77b4c255 843struct kvm_vcpu_stat {
8a7e75d4
SJS
844 u64 pf_fixed;
845 u64 pf_guest;
846 u64 tlb_flush;
847 u64 invlpg;
848
849 u64 exits;
850 u64 io_exits;
851 u64 mmio_exits;
852 u64 signal_exits;
853 u64 irq_window_exits;
854 u64 nmi_window_exits;
855 u64 halt_exits;
856 u64 halt_successful_poll;
857 u64 halt_attempted_poll;
858 u64 halt_poll_invalid;
859 u64 halt_wakeup;
860 u64 request_irq_exits;
861 u64 irq_exits;
862 u64 host_state_reload;
863 u64 efer_reload;
864 u64 fpu_reload;
865 u64 insn_emulation;
866 u64 insn_emulation_fail;
867 u64 hypercalls;
868 u64 irq_injections;
869 u64 nmi_injections;
0f1e261e 870 u64 req_event;
77b4c255 871};
ad312c7c 872
8a76d7f2
JR
873struct x86_instruction_info;
874
8fe8ab46
WA
875struct msr_data {
876 bool host_initiated;
877 u32 index;
878 u64 data;
879};
880
cb5281a5
PB
881struct kvm_lapic_irq {
882 u32 vector;
b7cb2231
PB
883 u16 delivery_mode;
884 u16 dest_mode;
885 bool level;
886 u16 trig_mode;
cb5281a5
PB
887 u32 shorthand;
888 u32 dest_id;
93bbf0b8 889 bool msi_redir_hint;
cb5281a5
PB
890};
891
ea4a5ff8
ZX
892struct kvm_x86_ops {
893 int (*cpu_has_kvm_support)(void); /* __init */
894 int (*disabled_by_bios)(void); /* __init */
13a34e06
RK
895 int (*hardware_enable)(void);
896 void (*hardware_disable)(void);
ea4a5ff8
ZX
897 void (*check_processor_compatibility)(void *rtn);
898 int (*hardware_setup)(void); /* __init */
899 void (*hardware_unsetup)(void); /* __exit */
774ead3a 900 bool (*cpu_has_accelerated_tpr)(void);
6d396b55 901 bool (*cpu_has_high_real_mode_segbase)(void);
0e851880 902 void (*cpuid_update)(struct kvm_vcpu *vcpu);
ea4a5ff8 903
03543133
SS
904 int (*vm_init)(struct kvm *kvm);
905 void (*vm_destroy)(struct kvm *kvm);
906
ea4a5ff8
ZX
907 /* Create, but do not attach this VCPU */
908 struct kvm_vcpu *(*vcpu_create)(struct kvm *kvm, unsigned id);
909 void (*vcpu_free)(struct kvm_vcpu *vcpu);
d28bc9dd 910 void (*vcpu_reset)(struct kvm_vcpu *vcpu, bool init_event);
ea4a5ff8
ZX
911
912 void (*prepare_guest_switch)(struct kvm_vcpu *vcpu);
913 void (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
914 void (*vcpu_put)(struct kvm_vcpu *vcpu);
ea4a5ff8 915
a96036b8 916 void (*update_bp_intercept)(struct kvm_vcpu *vcpu);
609e36d3 917 int (*get_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 918 int (*set_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
ea4a5ff8
ZX
919 u64 (*get_segment_base)(struct kvm_vcpu *vcpu, int seg);
920 void (*get_segment)(struct kvm_vcpu *vcpu,
921 struct kvm_segment *var, int seg);
2e4d2653 922 int (*get_cpl)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
923 void (*set_segment)(struct kvm_vcpu *vcpu,
924 struct kvm_segment *var, int seg);
925 void (*get_cs_db_l_bits)(struct kvm_vcpu *vcpu, int *db, int *l);
e8467fda 926 void (*decache_cr0_guest_bits)(struct kvm_vcpu *vcpu);
aff48baa 927 void (*decache_cr3)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
928 void (*decache_cr4_guest_bits)(struct kvm_vcpu *vcpu);
929 void (*set_cr0)(struct kvm_vcpu *vcpu, unsigned long cr0);
930 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
5e1746d6 931 int (*set_cr4)(struct kvm_vcpu *vcpu, unsigned long cr4);
ea4a5ff8 932 void (*set_efer)(struct kvm_vcpu *vcpu, u64 efer);
89a27f4d
GN
933 void (*get_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
934 void (*set_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
935 void (*get_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
936 void (*set_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
73aaf249
JK
937 u64 (*get_dr6)(struct kvm_vcpu *vcpu);
938 void (*set_dr6)(struct kvm_vcpu *vcpu, unsigned long value);
c77fb5fe 939 void (*sync_dirty_debug_regs)(struct kvm_vcpu *vcpu);
020df079 940 void (*set_dr7)(struct kvm_vcpu *vcpu, unsigned long value);
5fdbf976 941 void (*cache_reg)(struct kvm_vcpu *vcpu, enum kvm_reg reg);
ea4a5ff8
ZX
942 unsigned long (*get_rflags)(struct kvm_vcpu *vcpu);
943 void (*set_rflags)(struct kvm_vcpu *vcpu, unsigned long rflags);
be94f6b7 944 u32 (*get_pkru)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
945
946 void (*tlb_flush)(struct kvm_vcpu *vcpu);
ea4a5ff8 947
851ba692
AK
948 void (*run)(struct kvm_vcpu *vcpu);
949 int (*handle_exit)(struct kvm_vcpu *vcpu);
ea4a5ff8 950 void (*skip_emulated_instruction)(struct kvm_vcpu *vcpu);
2809f5d2 951 void (*set_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
37ccdcbe 952 u32 (*get_interrupt_shadow)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
953 void (*patch_hypercall)(struct kvm_vcpu *vcpu,
954 unsigned char *hypercall_addr);
66fd3f7f 955 void (*set_irq)(struct kvm_vcpu *vcpu);
95ba8273 956 void (*set_nmi)(struct kvm_vcpu *vcpu);
298101da 957 void (*queue_exception)(struct kvm_vcpu *vcpu, unsigned nr,
ce7ddec4
JR
958 bool has_error_code, u32 error_code,
959 bool reinject);
b463a6f7 960 void (*cancel_injection)(struct kvm_vcpu *vcpu);
78646121 961 int (*interrupt_allowed)(struct kvm_vcpu *vcpu);
95ba8273 962 int (*nmi_allowed)(struct kvm_vcpu *vcpu);
3cfc3092
JK
963 bool (*get_nmi_mask)(struct kvm_vcpu *vcpu);
964 void (*set_nmi_mask)(struct kvm_vcpu *vcpu, bool masked);
c9a7953f
JK
965 void (*enable_nmi_window)(struct kvm_vcpu *vcpu);
966 void (*enable_irq_window)(struct kvm_vcpu *vcpu);
95ba8273 967 void (*update_cr8_intercept)(struct kvm_vcpu *vcpu, int tpr, int irr);
d62caabb
AS
968 bool (*get_enable_apicv)(void);
969 void (*refresh_apicv_exec_ctrl)(struct kvm_vcpu *vcpu);
c7c9c56c 970 void (*hwapic_irr_update)(struct kvm_vcpu *vcpu, int max_irr);
67c9dddc 971 void (*hwapic_isr_update)(struct kvm_vcpu *vcpu, int isr);
6308630b 972 void (*load_eoi_exitmap)(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap);
8d14695f 973 void (*set_virtual_x2apic_mode)(struct kvm_vcpu *vcpu, bool set);
4256f43f 974 void (*set_apic_access_page_addr)(struct kvm_vcpu *vcpu, hpa_t hpa);
a20ed54d 975 void (*deliver_posted_interrupt)(struct kvm_vcpu *vcpu, int vector);
76dfafd5 976 int (*sync_pir_to_irr)(struct kvm_vcpu *vcpu);
ea4a5ff8 977 int (*set_tss_addr)(struct kvm *kvm, unsigned int addr);
67253af5 978 int (*get_tdp_level)(void);
4b12f0de 979 u64 (*get_mt_mask)(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio);
17cc3935 980 int (*get_lpage_level)(void);
4e47c7a6 981 bool (*rdtscp_supported)(void);
ad756a16 982 bool (*invpcid_supported)(void);
344f414f 983
1c97f0a0
JR
984 void (*set_tdp_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
985
d4330ef2
JR
986 void (*set_supported_cpuid)(u32 func, struct kvm_cpuid_entry2 *entry);
987
f5f48ee1
SY
988 bool (*has_wbinvd_exit)(void);
989
99e3e30a
ZA
990 void (*write_tsc_offset)(struct kvm_vcpu *vcpu, u64 offset);
991
586f9607 992 void (*get_exit_info)(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2);
8a76d7f2
JR
993
994 int (*check_intercept)(struct kvm_vcpu *vcpu,
995 struct x86_instruction_info *info,
996 enum x86_intercept_stage stage);
a547c6db 997 void (*handle_external_intr)(struct kvm_vcpu *vcpu);
da8999d3 998 bool (*mpx_supported)(void);
55412b2e 999 bool (*xsaves_supported)(void);
b6b8a145
JK
1000
1001 int (*check_nested_events)(struct kvm_vcpu *vcpu, bool external_intr);
ae97a3b8
RK
1002
1003 void (*sched_in)(struct kvm_vcpu *kvm, int cpu);
88178fd4
KH
1004
1005 /*
1006 * Arch-specific dirty logging hooks. These hooks are only supposed to
1007 * be valid if the specific arch has hardware-accelerated dirty logging
1008 * mechanism. Currently only for PML on VMX.
1009 *
1010 * - slot_enable_log_dirty:
1011 * called when enabling log dirty mode for the slot.
1012 * - slot_disable_log_dirty:
1013 * called when disabling log dirty mode for the slot.
1014 * also called when slot is created with log dirty disabled.
1015 * - flush_log_dirty:
1016 * called before reporting dirty_bitmap to userspace.
1017 * - enable_log_dirty_pt_masked:
1018 * called when reenabling log dirty for the GFNs in the mask after
1019 * corresponding bits are cleared in slot->dirty_bitmap.
1020 */
1021 void (*slot_enable_log_dirty)(struct kvm *kvm,
1022 struct kvm_memory_slot *slot);
1023 void (*slot_disable_log_dirty)(struct kvm *kvm,
1024 struct kvm_memory_slot *slot);
1025 void (*flush_log_dirty)(struct kvm *kvm);
1026 void (*enable_log_dirty_pt_masked)(struct kvm *kvm,
1027 struct kvm_memory_slot *slot,
1028 gfn_t offset, unsigned long mask);
bab4165e
BD
1029 int (*write_log_dirty)(struct kvm_vcpu *vcpu);
1030
25462f7f
WH
1031 /* pmu operations of sub-arch */
1032 const struct kvm_pmu_ops *pmu_ops;
efc64404 1033
bf9f6ac8
FW
1034 /*
1035 * Architecture specific hooks for vCPU blocking due to
1036 * HLT instruction.
1037 * Returns for .pre_block():
1038 * - 0 means continue to block the vCPU.
1039 * - 1 means we cannot block the vCPU since some event
1040 * happens during this period, such as, 'ON' bit in
1041 * posted-interrupts descriptor is set.
1042 */
1043 int (*pre_block)(struct kvm_vcpu *vcpu);
1044 void (*post_block)(struct kvm_vcpu *vcpu);
d1ed092f
SS
1045
1046 void (*vcpu_blocking)(struct kvm_vcpu *vcpu);
1047 void (*vcpu_unblocking)(struct kvm_vcpu *vcpu);
1048
efc64404
FW
1049 int (*update_pi_irte)(struct kvm *kvm, unsigned int host_irq,
1050 uint32_t guest_irq, bool set);
be8ca170 1051 void (*apicv_post_state_restore)(struct kvm_vcpu *vcpu);
ce7a058a
YJ
1052
1053 int (*set_hv_timer)(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc);
1054 void (*cancel_hv_timer)(struct kvm_vcpu *vcpu);
c45dcc71
AR
1055
1056 void (*setup_mce)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
1057};
1058
af585b92 1059struct kvm_arch_async_pf {
7c90705b 1060 u32 token;
af585b92 1061 gfn_t gfn;
fb67e14f 1062 unsigned long cr3;
c4806acd 1063 bool direct_map;
af585b92
GN
1064};
1065
97896d04
ZX
1066extern struct kvm_x86_ops *kvm_x86_ops;
1067
54f1585a
ZX
1068int kvm_mmu_module_init(void);
1069void kvm_mmu_module_exit(void);
1070
1071void kvm_mmu_destroy(struct kvm_vcpu *vcpu);
1072int kvm_mmu_create(struct kvm_vcpu *vcpu);
8a3c1a33 1073void kvm_mmu_setup(struct kvm_vcpu *vcpu);
13d268ca
XG
1074void kvm_mmu_init_vm(struct kvm *kvm);
1075void kvm_mmu_uninit_vm(struct kvm *kvm);
7b52345e 1076void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
f160c7b7
JS
1077 u64 dirty_mask, u64 nx_mask, u64 x_mask, u64 p_mask,
1078 u64 acc_track_mask);
54f1585a 1079
8a3c1a33 1080void kvm_mmu_reset_context(struct kvm_vcpu *vcpu);
1c91cad4
KH
1081void kvm_mmu_slot_remove_write_access(struct kvm *kvm,
1082 struct kvm_memory_slot *memslot);
3ea3b7fa 1083void kvm_mmu_zap_collapsible_sptes(struct kvm *kvm,
f36f3f28 1084 const struct kvm_memory_slot *memslot);
f4b4b180
KH
1085void kvm_mmu_slot_leaf_clear_dirty(struct kvm *kvm,
1086 struct kvm_memory_slot *memslot);
1087void kvm_mmu_slot_largepage_remove_write_access(struct kvm *kvm,
1088 struct kvm_memory_slot *memslot);
1089void kvm_mmu_slot_set_dirty(struct kvm *kvm,
1090 struct kvm_memory_slot *memslot);
1091void kvm_mmu_clear_dirty_pt_masked(struct kvm *kvm,
1092 struct kvm_memory_slot *slot,
1093 gfn_t gfn_offset, unsigned long mask);
54f1585a 1094void kvm_mmu_zap_all(struct kvm *kvm);
54bf36aa 1095void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm, struct kvm_memslots *slots);
3ad82a7e 1096unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm);
54f1585a
ZX
1097void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages);
1098
ff03a073 1099int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3);
9ed38ffa 1100bool pdptrs_changed(struct kvm_vcpu *vcpu);
cc4b6871 1101
3200f405 1102int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
9f811285 1103 const void *val, int bytes);
2f333bcb 1104
6ef768fa
PB
1105struct kvm_irq_mask_notifier {
1106 void (*func)(struct kvm_irq_mask_notifier *kimn, bool masked);
1107 int irq;
1108 struct hlist_node link;
1109};
1110
1111void kvm_register_irq_mask_notifier(struct kvm *kvm, int irq,
1112 struct kvm_irq_mask_notifier *kimn);
1113void kvm_unregister_irq_mask_notifier(struct kvm *kvm, int irq,
1114 struct kvm_irq_mask_notifier *kimn);
1115void kvm_fire_mask_notifiers(struct kvm *kvm, unsigned irqchip, unsigned pin,
1116 bool mask);
1117
2f333bcb 1118extern bool tdp_enabled;
9f811285 1119
a3e06bbe
LJ
1120u64 vcpu_tsc_khz(struct kvm_vcpu *vcpu);
1121
92a1f12d
JR
1122/* control of guest tsc rate supported? */
1123extern bool kvm_has_tsc_control;
92a1f12d
JR
1124/* maximum supported tsc_khz for guests */
1125extern u32 kvm_max_guest_tsc_khz;
bc9b961b
HZ
1126/* number of bits of the fractional part of the TSC scaling ratio */
1127extern u8 kvm_tsc_scaling_ratio_frac_bits;
1128/* maximum allowed value of TSC scaling ratio */
1129extern u64 kvm_max_tsc_scaling_ratio;
64672c95
YJ
1130/* 1ull << kvm_tsc_scaling_ratio_frac_bits */
1131extern u64 kvm_default_tsc_scaling_ratio;
92a1f12d 1132
c45dcc71 1133extern u64 kvm_mce_cap_supported;
92a1f12d 1134
54f1585a 1135enum emulation_result {
ac0a48c3
PB
1136 EMULATE_DONE, /* no further processing */
1137 EMULATE_USER_EXIT, /* kvm_run ready for userspace exit */
54f1585a
ZX
1138 EMULATE_FAIL, /* can't emulate this instruction */
1139};
1140
571008da
SY
1141#define EMULTYPE_NO_DECODE (1 << 0)
1142#define EMULTYPE_TRAP_UD (1 << 1)
ba8afb6b 1143#define EMULTYPE_SKIP (1 << 2)
1cb3f3ae 1144#define EMULTYPE_RETRY (1 << 3)
991eebf9 1145#define EMULTYPE_NO_REEXECUTE (1 << 4)
dc25e89e
AP
1146int x86_emulate_instruction(struct kvm_vcpu *vcpu, unsigned long cr2,
1147 int emulation_type, void *insn, int insn_len);
51d8b661
AP
1148
1149static inline int emulate_instruction(struct kvm_vcpu *vcpu,
1150 int emulation_type)
1151{
dc25e89e 1152 return x86_emulate_instruction(vcpu, 0, emulation_type, NULL, 0);
51d8b661
AP
1153}
1154
f2b4b7dd 1155void kvm_enable_efer_bits(u64);
384bb783 1156bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer);
609e36d3 1157int kvm_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 1158int kvm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a
ZX
1159
1160struct x86_emulate_ctxt;
1161
cf8f70bf 1162int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size, unsigned short port);
8370c3d0 1163int kvm_fast_pio_in(struct kvm_vcpu *vcpu, int size, unsigned short port);
6a908b62 1164int kvm_emulate_cpuid(struct kvm_vcpu *vcpu);
54f1585a 1165int kvm_emulate_halt(struct kvm_vcpu *vcpu);
5cb56059 1166int kvm_vcpu_halt(struct kvm_vcpu *vcpu);
f5f48ee1 1167int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu);
54f1585a 1168
3e6e0aab 1169void kvm_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg);
c697518a 1170int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector, int seg);
2b4a273b 1171void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector);
3e6e0aab 1172
7f3d35fd
KW
1173int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
1174 int reason, bool has_error_code, u32 error_code);
37817f29 1175
49a9b07e 1176int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0);
2390218b 1177int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
a83b29c6 1178int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
eea1cff9 1179int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8);
020df079
GN
1180int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val);
1181int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val);
2d3ad1f4
AK
1182unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu);
1183void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw);
54f1585a 1184void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l);
2acf923e 1185int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr);
54f1585a 1186
609e36d3 1187int kvm_get_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 1188int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a 1189
91586a3b
JK
1190unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu);
1191void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
022cd0e8 1192bool kvm_rdpmc(struct kvm_vcpu *vcpu);
91586a3b 1193
298101da
AK
1194void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr);
1195void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
ce7ddec4
JR
1196void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr);
1197void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
6389ee94 1198void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
ec92fe44
JR
1199int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
1200 gfn_t gfn, void *data, int offset, int len,
1201 u32 access);
0a79b009 1202bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl);
16f8a6f9 1203bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr);
298101da 1204
1a577b72
MT
1205static inline int __kvm_irq_line_state(unsigned long *irq_state,
1206 int irq_source_id, int level)
1207{
1208 /* Logical OR for level trig interrupt */
1209 if (level)
1210 __set_bit(irq_source_id, irq_state);
1211 else
1212 __clear_bit(irq_source_id, irq_state);
1213
1214 return !!(*irq_state);
1215}
1216
1217int kvm_pic_set_irq(struct kvm_pic *pic, int irq, int irq_source_id, int level);
1218void kvm_pic_clear_all(struct kvm_pic *pic, int irq_source_id);
3de42dc0 1219
3419ffc8
SY
1220void kvm_inject_nmi(struct kvm_vcpu *vcpu);
1221
1cb3f3ae 1222int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn);
54f1585a
ZX
1223int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva);
1224void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu);
1225int kvm_mmu_load(struct kvm_vcpu *vcpu);
1226void kvm_mmu_unload(struct kvm_vcpu *vcpu);
0ba73cda 1227void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu);
54987b7a
PB
1228gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
1229 struct x86_exception *exception);
ab9ae313
AK
1230gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
1231 struct x86_exception *exception);
1232gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
1233 struct x86_exception *exception);
1234gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
1235 struct x86_exception *exception);
1236gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
1237 struct x86_exception *exception);
54f1585a 1238
d62caabb
AS
1239void kvm_vcpu_deactivate_apicv(struct kvm_vcpu *vcpu);
1240
54f1585a
ZX
1241int kvm_emulate_hypercall(struct kvm_vcpu *vcpu);
1242
14727754 1243int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t gva, u64 error_code,
dc25e89e 1244 void *insn, int insn_len);
a7052897 1245void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva);
d8d173da 1246void kvm_mmu_new_cr3(struct kvm_vcpu *vcpu);
34c16eec 1247
18552672 1248void kvm_enable_tdp(void);
5f4cb662 1249void kvm_disable_tdp(void);
18552672 1250
54987b7a
PB
1251static inline gpa_t translate_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
1252 struct x86_exception *exception)
e459e322
XG
1253{
1254 return gpa;
1255}
1256
ec6d273d
ZX
1257static inline struct kvm_mmu_page *page_header(hpa_t shadow_page)
1258{
1259 struct page *page = pfn_to_page(shadow_page >> PAGE_SHIFT);
1260
1261 return (struct kvm_mmu_page *)page_private(page);
1262}
1263
d6e88aec 1264static inline u16 kvm_read_ldt(void)
ec6d273d
ZX
1265{
1266 u16 ldt;
1267 asm("sldt %0" : "=g"(ldt));
1268 return ldt;
1269}
1270
d6e88aec 1271static inline void kvm_load_ldt(u16 sel)
ec6d273d
ZX
1272{
1273 asm("lldt %0" : : "rm"(sel));
1274}
ec6d273d 1275
ec6d273d
ZX
1276#ifdef CONFIG_X86_64
1277static inline unsigned long read_msr(unsigned long msr)
1278{
1279 u64 value;
1280
1281 rdmsrl(msr, value);
1282 return value;
1283}
1284#endif
1285
ec6d273d
ZX
1286static inline u32 get_rdx_init_val(void)
1287{
1288 return 0x600; /* P6 family */
1289}
1290
c1a5d4f9
AK
1291static inline void kvm_inject_gp(struct kvm_vcpu *vcpu, u32 error_code)
1292{
1293 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
1294}
1295
854e8bb1
NA
1296static inline u64 get_canonical(u64 la)
1297{
1298 return ((int64_t)la << 16) >> 16;
1299}
1300
1301static inline bool is_noncanonical_address(u64 la)
1302{
1303#ifdef CONFIG_X86_64
1304 return get_canonical(la) != la;
1305#else
1306 return false;
1307#endif
1308}
1309
ec6d273d
ZX
1310#define TSS_IOPB_BASE_OFFSET 0x66
1311#define TSS_BASE_SIZE 0x68
1312#define TSS_IOPB_SIZE (65536 / 8)
1313#define TSS_REDIRECTION_SIZE (256 / 8)
7d76b4d3
JP
1314#define RMODE_TSS_SIZE \
1315 (TSS_BASE_SIZE + TSS_REDIRECTION_SIZE + TSS_IOPB_SIZE + 1)
53e0aa7b 1316
37817f29
IE
1317enum {
1318 TASK_SWITCH_CALL = 0,
1319 TASK_SWITCH_IRET = 1,
1320 TASK_SWITCH_JMP = 2,
1321 TASK_SWITCH_GATE = 3,
1322};
1323
1371d904 1324#define HF_GIF_MASK (1 << 0)
3d6368ef
AG
1325#define HF_HIF_MASK (1 << 1)
1326#define HF_VINTR_MASK (1 << 2)
95ba8273 1327#define HF_NMI_MASK (1 << 3)
44c11430 1328#define HF_IRET_MASK (1 << 4)
ec9e60b2 1329#define HF_GUEST_MASK (1 << 5) /* VCPU is in guest-mode */
f077825a
PB
1330#define HF_SMM_MASK (1 << 6)
1331#define HF_SMM_INSIDE_NMI_MASK (1 << 7)
1371d904 1332
699023e2
PB
1333#define __KVM_VCPU_MULTIPLE_ADDRESS_SPACE
1334#define KVM_ADDRESS_SPACE_NUM 2
1335
1336#define kvm_arch_vcpu_memslots_id(vcpu) ((vcpu)->arch.hflags & HF_SMM_MASK ? 1 : 0)
1337#define kvm_memslots_for_spte_role(kvm, role) __kvm_memslots(kvm, (role).smm)
1371d904 1338
4ecac3fd
AK
1339/*
1340 * Hardware virtualization extension instructions may fault if a
1341 * reboot turns off virtualization while processes are running.
1342 * Trap the fault and ignore the instruction if that happens.
1343 */
b7c4145b 1344asmlinkage void kvm_spurious_fault(void);
4ecac3fd 1345
5e520e62 1346#define ____kvm_handle_fault_on_reboot(insn, cleanup_insn) \
4ecac3fd 1347 "666: " insn "\n\t" \
b7c4145b 1348 "668: \n\t" \
18b13e54 1349 ".pushsection .fixup, \"ax\" \n" \
4ecac3fd 1350 "667: \n\t" \
5e520e62 1351 cleanup_insn "\n\t" \
b7c4145b
AK
1352 "cmpb $0, kvm_rebooting \n\t" \
1353 "jne 668b \n\t" \
8ceed347 1354 __ASM_SIZE(push) " $666b \n\t" \
b7c4145b 1355 "call kvm_spurious_fault \n\t" \
4ecac3fd 1356 ".popsection \n\t" \
3ee89722 1357 _ASM_EXTABLE(666b, 667b)
4ecac3fd 1358
5e520e62
AK
1359#define __kvm_handle_fault_on_reboot(insn) \
1360 ____kvm_handle_fault_on_reboot(insn, "")
1361
e930bffe
AA
1362#define KVM_ARCH_WANT_MMU_NOTIFIER
1363int kvm_unmap_hva(struct kvm *kvm, unsigned long hva);
b3ae2096 1364int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end);
57128468 1365int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
8ee53820 1366int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
3da0dd43 1367void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
c7c9c56c 1368int kvm_cpu_has_injectable_intr(struct kvm_vcpu *v);
a1b37100
GN
1369int kvm_cpu_has_interrupt(struct kvm_vcpu *vcpu);
1370int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu);
0b71785d 1371int kvm_cpu_get_interrupt(struct kvm_vcpu *v);
d28bc9dd 1372void kvm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event);
4256f43f 1373void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu);
fe71557a
TC
1374void kvm_arch_mmu_notifier_invalidate_page(struct kvm *kvm,
1375 unsigned long address);
e930bffe 1376
18863bdd 1377void kvm_define_shared_msr(unsigned index, u32 msr);
8b3c3104 1378int kvm_set_shared_msr(unsigned index, u64 val, u64 mask);
18863bdd 1379
35181e86 1380u64 kvm_scale_tsc(struct kvm_vcpu *vcpu, u64 tsc);
4ba76538 1381u64 kvm_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc);
35181e86 1382
82b32774 1383unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu);
f92653ee
JK
1384bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip);
1385
2860c4b1
PB
1386void kvm_make_mclock_inprogress_request(struct kvm *kvm);
1387void kvm_make_scan_ioapic_request(struct kvm *kvm);
1388
af585b92
GN
1389void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
1390 struct kvm_async_pf *work);
1391void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
1392 struct kvm_async_pf *work);
56028d08
GN
1393void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu,
1394 struct kvm_async_pf *work);
7c90705b 1395bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu);
af585b92
GN
1396extern bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn);
1397
6affcbed
KH
1398int kvm_skip_emulated_instruction(struct kvm_vcpu *vcpu);
1399int kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err);
db8fcefa 1400
f5132b01
GN
1401int kvm_is_in_guest(void);
1402
1d8007bd
PB
1403int __x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size);
1404int x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size);
d71ba788
PB
1405bool kvm_vcpu_is_reset_bsp(struct kvm_vcpu *vcpu);
1406bool kvm_vcpu_is_bsp(struct kvm_vcpu *vcpu);
f5132b01 1407
8feb4a04
FW
1408bool kvm_intr_is_single_vcpu(struct kvm *kvm, struct kvm_lapic_irq *irq,
1409 struct kvm_vcpu **dest_vcpu);
1410
37131313 1411void kvm_set_msi_irq(struct kvm *kvm, struct kvm_kernel_irq_routing_entry *e,
d84f1e07 1412 struct kvm_lapic_irq *irq);
197a4f4b 1413
d1ed092f
SS
1414static inline void kvm_arch_vcpu_blocking(struct kvm_vcpu *vcpu)
1415{
1416 if (kvm_x86_ops->vcpu_blocking)
1417 kvm_x86_ops->vcpu_blocking(vcpu);
1418}
1419
1420static inline void kvm_arch_vcpu_unblocking(struct kvm_vcpu *vcpu)
1421{
1422 if (kvm_x86_ops->vcpu_unblocking)
1423 kvm_x86_ops->vcpu_unblocking(vcpu);
1424}
1425
3491caf2 1426static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {}
3217f7c2 1427
7d669f50
SS
1428static inline int kvm_cpu_get_apicid(int mps_cpu)
1429{
1430#ifdef CONFIG_X86_LOCAL_APIC
1431 return __default_cpu_present_to_apicid(mps_cpu);
1432#else
1433 WARN_ON_ONCE(1);
1434 return BAD_APICID;
1435#endif
1436}
1437
1965aae3 1438#endif /* _ASM_X86_KVM_HOST_H */