]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - arch/x86/include/asm/kvm_host.h
kvm: x86: hyperv: Use APICv update request interface
[mirror_ubuntu-hirsute-kernel.git] / arch / x86 / include / asm / kvm_host.h
CommitLineData
20c8ccb1 1/* SPDX-License-Identifier: GPL-2.0-only */
a656c8ef 2/*
043405e1
CO
3 * Kernel-based Virtual Machine driver for Linux
4 *
5 * This header defines architecture specific interfaces, x86 version
043405e1
CO
6 */
7
1965aae3
PA
8#ifndef _ASM_X86_KVM_HOST_H
9#define _ASM_X86_KVM_HOST_H
043405e1 10
34c16eec
ZX
11#include <linux/types.h>
12#include <linux/mm.h>
e930bffe 13#include <linux/mmu_notifier.h>
229456fc 14#include <linux/tracepoint.h>
f5f48ee1 15#include <linux/cpumask.h>
f5132b01 16#include <linux/irq_work.h>
447ae316 17#include <linux/irq.h>
34c16eec
ZX
18
19#include <linux/kvm.h>
20#include <linux/kvm_para.h>
edf88417 21#include <linux/kvm_types.h>
f5132b01 22#include <linux/perf_event.h>
d828199e
MT
23#include <linux/pvclock_gtod.h>
24#include <linux/clocksource.h>
87276880 25#include <linux/irqbypass.h>
5c919412 26#include <linux/hyperv.h>
34c16eec 27
7d669f50 28#include <asm/apic.h>
50d0a0f9 29#include <asm/pvclock-abi.h>
e01a1b57 30#include <asm/desc.h>
0bed3b56 31#include <asm/mtrr.h>
9962d032 32#include <asm/msr-index.h>
3ee89722 33#include <asm/asm.h>
21ebbeda 34#include <asm/kvm_page_track.h>
95c7b77d 35#include <asm/kvm_vcpu_regs.h>
5a485803 36#include <asm/hyperv-tlfs.h>
e01a1b57 37
741cbbae
PB
38#define __KVM_HAVE_ARCH_VCPU_DEBUGFS
39
682f732e 40#define KVM_MAX_VCPUS 288
757883de 41#define KVM_SOFT_MAX_VCPUS 240
af1bae54 42#define KVM_MAX_VCPU_ID 1023
1d4e7e3c 43#define KVM_USER_MEM_SLOTS 509
0743247f
AW
44/* memory slots that are not exposed to userspace */
45#define KVM_PRIVATE_MEM_SLOTS 3
bbacc0c1 46#define KVM_MEM_SLOTS_NUM (KVM_USER_MEM_SLOTS + KVM_PRIVATE_MEM_SLOTS)
93a5cef0 47
b401ee0b 48#define KVM_HALT_POLL_NS_DEFAULT 200000
69a9f69b 49
8175e5b7
AG
50#define KVM_IRQCHIP_NUM_PINS KVM_IOAPIC_NUM_PINS
51
2860c4b1 52/* x86-specific vcpu->requests bit members */
2387149e
AJ
53#define KVM_REQ_MIGRATE_TIMER KVM_ARCH_REQ(0)
54#define KVM_REQ_REPORT_TPR_ACCESS KVM_ARCH_REQ(1)
55#define KVM_REQ_TRIPLE_FAULT KVM_ARCH_REQ(2)
56#define KVM_REQ_MMU_SYNC KVM_ARCH_REQ(3)
57#define KVM_REQ_CLOCK_UPDATE KVM_ARCH_REQ(4)
6e42782f 58#define KVM_REQ_LOAD_CR3 KVM_ARCH_REQ(5)
2387149e
AJ
59#define KVM_REQ_EVENT KVM_ARCH_REQ(6)
60#define KVM_REQ_APF_HALT KVM_ARCH_REQ(7)
61#define KVM_REQ_STEAL_UPDATE KVM_ARCH_REQ(8)
62#define KVM_REQ_NMI KVM_ARCH_REQ(9)
63#define KVM_REQ_PMU KVM_ARCH_REQ(10)
64#define KVM_REQ_PMI KVM_ARCH_REQ(11)
65#define KVM_REQ_SMI KVM_ARCH_REQ(12)
66#define KVM_REQ_MASTERCLOCK_UPDATE KVM_ARCH_REQ(13)
67#define KVM_REQ_MCLOCK_INPROGRESS \
68 KVM_ARCH_REQ_FLAGS(14, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
69#define KVM_REQ_SCAN_IOAPIC \
70 KVM_ARCH_REQ_FLAGS(15, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
71#define KVM_REQ_GLOBAL_CLOCK_UPDATE KVM_ARCH_REQ(16)
72#define KVM_REQ_APIC_PAGE_RELOAD \
73 KVM_ARCH_REQ_FLAGS(17, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
74#define KVM_REQ_HV_CRASH KVM_ARCH_REQ(18)
75#define KVM_REQ_IOAPIC_EOI_EXIT KVM_ARCH_REQ(19)
76#define KVM_REQ_HV_RESET KVM_ARCH_REQ(20)
77#define KVM_REQ_HV_EXIT KVM_ARCH_REQ(21)
78#define KVM_REQ_HV_STIMER KVM_ARCH_REQ(22)
e40ff1d6 79#define KVM_REQ_LOAD_EOI_EXITMAP KVM_ARCH_REQ(23)
7f7f1ba3 80#define KVM_REQ_GET_VMCS12_PAGES KVM_ARCH_REQ(24)
8df14af4
SS
81#define KVM_REQ_APICV_UPDATE \
82 KVM_ARCH_REQ_FLAGS(25, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
2860c4b1 83
cfec82cb
JR
84#define CR0_RESERVED_BITS \
85 (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
86 | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
87 | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
88
cfec82cb
JR
89#define CR4_RESERVED_BITS \
90 (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
91 | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
ad756a16 92 | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR | X86_CR4_PCIDE \
afcbf13f 93 | X86_CR4_OSXSAVE | X86_CR4_SMEP | X86_CR4_FSGSBASE \
fd8cb433 94 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_VMXE \
ae3e61e1 95 | X86_CR4_SMAP | X86_CR4_PKE | X86_CR4_UMIP))
cfec82cb
JR
96
97#define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
98
99
cd6e8f87 100
cd6e8f87 101#define INVALID_PAGE (~(hpa_t)0)
dd180b3e
XG
102#define VALID_PAGE(x) ((x) != INVALID_PAGE)
103
cd6e8f87
ZX
104#define UNMAPPED_GVA (~(gpa_t)0)
105
ec04b260 106/* KVM Hugepage definitions for x86 */
4fef0f49
WY
107enum {
108 PT_PAGE_TABLE_LEVEL = 1,
109 PT_DIRECTORY_LEVEL = 2,
110 PT_PDPE_LEVEL = 3,
111 /* set max level to the biggest one */
112 PT_MAX_HUGEPAGE_LEVEL = PT_PDPE_LEVEL,
113};
114#define KVM_NR_PAGE_SIZES (PT_MAX_HUGEPAGE_LEVEL - \
115 PT_PAGE_TABLE_LEVEL + 1)
82855413
JR
116#define KVM_HPAGE_GFN_SHIFT(x) (((x) - 1) * 9)
117#define KVM_HPAGE_SHIFT(x) (PAGE_SHIFT + KVM_HPAGE_GFN_SHIFT(x))
ec04b260
JR
118#define KVM_HPAGE_SIZE(x) (1UL << KVM_HPAGE_SHIFT(x))
119#define KVM_HPAGE_MASK(x) (~(KVM_HPAGE_SIZE(x) - 1))
120#define KVM_PAGES_PER_HPAGE(x) (KVM_HPAGE_SIZE(x) / PAGE_SIZE)
05da4558 121
6d9d41e5
CD
122static inline gfn_t gfn_to_index(gfn_t gfn, gfn_t base_gfn, int level)
123{
124 /* KVM_HPAGE_GFN_SHIFT(PT_PAGE_TABLE_LEVEL) must be 0. */
125 return (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
126 (base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
127}
128
d657a98e 129#define KVM_PERMILLE_MMU_PAGES 20
bc8a3d89 130#define KVM_MIN_ALLOC_MMU_PAGES 64UL
114df303 131#define KVM_MMU_HASH_SHIFT 12
1ae0a13d 132#define KVM_NUM_MMU_PAGES (1 << KVM_MMU_HASH_SHIFT)
d657a98e
ZX
133#define KVM_MIN_FREE_MMU_PAGES 5
134#define KVM_REFILL_PAGES 25
73c1160c 135#define KVM_MAX_CPUID_ENTRIES 80
0bed3b56 136#define KVM_NR_FIXED_MTRR_REGION 88
0d234daf 137#define KVM_NR_VAR_MTRR 8
d657a98e 138
af585b92
GN
139#define ASYNC_PF_PER_VCPU 64
140
5fdbf976 141enum kvm_reg {
95c7b77d
SC
142 VCPU_REGS_RAX = __VCPU_REGS_RAX,
143 VCPU_REGS_RCX = __VCPU_REGS_RCX,
144 VCPU_REGS_RDX = __VCPU_REGS_RDX,
145 VCPU_REGS_RBX = __VCPU_REGS_RBX,
146 VCPU_REGS_RSP = __VCPU_REGS_RSP,
147 VCPU_REGS_RBP = __VCPU_REGS_RBP,
148 VCPU_REGS_RSI = __VCPU_REGS_RSI,
149 VCPU_REGS_RDI = __VCPU_REGS_RDI,
2b3ccfa0 150#ifdef CONFIG_X86_64
95c7b77d
SC
151 VCPU_REGS_R8 = __VCPU_REGS_R8,
152 VCPU_REGS_R9 = __VCPU_REGS_R9,
153 VCPU_REGS_R10 = __VCPU_REGS_R10,
154 VCPU_REGS_R11 = __VCPU_REGS_R11,
155 VCPU_REGS_R12 = __VCPU_REGS_R12,
156 VCPU_REGS_R13 = __VCPU_REGS_R13,
157 VCPU_REGS_R14 = __VCPU_REGS_R14,
158 VCPU_REGS_R15 = __VCPU_REGS_R15,
2b3ccfa0 159#endif
5fdbf976 160 VCPU_REGS_RIP,
f8845541 161 NR_VCPU_REGS,
2b3ccfa0 162
6de4f3ad 163 VCPU_EXREG_PDPTR = NR_VCPU_REGS,
aff48baa 164 VCPU_EXREG_CR3,
6de12732 165 VCPU_EXREG_RFLAGS,
2fb92db1 166 VCPU_EXREG_SEGMENTS,
6de4f3ad
AK
167};
168
2b3ccfa0 169enum {
81609e3e 170 VCPU_SREG_ES,
2b3ccfa0 171 VCPU_SREG_CS,
81609e3e 172 VCPU_SREG_SS,
2b3ccfa0 173 VCPU_SREG_DS,
2b3ccfa0
ZX
174 VCPU_SREG_FS,
175 VCPU_SREG_GS,
2b3ccfa0
ZX
176 VCPU_SREG_TR,
177 VCPU_SREG_LDTR,
178};
179
1e9e2622
WL
180enum exit_fastpath_completion {
181 EXIT_FASTPATH_NONE,
182 EXIT_FASTPATH_SKIP_EMUL_INS,
183};
184
56e82318 185#include <asm/kvm_emulate.h>
2b3ccfa0 186
d657a98e
ZX
187#define KVM_NR_MEM_OBJS 40
188
42dbaa5a
JK
189#define KVM_NR_DB_REGS 4
190
191#define DR6_BD (1 << 13)
192#define DR6_BS (1 << 14)
cfb634fe 193#define DR6_BT (1 << 15)
6f43ed01
NA
194#define DR6_RTM (1 << 16)
195#define DR6_FIXED_1 0xfffe0ff0
196#define DR6_INIT 0xffff0ff0
197#define DR6_VOLATILE 0x0001e00f
42dbaa5a
JK
198
199#define DR7_BP_EN_MASK 0x000000ff
200#define DR7_GE (1 << 9)
201#define DR7_GD (1 << 13)
202#define DR7_FIXED_1 0x00000400
6f43ed01 203#define DR7_VOLATILE 0xffff2bff
42dbaa5a 204
c205fb7d
NA
205#define PFERR_PRESENT_BIT 0
206#define PFERR_WRITE_BIT 1
207#define PFERR_USER_BIT 2
208#define PFERR_RSVD_BIT 3
209#define PFERR_FETCH_BIT 4
be94f6b7 210#define PFERR_PK_BIT 5
14727754
TL
211#define PFERR_GUEST_FINAL_BIT 32
212#define PFERR_GUEST_PAGE_BIT 33
c205fb7d
NA
213
214#define PFERR_PRESENT_MASK (1U << PFERR_PRESENT_BIT)
215#define PFERR_WRITE_MASK (1U << PFERR_WRITE_BIT)
216#define PFERR_USER_MASK (1U << PFERR_USER_BIT)
217#define PFERR_RSVD_MASK (1U << PFERR_RSVD_BIT)
218#define PFERR_FETCH_MASK (1U << PFERR_FETCH_BIT)
be94f6b7 219#define PFERR_PK_MASK (1U << PFERR_PK_BIT)
14727754
TL
220#define PFERR_GUEST_FINAL_MASK (1ULL << PFERR_GUEST_FINAL_BIT)
221#define PFERR_GUEST_PAGE_MASK (1ULL << PFERR_GUEST_PAGE_BIT)
222
223#define PFERR_NESTED_GUEST_PAGE (PFERR_GUEST_PAGE_MASK | \
14727754
TL
224 PFERR_WRITE_MASK | \
225 PFERR_PRESENT_MASK)
c205fb7d 226
41383771
GN
227/* apic attention bits */
228#define KVM_APIC_CHECK_VAPIC 0
ae7a2a3f
MT
229/*
230 * The following bit is set with PV-EOI, unset on EOI.
231 * We detect PV-EOI changes by guest by comparing
232 * this bit with PV-EOI in guest memory.
233 * See the implementation in apic_update_pv_eoi.
234 */
235#define KVM_APIC_PV_EOI_PENDING 1
41383771 236
d84f1e07
FW
237struct kvm_kernel_irq_routing_entry;
238
d657a98e
ZX
239/*
240 * We don't want allocation failures within the mmu code, so we preallocate
241 * enough memory for a single page fault in a cache.
242 */
243struct kvm_mmu_memory_cache {
244 int nobjs;
245 void *objects[KVM_NR_MEM_OBJS];
246};
247
21ebbeda
XG
248/*
249 * the pages used as guest page table on soft mmu are tracked by
250 * kvm_memory_slot.arch.gfn_track which is 16 bits, so the role bits used
251 * by indirect shadow page can not be more than 15 bits.
252 *
47c42e6b 253 * Currently, we used 14 bits that are @level, @gpte_is_8_bytes, @quadrant, @access,
21ebbeda
XG
254 * @nxe, @cr0_wp, @smep_andnot_wp and @smap_andnot_wp.
255 */
d657a98e 256union kvm_mmu_page_role {
36d9594d 257 u32 word;
d657a98e 258 struct {
7d76b4d3 259 unsigned level:4;
47c42e6b 260 unsigned gpte_is_8_bytes:1;
7d76b4d3 261 unsigned quadrant:2;
f6e2c02b 262 unsigned direct:1;
7d76b4d3 263 unsigned access:3;
2e53d63a 264 unsigned invalid:1;
9645bb56 265 unsigned nxe:1;
3dbe1415 266 unsigned cr0_wp:1;
411c588d 267 unsigned smep_andnot_wp:1;
0be0226f 268 unsigned smap_andnot_wp:1;
ac8d57e5 269 unsigned ad_disabled:1;
1313cc2b
JM
270 unsigned guest_mode:1;
271 unsigned :6;
699023e2
PB
272
273 /*
274 * This is left at the top of the word so that
275 * kvm_memslots_for_spte_role can extract it with a
276 * simple shift. While there is room, give it a whole
277 * byte so it is also faster to load it from memory.
278 */
279 unsigned smm:8;
d657a98e
ZX
280 };
281};
282
36d9594d 283union kvm_mmu_extended_role {
a336282d
VK
284/*
285 * This structure complements kvm_mmu_page_role caching everything needed for
286 * MMU configuration. If nothing in both these structures changed, MMU
287 * re-configuration can be skipped. @valid bit is set on first usage so we don't
288 * treat all-zero structure as valid data.
289 */
36d9594d 290 u32 word;
a336282d
VK
291 struct {
292 unsigned int valid:1;
293 unsigned int execonly:1;
7dcd5755 294 unsigned int cr0_pg:1;
0699c64a 295 unsigned int cr4_pae:1;
a336282d
VK
296 unsigned int cr4_pse:1;
297 unsigned int cr4_pke:1;
298 unsigned int cr4_smap:1;
299 unsigned int cr4_smep:1;
7dcd5755 300 unsigned int cr4_la57:1;
de3ccd26 301 unsigned int maxphyaddr:6;
a336282d 302 };
36d9594d
VK
303};
304
305union kvm_mmu_role {
306 u64 as_u64;
307 struct {
308 union kvm_mmu_page_role base;
309 union kvm_mmu_extended_role ext;
310 };
311};
312
018aabb5
TY
313struct kvm_rmap_head {
314 unsigned long val;
315};
316
d657a98e
ZX
317struct kvm_mmu_page {
318 struct list_head link;
319 struct hlist_node hash_link;
1aa9b957
JS
320 struct list_head lpage_disallowed_link;
321
3ff519f2 322 bool unsync;
ca333add 323 u8 mmu_valid_gen;
4771450c 324 bool mmio_cached;
b8e8c830 325 bool lpage_disallowed; /* Can't be replaced by an equiv large page */
d657a98e
ZX
326
327 /*
328 * The following two entries are used to key the shadow page in the
329 * hash table.
330 */
d657a98e 331 union kvm_mmu_page_role role;
3ff519f2 332 gfn_t gfn;
d657a98e
ZX
333
334 u64 *spt;
335 /* hold the gfn of each spte inside spt */
336 gfn_t *gfns;
0571d366 337 int root_count; /* Currently serving as active root */
60c8aec6 338 unsigned int unsync_children;
018aabb5 339 struct kvm_rmap_head parent_ptes; /* rmap pointers to parent sptes */
0074ff63 340 DECLARE_BITMAP(unsync_child_bitmap, 512);
c2a2ac2b
XG
341
342#ifdef CONFIG_X86_32
accaefe0
XG
343 /*
344 * Used out of the mmu-lock to avoid reading spte values while an
345 * update is in progress; see the comments in __get_spte_lockless().
346 */
c2a2ac2b
XG
347 int clear_spte_count;
348#endif
349
0cbf8e43 350 /* Number of writes since the last time traversal visited this page. */
e5691a81 351 atomic_t write_flooding_count;
d657a98e
ZX
352};
353
1c08364c 354struct kvm_pio_request {
45def77e 355 unsigned long linear_rip;
1c08364c 356 unsigned long count;
1c08364c
AK
357 int in;
358 int port;
359 int size;
1c08364c
AK
360};
361
855feb67 362#define PT64_ROOT_MAX_LEVEL 5
2a7266a8 363
a0a64f50 364struct rsvd_bits_validate {
2a7266a8 365 u64 rsvd_bits_mask[2][PT64_ROOT_MAX_LEVEL];
a0a64f50
XG
366 u64 bad_mt_xwr;
367};
368
7c390d35
JS
369struct kvm_mmu_root_info {
370 gpa_t cr3;
371 hpa_t hpa;
372};
373
374#define KVM_MMU_ROOT_INFO_INVALID \
375 ((struct kvm_mmu_root_info) { .cr3 = INVALID_PAGE, .hpa = INVALID_PAGE })
376
b94742c9
JS
377#define KVM_MMU_NUM_PREV_ROOTS 3
378
d657a98e 379/*
855feb67
YZ
380 * x86 supports 4 paging modes (5-level 64-bit, 4-level 64-bit, 3-level 32-bit,
381 * and 2-level 32-bit). The kvm_mmu structure abstracts the details of the
382 * current mmu mode.
d657a98e
ZX
383 */
384struct kvm_mmu {
f43addd4 385 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long root);
5777ed34 386 unsigned long (*get_cr3)(struct kvm_vcpu *vcpu);
e4e517b4 387 u64 (*get_pdptr)(struct kvm_vcpu *vcpu, int index);
736c291c 388 int (*page_fault)(struct kvm_vcpu *vcpu, gpa_t cr2_or_gpa, u32 err,
78b2c54a 389 bool prefault);
6389ee94
AK
390 void (*inject_page_fault)(struct kvm_vcpu *vcpu,
391 struct x86_exception *fault);
736c291c
SC
392 gpa_t (*gva_to_gpa)(struct kvm_vcpu *vcpu, gpa_t gva_or_gpa,
393 u32 access, struct x86_exception *exception);
54987b7a
PB
394 gpa_t (*translate_gpa)(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
395 struct x86_exception *exception);
e8bc217a 396 int (*sync_page)(struct kvm_vcpu *vcpu,
a4a8e6f7 397 struct kvm_mmu_page *sp);
7eb77e9f 398 void (*invlpg)(struct kvm_vcpu *vcpu, gva_t gva, hpa_t root_hpa);
0f53b5b1 399 void (*update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
7c562522 400 u64 *spte, const void *pte);
d657a98e 401 hpa_t root_hpa;
ad7dc69a 402 gpa_t root_cr3;
36d9594d 403 union kvm_mmu_role mmu_role;
ae1e2d10
PB
404 u8 root_level;
405 u8 shadow_root_level;
406 u8 ept_ad;
c5a78f2b 407 bool direct_map;
b94742c9 408 struct kvm_mmu_root_info prev_roots[KVM_MMU_NUM_PREV_ROOTS];
d657a98e 409
97d64b78
AK
410 /*
411 * Bitmap; bit set = permission fault
412 * Byte index: page fault error code [4:1]
413 * Bit index: pte permissions in ACC_* format
414 */
415 u8 permissions[16];
416
2d344105
HH
417 /*
418 * The pkru_mask indicates if protection key checks are needed. It
419 * consists of 16 domains indexed by page fault error code bits [4:1],
420 * with PFEC.RSVD replaced by ACC_USER_MASK from the page tables.
421 * Each domain has 2 bits which are ANDed with AD and WD from PKRU.
422 */
423 u32 pkru_mask;
424
d657a98e 425 u64 *pae_root;
81407ca5 426 u64 *lm_root;
c258b62b
XG
427
428 /*
429 * check zero bits on shadow page table entries, these
430 * bits include not only hardware reserved bits but also
431 * the bits spte never used.
432 */
433 struct rsvd_bits_validate shadow_zero_check;
434
a0a64f50 435 struct rsvd_bits_validate guest_rsvd_check;
ff03a073 436
6bb69c9b
PB
437 /* Can have large pages at levels 2..last_nonleaf_level-1. */
438 u8 last_nonleaf_level;
6fd01b71 439
2d48a985
JR
440 bool nx;
441
ff03a073 442 u64 pdptrs[4]; /* pae */
d657a98e
ZX
443};
444
a49b9635
LT
445struct kvm_tlb_range {
446 u64 start_gfn;
447 u64 pages;
448};
449
f5132b01
GN
450enum pmc_type {
451 KVM_PMC_GP = 0,
452 KVM_PMC_FIXED,
453};
454
455struct kvm_pmc {
456 enum pmc_type type;
457 u8 idx;
458 u64 counter;
459 u64 eventsel;
460 struct perf_event *perf_event;
461 struct kvm_vcpu *vcpu;
a6da0d77
LX
462 /*
463 * eventsel value for general purpose counters,
464 * ctrl value for fixed counters.
465 */
466 u64 current_config;
f5132b01
GN
467};
468
469struct kvm_pmu {
470 unsigned nr_arch_gp_counters;
471 unsigned nr_arch_fixed_counters;
472 unsigned available_event_types;
473 u64 fixed_ctr_ctrl;
474 u64 global_ctrl;
475 u64 global_status;
476 u64 global_ovf_ctrl;
477 u64 counter_bitmask[2];
478 u64 global_ctrl_mask;
c715eb9f 479 u64 global_ovf_ctrl_mask;
103af0a9 480 u64 reserved_bits;
f5132b01 481 u8 version;
15c7ad51
RR
482 struct kvm_pmc gp_counters[INTEL_PMC_MAX_GENERIC];
483 struct kvm_pmc fixed_counters[INTEL_PMC_MAX_FIXED];
f5132b01 484 struct irq_work irq_work;
4be94672 485 DECLARE_BITMAP(reprogram_pmi, X86_PMC_IDX_MAX);
b35e5548
LX
486 DECLARE_BITMAP(all_valid_pmc_idx, X86_PMC_IDX_MAX);
487 DECLARE_BITMAP(pmc_in_use, X86_PMC_IDX_MAX);
488
489 /*
490 * The gate to release perf_events not marked in
491 * pmc_in_use only once in a vcpu time slice.
492 */
493 bool need_cleanup;
494
495 /*
496 * The total number of programmed perf_events and it helps to avoid
497 * redundant check before cleanup if guest don't use vPMU at all.
498 */
499 u8 event_count;
f5132b01
GN
500};
501
25462f7f
WH
502struct kvm_pmu_ops;
503
360b948d
PB
504enum {
505 KVM_DEBUGREG_BP_ENABLED = 1,
c77fb5fe 506 KVM_DEBUGREG_WONT_EXIT = 2,
ae561ede 507 KVM_DEBUGREG_RELOAD = 4,
360b948d
PB
508};
509
86fd5270
XG
510struct kvm_mtrr_range {
511 u64 base;
512 u64 mask;
19efffa2 513 struct list_head node;
86fd5270
XG
514};
515
70109e7d 516struct kvm_mtrr {
86fd5270 517 struct kvm_mtrr_range var_ranges[KVM_NR_VAR_MTRR];
70109e7d 518 mtrr_type fixed_ranges[KVM_NR_FIXED_MTRR_REGION];
10fac2dc 519 u64 deftype;
19efffa2
XG
520
521 struct list_head head;
70109e7d
XG
522};
523
1f4b34f8
AS
524/* Hyper-V SynIC timer */
525struct kvm_vcpu_hv_stimer {
526 struct hrtimer timer;
527 int index;
6a058a1e 528 union hv_stimer_config config;
1f4b34f8
AS
529 u64 count;
530 u64 exp_time;
531 struct hv_message msg;
532 bool msg_pending;
533};
534
5c919412
AS
535/* Hyper-V synthetic interrupt controller (SynIC)*/
536struct kvm_vcpu_hv_synic {
537 u64 version;
538 u64 control;
539 u64 msg_page;
540 u64 evt_page;
541 atomic64_t sint[HV_SYNIC_SINT_COUNT];
542 atomic_t sint_to_gsi[HV_SYNIC_SINT_COUNT];
543 DECLARE_BITMAP(auto_eoi_bitmap, 256);
544 DECLARE_BITMAP(vec_bitmap, 256);
545 bool active;
efc479e6 546 bool dont_zero_synic_pages;
5c919412
AS
547};
548
e83d5887
AS
549/* Hyper-V per vcpu emulation context */
550struct kvm_vcpu_hv {
d3457c87 551 u32 vp_index;
e83d5887 552 u64 hv_vapic;
9eec50b8 553 s64 runtime_offset;
5c919412 554 struct kvm_vcpu_hv_synic synic;
db397571 555 struct kvm_hyperv_exit exit;
1f4b34f8
AS
556 struct kvm_vcpu_hv_stimer stimer[HV_SYNIC_STIMER_COUNT];
557 DECLARE_BITMAP(stimer_pending_bitmap, HV_SYNIC_STIMER_COUNT);
e6b6c483 558 cpumask_t tlb_flush;
e83d5887
AS
559};
560
ad312c7c 561struct kvm_vcpu_arch {
5fdbf976
MT
562 /*
563 * rip and regs accesses must go through
564 * kvm_{register,rip}_{read,write} functions.
565 */
566 unsigned long regs[NR_VCPU_REGS];
567 u32 regs_avail;
568 u32 regs_dirty;
34c16eec
ZX
569
570 unsigned long cr0;
e8467fda 571 unsigned long cr0_guest_owned_bits;
34c16eec
ZX
572 unsigned long cr2;
573 unsigned long cr3;
574 unsigned long cr4;
fc78f519 575 unsigned long cr4_guest_owned_bits;
34c16eec 576 unsigned long cr8;
b9dd21e1 577 u32 pkru;
1371d904 578 u32 hflags;
f6801dff 579 u64 efer;
34c16eec
ZX
580 u64 apic_base;
581 struct kvm_lapic *apic; /* kernel irqchip context */
d62caabb 582 bool apicv_active;
e40ff1d6 583 bool load_eoi_exitmap_pending;
6308630b 584 DECLARE_BITMAP(ioapic_handled_vectors, 256);
41383771 585 unsigned long apic_attention;
e1035715 586 int32_t apic_arb_prio;
34c16eec 587 int mp_state;
34c16eec 588 u64 ia32_misc_enable_msr;
64d60670 589 u64 smbase;
52797bf9 590 u64 smi_count;
b209749f 591 bool tpr_access_reporting;
7204160e 592 bool xsaves_enabled;
20300099 593 u64 ia32_xss;
518e7b94 594 u64 microcode_version;
0cf9135b 595 u64 arch_capabilities;
34c16eec 596
14dfe855
JR
597 /*
598 * Paging state of the vcpu
599 *
600 * If the vcpu runs in guest mode with two level paging this still saves
601 * the paging mode of the l1 guest. This context is always used to
602 * handle faults.
603 */
44dd3ffa
VK
604 struct kvm_mmu *mmu;
605
606 /* Non-nested MMU for L1 */
607 struct kvm_mmu root_mmu;
8df25a32 608
14c07ad8
VK
609 /* L1 MMU when running nested */
610 struct kvm_mmu guest_mmu;
611
6539e738
JR
612 /*
613 * Paging state of an L2 guest (used for nested npt)
614 *
615 * This context will save all necessary information to walk page tables
311497e0 616 * of an L2 guest. This context is only initialized for page table
6539e738
JR
617 * walking and not for faulting since we never handle l2 page faults on
618 * the host.
619 */
620 struct kvm_mmu nested_mmu;
621
14dfe855
JR
622 /*
623 * Pointer to the mmu context currently used for
624 * gva_to_gpa translations.
625 */
626 struct kvm_mmu *walk_mmu;
627
53c07b18 628 struct kvm_mmu_memory_cache mmu_pte_list_desc_cache;
34c16eec
ZX
629 struct kvm_mmu_memory_cache mmu_page_cache;
630 struct kvm_mmu_memory_cache mmu_page_header_cache;
631
f775b13e
RR
632 /*
633 * QEMU userspace and the guest each have their own FPU state.
ec269475
PB
634 * In vcpu_run, we switch between the user and guest FPU contexts.
635 * While running a VCPU, the VCPU thread will have the guest FPU
636 * context.
f775b13e
RR
637 *
638 * Note that while the PKRU state lives inside the fpu registers,
639 * it is switched out separately at VMENTER and VMEXIT time. The
640 * "guest_fpu" state here contains the guest FPU context, with the
641 * host PRKU bits.
642 */
d9a710e5 643 struct fpu *user_fpu;
b666a4b6 644 struct fpu *guest_fpu;
f775b13e 645
2acf923e 646 u64 xcr0;
d7876f1b 647 u64 guest_supported_xcr0;
4344ee98 648 u32 guest_xstate_size;
34c16eec 649
34c16eec
ZX
650 struct kvm_pio_request pio;
651 void *pio_data;
652
66fd3f7f
GN
653 u8 event_exit_inst_len;
654
298101da
AK
655 struct kvm_queued_exception {
656 bool pending;
664f8e26 657 bool injected;
298101da
AK
658 bool has_error_code;
659 u8 nr;
660 u32 error_code;
c851436a
JM
661 unsigned long payload;
662 bool has_payload;
adfe20fb 663 u8 nested_apf;
298101da
AK
664 } exception;
665
937a7eae 666 struct kvm_queued_interrupt {
04140b41 667 bool injected;
66fd3f7f 668 bool soft;
937a7eae
AK
669 u8 nr;
670 } interrupt;
671
34c16eec
ZX
672 int halt_request; /* real mode on Intel only */
673
674 int cpuid_nent;
07716717 675 struct kvm_cpuid_entry2 cpuid_entries[KVM_MAX_CPUID_ENTRIES];
5a4f55cd
EK
676
677 int maxphyaddr;
678
34c16eec
ZX
679 /* emulate context */
680
681 struct x86_emulate_ctxt emulate_ctxt;
7ae441ea
GN
682 bool emulate_regs_need_sync_to_vcpu;
683 bool emulate_regs_need_sync_from_vcpu;
716d51ab 684 int (*complete_userspace_io)(struct kvm_vcpu *vcpu);
18068523
GOC
685
686 gpa_t time;
50d0a0f9 687 struct pvclock_vcpu_time_info hv_clock;
e48672fa 688 unsigned int hw_tsc_khz;
0b79459b
AH
689 struct gfn_to_hva_cache pv_time;
690 bool pv_time_enabled;
51d59c6b
MT
691 /* set guest stopped flag in pvclock flags field */
692 bool pvclock_set_guest_stopped_request;
c9aaa895
GC
693
694 struct {
a6bd811f 695 u8 preempted;
c9aaa895
GC
696 u64 msr_val;
697 u64 last_steal;
91724814 698 struct gfn_to_pfn_cache cache;
c9aaa895
GC
699 } st;
700
a545ab6a 701 u64 tsc_offset;
1d5f066e 702 u64 last_guest_tsc;
6f526ec5 703 u64 last_host_tsc;
0dd6a6ed 704 u64 tsc_offset_adjustment;
e26101b1
ZA
705 u64 this_tsc_nsec;
706 u64 this_tsc_write;
0d3da0d2 707 u64 this_tsc_generation;
c285545f 708 bool tsc_catchup;
cc578287
ZA
709 bool tsc_always_catchup;
710 s8 virtual_tsc_shift;
711 u32 virtual_tsc_mult;
712 u32 virtual_tsc_khz;
ba904635 713 s64 ia32_tsc_adjust_msr;
73f624f4 714 u64 msr_ia32_power_ctl;
ad721883 715 u64 tsc_scaling_ratio;
3419ffc8 716
7460fb4a
AK
717 atomic_t nmi_queued; /* unprocessed asynchronous NMIs */
718 unsigned nmi_pending; /* NMI queued after currently running handler */
719 bool nmi_injected; /* Trying to inject an NMI this entry */
f077825a 720 bool smi_pending; /* SMI queued after currently running handler */
9ba075a6 721
70109e7d 722 struct kvm_mtrr mtrr_state;
7cb060a9 723 u64 pat;
42dbaa5a 724
360b948d 725 unsigned switch_db_regs;
42dbaa5a
JK
726 unsigned long db[KVM_NR_DB_REGS];
727 unsigned long dr6;
728 unsigned long dr7;
729 unsigned long eff_db[KVM_NR_DB_REGS];
c8639010 730 unsigned long guest_debug_dr7;
db2336a8
KH
731 u64 msr_platform_info;
732 u64 msr_misc_features_enables;
890ca9ae
HY
733
734 u64 mcg_cap;
735 u64 mcg_status;
736 u64 mcg_ctl;
c45dcc71 737 u64 mcg_ext_ctl;
890ca9ae 738 u64 *mce_banks;
94fe45da 739
bebb106a
XG
740 /* Cache MMIO info */
741 u64 mmio_gva;
871bd034 742 unsigned mmio_access;
bebb106a 743 gfn_t mmio_gfn;
56f17dd3 744 u64 mmio_gen;
bebb106a 745
f5132b01
GN
746 struct kvm_pmu pmu;
747
94fe45da 748 /* used for guest single stepping over the given code position */
94fe45da 749 unsigned long singlestep_rip;
f92653ee 750
e83d5887 751 struct kvm_vcpu_hv hyperv;
f5f48ee1
SY
752
753 cpumask_var_t wbinvd_dirty_mask;
af585b92 754
1cb3f3ae
XG
755 unsigned long last_retry_eip;
756 unsigned long last_retry_addr;
757
af585b92
GN
758 struct {
759 bool halted;
760 gfn_t gfns[roundup_pow_of_two(ASYNC_PF_PER_VCPU)];
344d9588
GN
761 struct gfn_to_hva_cache data;
762 u64 msr_val;
7c90705b 763 u32 id;
6adba527 764 bool send_user_only;
1261bfa3 765 u32 host_apf_reason;
adfe20fb 766 unsigned long nested_apf_token;
52a5c155 767 bool delivery_as_pf_vmexit;
af585b92 768 } apf;
2b036c6b
BO
769
770 /* OSVW MSRs (AMD only) */
771 struct {
772 u64 length;
773 u64 status;
774 } osvw;
ae7a2a3f
MT
775
776 struct {
777 u64 msr_val;
778 struct gfn_to_hva_cache data;
779 } pv_eoi;
93c05d3e 780
2d5ba19b
MT
781 u64 msr_kvm_poll_control;
782
93c05d3e
XG
783 /*
784 * Indicate whether the access faults on its page table in guest
785 * which is set when fix page fault and used to detect unhandeable
786 * instruction.
787 */
788 bool write_fault_to_shadow_pgtable;
25d92081
YZ
789
790 /* set at EPT violation at this point */
791 unsigned long exit_qualification;
6aef266c
SV
792
793 /* pv related host specific info */
794 struct {
795 bool pv_unhalted;
796 } pv;
7543a635
SR
797
798 int pending_ioapic_eoi;
1c1a9ce9 799 int pending_external_vector;
0f89b207 800
618232e2 801 /* GPA available */
0f89b207 802 bool gpa_available;
618232e2 803 gpa_t gpa_val;
de63ad4c
LM
804
805 /* be preempted when it's in kernel-mode(cpl=0) */
806 bool preempted_in_kernel;
c595ceee
PB
807
808 /* Flush the L1 Data cache for L1TF mitigation on VMENTER */
809 bool l1tf_flush_l1d;
191c8137
BP
810
811 /* AMD MSRC001_0015 Hardware Configuration */
812 u64 msr_hwcr;
34c16eec
ZX
813};
814
db3fe4eb 815struct kvm_lpage_info {
92f94f1e 816 int disallow_lpage;
db3fe4eb
TY
817};
818
819struct kvm_arch_memory_slot {
018aabb5 820 struct kvm_rmap_head *rmap[KVM_NR_PAGE_SIZES];
db3fe4eb 821 struct kvm_lpage_info *lpage_info[KVM_NR_PAGE_SIZES - 1];
21ebbeda 822 unsigned short *gfn_track[KVM_PAGE_TRACK_MAX];
db3fe4eb
TY
823};
824
3548a259
RK
825/*
826 * We use as the mode the number of bits allocated in the LDR for the
827 * logical processor ID. It happens that these are all powers of two.
828 * This makes it is very easy to detect cases where the APICs are
829 * configured for multiple modes; in that case, we cannot use the map and
830 * hence cannot use kvm_irq_delivery_to_apic_fast either.
831 */
832#define KVM_APIC_MODE_XAPIC_CLUSTER 4
833#define KVM_APIC_MODE_XAPIC_FLAT 8
834#define KVM_APIC_MODE_X2APIC 16
835
1e08ec4a
GN
836struct kvm_apic_map {
837 struct rcu_head rcu;
3548a259 838 u8 mode;
0ca52e7b 839 u32 max_apic_id;
e45115b6
RK
840 union {
841 struct kvm_lapic *xapic_flat_map[8];
842 struct kvm_lapic *xapic_cluster_map[16][4];
843 };
0ca52e7b 844 struct kvm_lapic *phys_map[];
1e08ec4a
GN
845};
846
e83d5887
AS
847/* Hyper-V emulation context */
848struct kvm_hv {
3f5ad8be 849 struct mutex hv_lock;
e83d5887
AS
850 u64 hv_guest_os_id;
851 u64 hv_hypercall;
852 u64 hv_tsc_page;
e7d9513b
AS
853
854 /* Hyper-v based guest crash (NT kernel bugcheck) parameters */
855 u64 hv_crash_param[HV_X64_MSR_CRASH_PARAMS];
856 u64 hv_crash_ctl;
095cf55d
PB
857
858 HV_REFERENCE_TSC_PAGE tsc_ref;
faeb7833
RK
859
860 struct idr conn_to_evt;
a2e164e7
VK
861
862 u64 hv_reenlightenment_control;
863 u64 hv_tsc_emulation_control;
864 u64 hv_tsc_emulation_status;
87ee613d
VK
865
866 /* How many vCPUs have VP index != vCPU index */
867 atomic_t num_mismatched_vp_indexes;
6f6a657c
VK
868
869 struct hv_partition_assist_pg *hv_pa_pg;
e83d5887
AS
870};
871
49776faf
RK
872enum kvm_irqchip_mode {
873 KVM_IRQCHIP_NONE,
874 KVM_IRQCHIP_KERNEL, /* created with KVM_CREATE_IRQCHIP */
875 KVM_IRQCHIP_SPLIT, /* created with KVM_CAP_SPLIT_IRQCHIP */
876};
877
4e19c36f 878#define APICV_INHIBIT_REASON_DISABLE 0
f4fdc0a2 879#define APICV_INHIBIT_REASON_HYPERV 1
4e19c36f 880
fef9cce0 881struct kvm_arch {
bc8a3d89
BG
882 unsigned long n_used_mmu_pages;
883 unsigned long n_requested_mmu_pages;
884 unsigned long n_max_mmu_pages;
332b207d 885 unsigned int indirect_shadow_pages;
ca333add 886 u8 mmu_valid_gen;
f05e70ac
ZX
887 struct hlist_head mmu_page_hash[KVM_NUM_MMU_PAGES];
888 /*
889 * Hash table of struct kvm_mmu_page.
890 */
891 struct list_head active_mmu_pages;
31741eb1 892 struct list_head zapped_obsolete_pages;
1aa9b957 893 struct list_head lpage_disallowed_mmu_pages;
13d268ca 894 struct kvm_page_track_notifier_node mmu_sp_tracker;
0eb05bf2 895 struct kvm_page_track_notifier_head track_notifier_head;
365c8868 896
4d5c5d0f 897 struct list_head assigned_dev_head;
19de40a8 898 struct iommu_domain *iommu_domain;
d96eb2c6 899 bool iommu_noncoherent;
e0f0bbc5
AW
900#define __KVM_HAVE_ARCH_NONCOHERENT_DMA
901 atomic_t noncoherent_dma_count;
5544eb9b
PB
902#define __KVM_HAVE_ARCH_ASSIGNED_DEVICE
903 atomic_t assigned_device_count;
d7deeeb0
ZX
904 struct kvm_pic *vpic;
905 struct kvm_ioapic *vioapic;
7837699f 906 struct kvm_pit *vpit;
42720138 907 atomic_t vapics_in_nmi_mode;
1e08ec4a
GN
908 struct mutex apic_map_lock;
909 struct kvm_apic_map *apic_map;
bfc6d222 910
c24ae0dc 911 bool apic_access_page_done;
4e19c36f 912 unsigned long apicv_inhibit_reasons;
18068523
GOC
913
914 gpa_t wall_clock;
b7ebfb05 915
4d5422ce 916 bool mwait_in_guest;
caa057a2 917 bool hlt_in_guest;
b31c114b 918 bool pause_in_guest;
b5170063 919 bool cstate_in_guest;
4d5422ce 920
5550af4d 921 unsigned long irq_sources_bitmap;
afbcf7ab 922 s64 kvmclock_offset;
038f8c11 923 raw_spinlock_t tsc_write_lock;
f38e098f 924 u64 last_tsc_nsec;
f38e098f 925 u64 last_tsc_write;
5d3cb0f6 926 u32 last_tsc_khz;
e26101b1
ZA
927 u64 cur_tsc_nsec;
928 u64 cur_tsc_write;
929 u64 cur_tsc_offset;
0d3da0d2 930 u64 cur_tsc_generation;
b48aa97e 931 int nr_vcpus_matched_tsc;
ffde22ac 932
d828199e
MT
933 spinlock_t pvclock_gtod_sync_lock;
934 bool use_master_clock;
935 u64 master_kernel_ns;
a5a1d1c2 936 u64 master_cycle_now;
7e44e449 937 struct delayed_work kvmclock_update_work;
332967a3 938 struct delayed_work kvmclock_sync_work;
d828199e 939
ffde22ac 940 struct kvm_xen_hvm_config xen_hvm_config;
55cd8e5a 941
6ef768fa
PB
942 /* reads protected by irq_srcu, writes by irq_lock */
943 struct hlist_head mask_notifier_list;
944
e83d5887 945 struct kvm_hv hyperv;
b034cf01
XG
946
947 #ifdef CONFIG_KVM_MMU_AUDIT
948 int audit_point;
949 #endif
54750f2c 950
a826faf1 951 bool backwards_tsc_observed;
54750f2c 952 bool boot_vcpu_runs_old_kvmclock;
d71ba788 953 u32 bsp_vcpu_id;
90de4a18
NA
954
955 u64 disabled_quirks;
49df6397 956
49776faf 957 enum kvm_irqchip_mode irqchip_mode;
b053b2ae 958 u8 nr_reserved_ioapic_pins;
52004014
FW
959
960 bool disabled_lapic_found;
44a95dae 961
37131313 962 bool x2apic_format;
c519265f 963 bool x2apic_broadcast_quirk_disabled;
6fbbde9a
DS
964
965 bool guest_can_read_msr_platform_info;
59073aaf 966 bool exception_payload_enabled;
66bb8a06
EH
967
968 struct kvm_pmu_event_filter *pmu_event_filter;
1aa9b957 969 struct task_struct *nx_lpage_recovery_thread;
d69fb81f
ZX
970};
971
0711456c 972struct kvm_vm_stat {
8a7e75d4
SJS
973 ulong mmu_shadow_zapped;
974 ulong mmu_pte_write;
975 ulong mmu_pte_updated;
976 ulong mmu_pde_zapped;
977 ulong mmu_flooded;
978 ulong mmu_recycled;
979 ulong mmu_cache_miss;
980 ulong mmu_unsync;
981 ulong remote_tlb_flush;
982 ulong lpages;
b8e8c830 983 ulong nx_lpage_splits;
f3414bc7 984 ulong max_mmu_page_hash_collisions;
0711456c
ZX
985};
986
77b4c255 987struct kvm_vcpu_stat {
8a7e75d4
SJS
988 u64 pf_fixed;
989 u64 pf_guest;
990 u64 tlb_flush;
991 u64 invlpg;
992
993 u64 exits;
994 u64 io_exits;
995 u64 mmio_exits;
996 u64 signal_exits;
997 u64 irq_window_exits;
998 u64 nmi_window_exits;
c595ceee 999 u64 l1d_flush;
8a7e75d4
SJS
1000 u64 halt_exits;
1001 u64 halt_successful_poll;
1002 u64 halt_attempted_poll;
1003 u64 halt_poll_invalid;
1004 u64 halt_wakeup;
1005 u64 request_irq_exits;
1006 u64 irq_exits;
1007 u64 host_state_reload;
8a7e75d4
SJS
1008 u64 fpu_reload;
1009 u64 insn_emulation;
1010 u64 insn_emulation_fail;
1011 u64 hypercalls;
1012 u64 irq_injections;
1013 u64 nmi_injections;
0f1e261e 1014 u64 req_event;
77b4c255 1015};
ad312c7c 1016
8a76d7f2
JR
1017struct x86_instruction_info;
1018
8fe8ab46
WA
1019struct msr_data {
1020 bool host_initiated;
1021 u32 index;
1022 u64 data;
1023};
1024
cb5281a5
PB
1025struct kvm_lapic_irq {
1026 u32 vector;
b7cb2231
PB
1027 u16 delivery_mode;
1028 u16 dest_mode;
1029 bool level;
1030 u16 trig_mode;
cb5281a5
PB
1031 u32 shorthand;
1032 u32 dest_id;
93bbf0b8 1033 bool msi_redir_hint;
cb5281a5
PB
1034};
1035
c96001c5
PX
1036static inline u16 kvm_lapic_irq_dest_mode(bool dest_mode_logical)
1037{
1038 return dest_mode_logical ? APIC_DEST_LOGICAL : APIC_DEST_PHYSICAL;
1039}
1040
ea4a5ff8
ZX
1041struct kvm_x86_ops {
1042 int (*cpu_has_kvm_support)(void); /* __init */
1043 int (*disabled_by_bios)(void); /* __init */
13a34e06
RK
1044 int (*hardware_enable)(void);
1045 void (*hardware_disable)(void);
f257d6dc 1046 int (*check_processor_compatibility)(void);/* __init */
ea4a5ff8
ZX
1047 int (*hardware_setup)(void); /* __init */
1048 void (*hardware_unsetup)(void); /* __exit */
774ead3a 1049 bool (*cpu_has_accelerated_tpr)(void);
bc226f07 1050 bool (*has_emulated_msr)(int index);
0e851880 1051 void (*cpuid_update)(struct kvm_vcpu *vcpu);
ea4a5ff8 1052
434a1e94
SC
1053 struct kvm *(*vm_alloc)(void);
1054 void (*vm_free)(struct kvm *);
03543133
SS
1055 int (*vm_init)(struct kvm *kvm);
1056 void (*vm_destroy)(struct kvm *kvm);
1057
ea4a5ff8 1058 /* Create, but do not attach this VCPU */
987b2594 1059 int (*vcpu_create)(struct kvm_vcpu *vcpu);
ea4a5ff8 1060 void (*vcpu_free)(struct kvm_vcpu *vcpu);
d28bc9dd 1061 void (*vcpu_reset)(struct kvm_vcpu *vcpu, bool init_event);
ea4a5ff8
ZX
1062
1063 void (*prepare_guest_switch)(struct kvm_vcpu *vcpu);
1064 void (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
1065 void (*vcpu_put)(struct kvm_vcpu *vcpu);
ea4a5ff8 1066
a96036b8 1067 void (*update_bp_intercept)(struct kvm_vcpu *vcpu);
609e36d3 1068 int (*get_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 1069 int (*set_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
ea4a5ff8
ZX
1070 u64 (*get_segment_base)(struct kvm_vcpu *vcpu, int seg);
1071 void (*get_segment)(struct kvm_vcpu *vcpu,
1072 struct kvm_segment *var, int seg);
2e4d2653 1073 int (*get_cpl)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
1074 void (*set_segment)(struct kvm_vcpu *vcpu,
1075 struct kvm_segment *var, int seg);
1076 void (*get_cs_db_l_bits)(struct kvm_vcpu *vcpu, int *db, int *l);
e8467fda 1077 void (*decache_cr0_guest_bits)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
1078 void (*decache_cr4_guest_bits)(struct kvm_vcpu *vcpu);
1079 void (*set_cr0)(struct kvm_vcpu *vcpu, unsigned long cr0);
1080 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
5e1746d6 1081 int (*set_cr4)(struct kvm_vcpu *vcpu, unsigned long cr4);
ea4a5ff8 1082 void (*set_efer)(struct kvm_vcpu *vcpu, u64 efer);
89a27f4d
GN
1083 void (*get_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
1084 void (*set_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
1085 void (*get_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
1086 void (*set_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
73aaf249
JK
1087 u64 (*get_dr6)(struct kvm_vcpu *vcpu);
1088 void (*set_dr6)(struct kvm_vcpu *vcpu, unsigned long value);
c77fb5fe 1089 void (*sync_dirty_debug_regs)(struct kvm_vcpu *vcpu);
020df079 1090 void (*set_dr7)(struct kvm_vcpu *vcpu, unsigned long value);
5fdbf976 1091 void (*cache_reg)(struct kvm_vcpu *vcpu, enum kvm_reg reg);
ea4a5ff8
ZX
1092 unsigned long (*get_rflags)(struct kvm_vcpu *vcpu);
1093 void (*set_rflags)(struct kvm_vcpu *vcpu, unsigned long rflags);
1094
c2ba05cc 1095 void (*tlb_flush)(struct kvm_vcpu *vcpu, bool invalidate_gpa);
b08660e5 1096 int (*tlb_remote_flush)(struct kvm *kvm);
a49b9635
LT
1097 int (*tlb_remote_flush_with_range)(struct kvm *kvm,
1098 struct kvm_tlb_range *range);
ea4a5ff8 1099
faff8758
JS
1100 /*
1101 * Flush any TLB entries associated with the given GVA.
1102 * Does not need to flush GPA->HPA mappings.
1103 * Can potentially get non-canonical addresses through INVLPGs, which
1104 * the implementation may choose to ignore if appropriate.
1105 */
1106 void (*tlb_flush_gva)(struct kvm_vcpu *vcpu, gva_t addr);
ea4a5ff8 1107
851ba692 1108 void (*run)(struct kvm_vcpu *vcpu);
1e9e2622
WL
1109 int (*handle_exit)(struct kvm_vcpu *vcpu,
1110 enum exit_fastpath_completion exit_fastpath);
f8ea7c60 1111 int (*skip_emulated_instruction)(struct kvm_vcpu *vcpu);
2809f5d2 1112 void (*set_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
37ccdcbe 1113 u32 (*get_interrupt_shadow)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
1114 void (*patch_hypercall)(struct kvm_vcpu *vcpu,
1115 unsigned char *hypercall_addr);
66fd3f7f 1116 void (*set_irq)(struct kvm_vcpu *vcpu);
95ba8273 1117 void (*set_nmi)(struct kvm_vcpu *vcpu);
cfcd20e5 1118 void (*queue_exception)(struct kvm_vcpu *vcpu);
b463a6f7 1119 void (*cancel_injection)(struct kvm_vcpu *vcpu);
78646121 1120 int (*interrupt_allowed)(struct kvm_vcpu *vcpu);
95ba8273 1121 int (*nmi_allowed)(struct kvm_vcpu *vcpu);
3cfc3092
JK
1122 bool (*get_nmi_mask)(struct kvm_vcpu *vcpu);
1123 void (*set_nmi_mask)(struct kvm_vcpu *vcpu, bool masked);
c9a7953f
JK
1124 void (*enable_nmi_window)(struct kvm_vcpu *vcpu);
1125 void (*enable_irq_window)(struct kvm_vcpu *vcpu);
95ba8273 1126 void (*update_cr8_intercept)(struct kvm_vcpu *vcpu, int tpr, int irr);
ef8efd7a 1127 bool (*check_apicv_inhibit_reasons)(ulong bit);
2de9d0cc 1128 void (*pre_update_apicv_exec_ctrl)(struct kvm *kvm, bool activate);
d62caabb 1129 void (*refresh_apicv_exec_ctrl)(struct kvm_vcpu *vcpu);
c7c9c56c 1130 void (*hwapic_irr_update)(struct kvm_vcpu *vcpu, int max_irr);
67c9dddc 1131 void (*hwapic_isr_update)(struct kvm_vcpu *vcpu, int isr);
e6c67d8c 1132 bool (*guest_apic_has_interrupt)(struct kvm_vcpu *vcpu);
6308630b 1133 void (*load_eoi_exitmap)(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap);
8d860bbe 1134 void (*set_virtual_apic_mode)(struct kvm_vcpu *vcpu);
4256f43f 1135 void (*set_apic_access_page_addr)(struct kvm_vcpu *vcpu, hpa_t hpa);
a20ed54d 1136 void (*deliver_posted_interrupt)(struct kvm_vcpu *vcpu, int vector);
76dfafd5 1137 int (*sync_pir_to_irr)(struct kvm_vcpu *vcpu);
ea4a5ff8 1138 int (*set_tss_addr)(struct kvm *kvm, unsigned int addr);
2ac52ab8 1139 int (*set_identity_map_addr)(struct kvm *kvm, u64 ident_addr);
855feb67 1140 int (*get_tdp_level)(struct kvm_vcpu *vcpu);
4b12f0de 1141 u64 (*get_mt_mask)(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio);
17cc3935 1142 int (*get_lpage_level)(void);
4e47c7a6 1143 bool (*rdtscp_supported)(void);
ad756a16 1144 bool (*invpcid_supported)(void);
344f414f 1145
1c97f0a0
JR
1146 void (*set_tdp_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
1147
d4330ef2
JR
1148 void (*set_supported_cpuid)(u32 func, struct kvm_cpuid_entry2 *entry);
1149
f5f48ee1
SY
1150 bool (*has_wbinvd_exit)(void);
1151
e79f245d 1152 u64 (*read_l1_tsc_offset)(struct kvm_vcpu *vcpu);
326e7425
LS
1153 /* Returns actual tsc_offset set in active VMCS */
1154 u64 (*write_l1_tsc_offset)(struct kvm_vcpu *vcpu, u64 offset);
99e3e30a 1155
586f9607 1156 void (*get_exit_info)(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2);
8a76d7f2
JR
1157
1158 int (*check_intercept)(struct kvm_vcpu *vcpu,
1159 struct x86_instruction_info *info,
1160 enum x86_intercept_stage stage);
1e9e2622
WL
1161 void (*handle_exit_irqoff)(struct kvm_vcpu *vcpu,
1162 enum exit_fastpath_completion *exit_fastpath);
da8999d3 1163 bool (*mpx_supported)(void);
55412b2e 1164 bool (*xsaves_supported)(void);
66336cab 1165 bool (*umip_emulated)(void);
86f5201d 1166 bool (*pt_supported)(void);
a47970ed 1167 bool (*pku_supported)(void);
b6b8a145
JK
1168
1169 int (*check_nested_events)(struct kvm_vcpu *vcpu, bool external_intr);
d264ee0c 1170 void (*request_immediate_exit)(struct kvm_vcpu *vcpu);
ae97a3b8
RK
1171
1172 void (*sched_in)(struct kvm_vcpu *kvm, int cpu);
88178fd4
KH
1173
1174 /*
1175 * Arch-specific dirty logging hooks. These hooks are only supposed to
1176 * be valid if the specific arch has hardware-accelerated dirty logging
1177 * mechanism. Currently only for PML on VMX.
1178 *
1179 * - slot_enable_log_dirty:
1180 * called when enabling log dirty mode for the slot.
1181 * - slot_disable_log_dirty:
1182 * called when disabling log dirty mode for the slot.
1183 * also called when slot is created with log dirty disabled.
1184 * - flush_log_dirty:
1185 * called before reporting dirty_bitmap to userspace.
1186 * - enable_log_dirty_pt_masked:
1187 * called when reenabling log dirty for the GFNs in the mask after
1188 * corresponding bits are cleared in slot->dirty_bitmap.
1189 */
1190 void (*slot_enable_log_dirty)(struct kvm *kvm,
1191 struct kvm_memory_slot *slot);
1192 void (*slot_disable_log_dirty)(struct kvm *kvm,
1193 struct kvm_memory_slot *slot);
1194 void (*flush_log_dirty)(struct kvm *kvm);
1195 void (*enable_log_dirty_pt_masked)(struct kvm *kvm,
1196 struct kvm_memory_slot *slot,
1197 gfn_t offset, unsigned long mask);
bab4165e
BD
1198 int (*write_log_dirty)(struct kvm_vcpu *vcpu);
1199
25462f7f
WH
1200 /* pmu operations of sub-arch */
1201 const struct kvm_pmu_ops *pmu_ops;
efc64404 1202
bf9f6ac8
FW
1203 /*
1204 * Architecture specific hooks for vCPU blocking due to
1205 * HLT instruction.
1206 * Returns for .pre_block():
1207 * - 0 means continue to block the vCPU.
1208 * - 1 means we cannot block the vCPU since some event
1209 * happens during this period, such as, 'ON' bit in
1210 * posted-interrupts descriptor is set.
1211 */
1212 int (*pre_block)(struct kvm_vcpu *vcpu);
1213 void (*post_block)(struct kvm_vcpu *vcpu);
d1ed092f
SS
1214
1215 void (*vcpu_blocking)(struct kvm_vcpu *vcpu);
1216 void (*vcpu_unblocking)(struct kvm_vcpu *vcpu);
1217
efc64404
FW
1218 int (*update_pi_irte)(struct kvm *kvm, unsigned int host_irq,
1219 uint32_t guest_irq, bool set);
be8ca170 1220 void (*apicv_post_state_restore)(struct kvm_vcpu *vcpu);
17e433b5 1221 bool (*dy_apicv_has_pending_interrupt)(struct kvm_vcpu *vcpu);
ce7a058a 1222
f9927982
SC
1223 int (*set_hv_timer)(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc,
1224 bool *expired);
ce7a058a 1225 void (*cancel_hv_timer)(struct kvm_vcpu *vcpu);
c45dcc71
AR
1226
1227 void (*setup_mce)(struct kvm_vcpu *vcpu);
0234bf88 1228
8fcc4b59
JM
1229 int (*get_nested_state)(struct kvm_vcpu *vcpu,
1230 struct kvm_nested_state __user *user_kvm_nested_state,
1231 unsigned user_data_size);
1232 int (*set_nested_state)(struct kvm_vcpu *vcpu,
1233 struct kvm_nested_state __user *user_kvm_nested_state,
1234 struct kvm_nested_state *kvm_state);
671ddc70 1235 bool (*get_vmcs12_pages)(struct kvm_vcpu *vcpu);
7f7f1ba3 1236
72d7b374 1237 int (*smi_allowed)(struct kvm_vcpu *vcpu);
0234bf88 1238 int (*pre_enter_smm)(struct kvm_vcpu *vcpu, char *smstate);
ed19321f 1239 int (*pre_leave_smm)(struct kvm_vcpu *vcpu, const char *smstate);
cc3d967f 1240 int (*enable_smi_window)(struct kvm_vcpu *vcpu);
5acc5c06
BS
1241
1242 int (*mem_enc_op)(struct kvm *kvm, void __user *argp);
69eaedee
BS
1243 int (*mem_enc_reg_region)(struct kvm *kvm, struct kvm_enc_region *argp);
1244 int (*mem_enc_unreg_region)(struct kvm *kvm, struct kvm_enc_region *argp);
801e459a
TL
1245
1246 int (*get_msr_feature)(struct kvm_msr_entry *entry);
57b119da
VK
1247
1248 int (*nested_enable_evmcs)(struct kvm_vcpu *vcpu,
1249 uint16_t *vmcs_version);
e2e871ab 1250 uint16_t (*nested_get_evmcs_version)(struct kvm_vcpu *vcpu);
05d5a486
SB
1251
1252 bool (*need_emulation_on_page_fault)(struct kvm_vcpu *vcpu);
4b9852f4
LA
1253
1254 bool (*apic_init_signal_blocked)(struct kvm_vcpu *vcpu);
344c6c80 1255 int (*enable_direct_tlbflush)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
1256};
1257
af585b92 1258struct kvm_arch_async_pf {
7c90705b 1259 u32 token;
af585b92 1260 gfn_t gfn;
fb67e14f 1261 unsigned long cr3;
c4806acd 1262 bool direct_map;
af585b92
GN
1263};
1264
97896d04 1265extern struct kvm_x86_ops *kvm_x86_ops;
b666a4b6 1266extern struct kmem_cache *x86_fpu_cache;
97896d04 1267
434a1e94
SC
1268#define __KVM_HAVE_ARCH_VM_ALLOC
1269static inline struct kvm *kvm_arch_alloc_vm(void)
1270{
1271 return kvm_x86_ops->vm_alloc();
1272}
1273
1274static inline void kvm_arch_free_vm(struct kvm *kvm)
1275{
1276 return kvm_x86_ops->vm_free(kvm);
1277}
1278
b08660e5
TL
1279#define __KVM_HAVE_ARCH_FLUSH_REMOTE_TLB
1280static inline int kvm_arch_flush_remote_tlb(struct kvm *kvm)
1281{
1282 if (kvm_x86_ops->tlb_remote_flush &&
1283 !kvm_x86_ops->tlb_remote_flush(kvm))
1284 return 0;
1285 else
1286 return -ENOTSUPP;
1287}
1288
54f1585a
ZX
1289int kvm_mmu_module_init(void);
1290void kvm_mmu_module_exit(void);
1291
1292void kvm_mmu_destroy(struct kvm_vcpu *vcpu);
1293int kvm_mmu_create(struct kvm_vcpu *vcpu);
13d268ca
XG
1294void kvm_mmu_init_vm(struct kvm *kvm);
1295void kvm_mmu_uninit_vm(struct kvm *kvm);
7b52345e 1296void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
f160c7b7 1297 u64 dirty_mask, u64 nx_mask, u64 x_mask, u64 p_mask,
d0ec49d4 1298 u64 acc_track_mask, u64 me_mask);
54f1585a 1299
8a3c1a33 1300void kvm_mmu_reset_context(struct kvm_vcpu *vcpu);
1c91cad4
KH
1301void kvm_mmu_slot_remove_write_access(struct kvm *kvm,
1302 struct kvm_memory_slot *memslot);
3ea3b7fa 1303void kvm_mmu_zap_collapsible_sptes(struct kvm *kvm,
f36f3f28 1304 const struct kvm_memory_slot *memslot);
f4b4b180
KH
1305void kvm_mmu_slot_leaf_clear_dirty(struct kvm *kvm,
1306 struct kvm_memory_slot *memslot);
1307void kvm_mmu_slot_largepage_remove_write_access(struct kvm *kvm,
1308 struct kvm_memory_slot *memslot);
1309void kvm_mmu_slot_set_dirty(struct kvm *kvm,
1310 struct kvm_memory_slot *memslot);
1311void kvm_mmu_clear_dirty_pt_masked(struct kvm *kvm,
1312 struct kvm_memory_slot *slot,
1313 gfn_t gfn_offset, unsigned long mask);
54f1585a 1314void kvm_mmu_zap_all(struct kvm *kvm);
15248258 1315void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm, u64 gen);
bc8a3d89
BG
1316unsigned long kvm_mmu_calculate_default_mmu_pages(struct kvm *kvm);
1317void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned long kvm_nr_mmu_pages);
54f1585a 1318
ff03a073 1319int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3);
9ed38ffa 1320bool pdptrs_changed(struct kvm_vcpu *vcpu);
cc4b6871 1321
3200f405 1322int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
9f811285 1323 const void *val, int bytes);
2f333bcb 1324
6ef768fa
PB
1325struct kvm_irq_mask_notifier {
1326 void (*func)(struct kvm_irq_mask_notifier *kimn, bool masked);
1327 int irq;
1328 struct hlist_node link;
1329};
1330
1331void kvm_register_irq_mask_notifier(struct kvm *kvm, int irq,
1332 struct kvm_irq_mask_notifier *kimn);
1333void kvm_unregister_irq_mask_notifier(struct kvm *kvm, int irq,
1334 struct kvm_irq_mask_notifier *kimn);
1335void kvm_fire_mask_notifiers(struct kvm *kvm, unsigned irqchip, unsigned pin,
1336 bool mask);
1337
2f333bcb 1338extern bool tdp_enabled;
9f811285 1339
a3e06bbe
LJ
1340u64 vcpu_tsc_khz(struct kvm_vcpu *vcpu);
1341
92a1f12d
JR
1342/* control of guest tsc rate supported? */
1343extern bool kvm_has_tsc_control;
92a1f12d
JR
1344/* maximum supported tsc_khz for guests */
1345extern u32 kvm_max_guest_tsc_khz;
bc9b961b
HZ
1346/* number of bits of the fractional part of the TSC scaling ratio */
1347extern u8 kvm_tsc_scaling_ratio_frac_bits;
1348/* maximum allowed value of TSC scaling ratio */
1349extern u64 kvm_max_tsc_scaling_ratio;
64672c95
YJ
1350/* 1ull << kvm_tsc_scaling_ratio_frac_bits */
1351extern u64 kvm_default_tsc_scaling_ratio;
92a1f12d 1352
c45dcc71 1353extern u64 kvm_mce_cap_supported;
92a1f12d 1354
41577ab8
SC
1355/*
1356 * EMULTYPE_NO_DECODE - Set when re-emulating an instruction (after completing
1357 * userspace I/O) to indicate that the emulation context
1358 * should be resued as is, i.e. skip initialization of
1359 * emulation context, instruction fetch and decode.
1360 *
1361 * EMULTYPE_TRAP_UD - Set when emulating an intercepted #UD from hardware.
1362 * Indicates that only select instructions (tagged with
1363 * EmulateOnUD) should be emulated (to minimize the emulator
1364 * attack surface). See also EMULTYPE_TRAP_UD_FORCED.
1365 *
1366 * EMULTYPE_SKIP - Set when emulating solely to skip an instruction, i.e. to
1367 * decode the instruction length. For use *only* by
1368 * kvm_x86_ops->skip_emulated_instruction() implementations.
1369 *
1370 * EMULTYPE_ALLOW_RETRY - Set when the emulator should resume the guest to
1371 * retry native execution under certain conditions.
1372 *
1373 * EMULTYPE_TRAP_UD_FORCED - Set when emulating an intercepted #UD that was
1374 * triggered by KVM's magic "force emulation" prefix,
1375 * which is opt in via module param (off by default).
1376 * Bypasses EmulateOnUD restriction despite emulating
1377 * due to an intercepted #UD (see EMULTYPE_TRAP_UD).
1378 * Used to test the full emulator from userspace.
1379 *
1380 * EMULTYPE_VMWARE_GP - Set when emulating an intercepted #GP for VMware
1381 * backdoor emulation, which is opt in via module param.
1382 * VMware backoor emulation handles select instructions
1383 * and reinjects the #GP for all other cases.
1384 */
571008da
SY
1385#define EMULTYPE_NO_DECODE (1 << 0)
1386#define EMULTYPE_TRAP_UD (1 << 1)
ba8afb6b 1387#define EMULTYPE_SKIP (1 << 2)
384bf221 1388#define EMULTYPE_ALLOW_RETRY (1 << 3)
b4000606 1389#define EMULTYPE_TRAP_UD_FORCED (1 << 4)
42cbf068 1390#define EMULTYPE_VMWARE_GP (1 << 5)
c60658d1
SC
1391int kvm_emulate_instruction(struct kvm_vcpu *vcpu, int emulation_type);
1392int kvm_emulate_instruction_from_buffer(struct kvm_vcpu *vcpu,
1393 void *insn, int insn_len);
35be0ade 1394
f2b4b7dd 1395void kvm_enable_efer_bits(u64);
384bb783 1396bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer);
edef5c36 1397int __kvm_get_msr(struct kvm_vcpu *vcpu, u32 index, u64 *data, bool host_initiated);
f20935d8
SC
1398int kvm_get_msr(struct kvm_vcpu *vcpu, u32 index, u64 *data);
1399int kvm_set_msr(struct kvm_vcpu *vcpu, u32 index, u64 data);
1edce0a9
SC
1400int kvm_emulate_rdmsr(struct kvm_vcpu *vcpu);
1401int kvm_emulate_wrmsr(struct kvm_vcpu *vcpu);
54f1585a
ZX
1402
1403struct x86_emulate_ctxt;
1404
dca7f128 1405int kvm_fast_pio(struct kvm_vcpu *vcpu, int size, unsigned short port, int in);
6a908b62 1406int kvm_emulate_cpuid(struct kvm_vcpu *vcpu);
54f1585a 1407int kvm_emulate_halt(struct kvm_vcpu *vcpu);
5cb56059 1408int kvm_vcpu_halt(struct kvm_vcpu *vcpu);
f5f48ee1 1409int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu);
54f1585a 1410
3e6e0aab 1411void kvm_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg);
c697518a 1412int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector, int seg);
2b4a273b 1413void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector);
3e6e0aab 1414
7f3d35fd
KW
1415int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
1416 int reason, bool has_error_code, u32 error_code);
37817f29 1417
49a9b07e 1418int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0);
2390218b 1419int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
a83b29c6 1420int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
eea1cff9 1421int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8);
020df079
GN
1422int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val);
1423int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val);
2d3ad1f4
AK
1424unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu);
1425void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw);
54f1585a 1426void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l);
2acf923e 1427int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr);
54f1585a 1428
609e36d3 1429int kvm_get_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 1430int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a 1431
91586a3b
JK
1432unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu);
1433void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
022cd0e8 1434bool kvm_rdpmc(struct kvm_vcpu *vcpu);
91586a3b 1435
298101da
AK
1436void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr);
1437void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
ce7ddec4
JR
1438void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr);
1439void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
6389ee94 1440void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
ec92fe44
JR
1441int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
1442 gfn_t gfn, void *data, int offset, int len,
1443 u32 access);
0a79b009 1444bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl);
16f8a6f9 1445bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr);
298101da 1446
1a577b72
MT
1447static inline int __kvm_irq_line_state(unsigned long *irq_state,
1448 int irq_source_id, int level)
1449{
1450 /* Logical OR for level trig interrupt */
1451 if (level)
1452 __set_bit(irq_source_id, irq_state);
1453 else
1454 __clear_bit(irq_source_id, irq_state);
1455
1456 return !!(*irq_state);
1457}
1458
b94742c9
JS
1459#define KVM_MMU_ROOT_CURRENT BIT(0)
1460#define KVM_MMU_ROOT_PREVIOUS(i) BIT(1+i)
1461#define KVM_MMU_ROOTS_ALL (~0UL)
08fb59d8 1462
1a577b72
MT
1463int kvm_pic_set_irq(struct kvm_pic *pic, int irq, int irq_source_id, int level);
1464void kvm_pic_clear_all(struct kvm_pic *pic, int irq_source_id);
3de42dc0 1465
3419ffc8
SY
1466void kvm_inject_nmi(struct kvm_vcpu *vcpu);
1467
1cb3f3ae 1468int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn);
54f1585a
ZX
1469int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva);
1470void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu);
1471int kvm_mmu_load(struct kvm_vcpu *vcpu);
1472void kvm_mmu_unload(struct kvm_vcpu *vcpu);
0ba73cda 1473void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu);
6a82cd1c
VK
1474void kvm_mmu_free_roots(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
1475 ulong roots_to_free);
54987b7a
PB
1476gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
1477 struct x86_exception *exception);
ab9ae313
AK
1478gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
1479 struct x86_exception *exception);
1480gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
1481 struct x86_exception *exception);
1482gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
1483 struct x86_exception *exception);
1484gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
1485 struct x86_exception *exception);
54f1585a 1486
4e19c36f
SS
1487bool kvm_apicv_activated(struct kvm *kvm);
1488void kvm_apicv_init(struct kvm *kvm, bool enable);
8df14af4
SS
1489void kvm_vcpu_update_apicv(struct kvm_vcpu *vcpu);
1490void kvm_request_apicv_update(struct kvm *kvm, bool activate,
1491 unsigned long bit);
d62caabb 1492
54f1585a
ZX
1493int kvm_emulate_hypercall(struct kvm_vcpu *vcpu);
1494
736c291c 1495int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gpa_t cr2_or_gpa, u64 error_code,
dc25e89e 1496 void *insn, int insn_len);
a7052897 1497void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva);
eb4b248e 1498void kvm_mmu_invpcid_gva(struct kvm_vcpu *vcpu, gva_t gva, unsigned long pcid);
ade61e28 1499void kvm_mmu_new_cr3(struct kvm_vcpu *vcpu, gpa_t new_cr3, bool skip_tlb_flush);
34c16eec 1500
18552672 1501void kvm_enable_tdp(void);
5f4cb662 1502void kvm_disable_tdp(void);
18552672 1503
54987b7a
PB
1504static inline gpa_t translate_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
1505 struct x86_exception *exception)
e459e322
XG
1506{
1507 return gpa;
1508}
1509
ec6d273d
ZX
1510static inline struct kvm_mmu_page *page_header(hpa_t shadow_page)
1511{
1512 struct page *page = pfn_to_page(shadow_page >> PAGE_SHIFT);
1513
1514 return (struct kvm_mmu_page *)page_private(page);
1515}
1516
d6e88aec 1517static inline u16 kvm_read_ldt(void)
ec6d273d
ZX
1518{
1519 u16 ldt;
1520 asm("sldt %0" : "=g"(ldt));
1521 return ldt;
1522}
1523
d6e88aec 1524static inline void kvm_load_ldt(u16 sel)
ec6d273d
ZX
1525{
1526 asm("lldt %0" : : "rm"(sel));
1527}
ec6d273d 1528
ec6d273d
ZX
1529#ifdef CONFIG_X86_64
1530static inline unsigned long read_msr(unsigned long msr)
1531{
1532 u64 value;
1533
1534 rdmsrl(msr, value);
1535 return value;
1536}
1537#endif
1538
ec6d273d
ZX
1539static inline u32 get_rdx_init_val(void)
1540{
1541 return 0x600; /* P6 family */
1542}
1543
c1a5d4f9
AK
1544static inline void kvm_inject_gp(struct kvm_vcpu *vcpu, u32 error_code)
1545{
1546 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
1547}
1548
ec6d273d
ZX
1549#define TSS_IOPB_BASE_OFFSET 0x66
1550#define TSS_BASE_SIZE 0x68
1551#define TSS_IOPB_SIZE (65536 / 8)
1552#define TSS_REDIRECTION_SIZE (256 / 8)
7d76b4d3
JP
1553#define RMODE_TSS_SIZE \
1554 (TSS_BASE_SIZE + TSS_REDIRECTION_SIZE + TSS_IOPB_SIZE + 1)
53e0aa7b 1555
37817f29
IE
1556enum {
1557 TASK_SWITCH_CALL = 0,
1558 TASK_SWITCH_IRET = 1,
1559 TASK_SWITCH_JMP = 2,
1560 TASK_SWITCH_GATE = 3,
1561};
1562
1371d904 1563#define HF_GIF_MASK (1 << 0)
3d6368ef
AG
1564#define HF_HIF_MASK (1 << 1)
1565#define HF_VINTR_MASK (1 << 2)
95ba8273 1566#define HF_NMI_MASK (1 << 3)
44c11430 1567#define HF_IRET_MASK (1 << 4)
ec9e60b2 1568#define HF_GUEST_MASK (1 << 5) /* VCPU is in guest-mode */
f077825a
PB
1569#define HF_SMM_MASK (1 << 6)
1570#define HF_SMM_INSIDE_NMI_MASK (1 << 7)
1371d904 1571
699023e2
PB
1572#define __KVM_VCPU_MULTIPLE_ADDRESS_SPACE
1573#define KVM_ADDRESS_SPACE_NUM 2
1574
1575#define kvm_arch_vcpu_memslots_id(vcpu) ((vcpu)->arch.hflags & HF_SMM_MASK ? 1 : 0)
1576#define kvm_memslots_for_spte_role(kvm, role) __kvm_memslots(kvm, (role).smm)
1371d904 1577
4b526de5 1578asmlinkage void kvm_spurious_fault(void);
3901336e 1579
4ecac3fd
AK
1580/*
1581 * Hardware virtualization extension instructions may fault if a
1582 * reboot turns off virtualization while processes are running.
3901336e
JP
1583 * Usually after catching the fault we just panic; during reboot
1584 * instead the instruction is ignored.
4ecac3fd 1585 */
98cd382d 1586#define __kvm_handle_fault_on_reboot(insn) \
3901336e
JP
1587 "666: \n\t" \
1588 insn "\n\t" \
1589 "jmp 668f \n\t" \
1590 "667: \n\t" \
1591 "call kvm_spurious_fault \n\t" \
1592 "668: \n\t" \
f209a26d 1593 _ASM_EXTABLE(666b, 667b)
4ecac3fd 1594
e930bffe 1595#define KVM_ARCH_WANT_MMU_NOTIFIER
b3ae2096 1596int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end);
57128468 1597int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
8ee53820 1598int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
748c0e31 1599int kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
c7c9c56c 1600int kvm_cpu_has_injectable_intr(struct kvm_vcpu *v);
a1b37100
GN
1601int kvm_cpu_has_interrupt(struct kvm_vcpu *vcpu);
1602int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu);
0b71785d 1603int kvm_cpu_get_interrupt(struct kvm_vcpu *v);
d28bc9dd 1604void kvm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event);
4256f43f 1605void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu);
e930bffe 1606
4180bf1b 1607int kvm_pv_send_ipi(struct kvm *kvm, unsigned long ipi_bitmap_low,
bdf7ffc8 1608 unsigned long ipi_bitmap_high, u32 min,
4180bf1b
WL
1609 unsigned long icr, int op_64_bit);
1610
18863bdd 1611void kvm_define_shared_msr(unsigned index, u32 msr);
8b3c3104 1612int kvm_set_shared_msr(unsigned index, u64 val, u64 mask);
18863bdd 1613
35181e86 1614u64 kvm_scale_tsc(struct kvm_vcpu *vcpu, u64 tsc);
4ba76538 1615u64 kvm_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc);
35181e86 1616
82b32774 1617unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu);
f92653ee
JK
1618bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip);
1619
2860c4b1
PB
1620void kvm_make_mclock_inprogress_request(struct kvm *kvm);
1621void kvm_make_scan_ioapic_request(struct kvm *kvm);
7ee30bc1
NNL
1622void kvm_make_scan_ioapic_request_mask(struct kvm *kvm,
1623 unsigned long *vcpu_bitmap);
2860c4b1 1624
af585b92
GN
1625void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
1626 struct kvm_async_pf *work);
1627void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
1628 struct kvm_async_pf *work);
56028d08
GN
1629void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu,
1630 struct kvm_async_pf *work);
7c90705b 1631bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu);
af585b92
GN
1632extern bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn);
1633
6affcbed
KH
1634int kvm_skip_emulated_instruction(struct kvm_vcpu *vcpu);
1635int kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err);
d264ee0c 1636void __kvm_request_immediate_exit(struct kvm_vcpu *vcpu);
db8fcefa 1637
f5132b01
GN
1638int kvm_is_in_guest(void);
1639
1d8007bd 1640int __x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size);
d71ba788
PB
1641bool kvm_vcpu_is_reset_bsp(struct kvm_vcpu *vcpu);
1642bool kvm_vcpu_is_bsp(struct kvm_vcpu *vcpu);
f5132b01 1643
8feb4a04
FW
1644bool kvm_intr_is_single_vcpu(struct kvm *kvm, struct kvm_lapic_irq *irq,
1645 struct kvm_vcpu **dest_vcpu);
1646
37131313 1647void kvm_set_msi_irq(struct kvm *kvm, struct kvm_kernel_irq_routing_entry *e,
d84f1e07 1648 struct kvm_lapic_irq *irq);
197a4f4b 1649
fdcf7562
AG
1650static inline bool kvm_irq_is_postable(struct kvm_lapic_irq *irq)
1651{
1652 /* We can only post Fixed and LowPrio IRQs */
1653 return (irq->delivery_mode == dest_Fixed ||
1654 irq->delivery_mode == dest_LowestPrio);
1655}
1656
d1ed092f
SS
1657static inline void kvm_arch_vcpu_blocking(struct kvm_vcpu *vcpu)
1658{
1659 if (kvm_x86_ops->vcpu_blocking)
1660 kvm_x86_ops->vcpu_blocking(vcpu);
1661}
1662
1663static inline void kvm_arch_vcpu_unblocking(struct kvm_vcpu *vcpu)
1664{
1665 if (kvm_x86_ops->vcpu_unblocking)
1666 kvm_x86_ops->vcpu_unblocking(vcpu);
1667}
1668
3491caf2 1669static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {}
3217f7c2 1670
7d669f50
SS
1671static inline int kvm_cpu_get_apicid(int mps_cpu)
1672{
1673#ifdef CONFIG_X86_LOCAL_APIC
64063505 1674 return default_cpu_present_to_apicid(mps_cpu);
7d669f50
SS
1675#else
1676 WARN_ON_ONCE(1);
1677 return BAD_APICID;
1678#endif
1679}
1680
05cade71
LP
1681#define put_smstate(type, buf, offset, val) \
1682 *(type *)((buf) + (offset) - 0x7e00) = val
1683
ed19321f
SC
1684#define GET_SMSTATE(type, buf, offset) \
1685 (*(type *)((buf) + (offset) - 0x7e00))
1686
1965aae3 1687#endif /* _ASM_X86_KVM_HOST_H */