]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/x86/include/asm/kvm_host.h
x86: Don't include linux/irq.h from asm/hardirq.h
[mirror_ubuntu-bionic-kernel.git] / arch / x86 / include / asm / kvm_host.h
CommitLineData
a656c8ef 1/*
043405e1
CO
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This header defines architecture specific interfaces, x86 version
5 *
6 * This work is licensed under the terms of the GNU GPL, version 2. See
7 * the COPYING file in the top-level directory.
8 *
9 */
10
1965aae3
PA
11#ifndef _ASM_X86_KVM_HOST_H
12#define _ASM_X86_KVM_HOST_H
043405e1 13
34c16eec
ZX
14#include <linux/types.h>
15#include <linux/mm.h>
e930bffe 16#include <linux/mmu_notifier.h>
229456fc 17#include <linux/tracepoint.h>
f5f48ee1 18#include <linux/cpumask.h>
f5132b01 19#include <linux/irq_work.h>
f901f138 20#include <linux/irq.h>
34c16eec
ZX
21
22#include <linux/kvm.h>
23#include <linux/kvm_para.h>
edf88417 24#include <linux/kvm_types.h>
f5132b01 25#include <linux/perf_event.h>
d828199e
MT
26#include <linux/pvclock_gtod.h>
27#include <linux/clocksource.h>
87276880 28#include <linux/irqbypass.h>
5c919412 29#include <linux/hyperv.h>
34c16eec 30
7d669f50 31#include <asm/apic.h>
50d0a0f9 32#include <asm/pvclock-abi.h>
e01a1b57 33#include <asm/desc.h>
0bed3b56 34#include <asm/mtrr.h>
9962d032 35#include <asm/msr-index.h>
3ee89722 36#include <asm/asm.h>
21ebbeda 37#include <asm/kvm_page_track.h>
e01a1b57 38
682f732e 39#define KVM_MAX_VCPUS 288
757883de 40#define KVM_SOFT_MAX_VCPUS 240
af1bae54 41#define KVM_MAX_VCPU_ID 1023
1d4e7e3c 42#define KVM_USER_MEM_SLOTS 509
0743247f
AW
43/* memory slots that are not exposed to userspace */
44#define KVM_PRIVATE_MEM_SLOTS 3
bbacc0c1 45#define KVM_MEM_SLOTS_NUM (KVM_USER_MEM_SLOTS + KVM_PRIVATE_MEM_SLOTS)
93a5cef0 46
b401ee0b 47#define KVM_HALT_POLL_NS_DEFAULT 200000
69a9f69b 48
8175e5b7
AG
49#define KVM_IRQCHIP_NUM_PINS KVM_IOAPIC_NUM_PINS
50
2860c4b1 51/* x86-specific vcpu->requests bit members */
2387149e
AJ
52#define KVM_REQ_MIGRATE_TIMER KVM_ARCH_REQ(0)
53#define KVM_REQ_REPORT_TPR_ACCESS KVM_ARCH_REQ(1)
54#define KVM_REQ_TRIPLE_FAULT KVM_ARCH_REQ(2)
55#define KVM_REQ_MMU_SYNC KVM_ARCH_REQ(3)
56#define KVM_REQ_CLOCK_UPDATE KVM_ARCH_REQ(4)
57#define KVM_REQ_EVENT KVM_ARCH_REQ(6)
58#define KVM_REQ_APF_HALT KVM_ARCH_REQ(7)
59#define KVM_REQ_STEAL_UPDATE KVM_ARCH_REQ(8)
60#define KVM_REQ_NMI KVM_ARCH_REQ(9)
61#define KVM_REQ_PMU KVM_ARCH_REQ(10)
62#define KVM_REQ_PMI KVM_ARCH_REQ(11)
63#define KVM_REQ_SMI KVM_ARCH_REQ(12)
64#define KVM_REQ_MASTERCLOCK_UPDATE KVM_ARCH_REQ(13)
65#define KVM_REQ_MCLOCK_INPROGRESS \
66 KVM_ARCH_REQ_FLAGS(14, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
67#define KVM_REQ_SCAN_IOAPIC \
68 KVM_ARCH_REQ_FLAGS(15, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
69#define KVM_REQ_GLOBAL_CLOCK_UPDATE KVM_ARCH_REQ(16)
70#define KVM_REQ_APIC_PAGE_RELOAD \
71 KVM_ARCH_REQ_FLAGS(17, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
72#define KVM_REQ_HV_CRASH KVM_ARCH_REQ(18)
73#define KVM_REQ_IOAPIC_EOI_EXIT KVM_ARCH_REQ(19)
74#define KVM_REQ_HV_RESET KVM_ARCH_REQ(20)
75#define KVM_REQ_HV_EXIT KVM_ARCH_REQ(21)
76#define KVM_REQ_HV_STIMER KVM_ARCH_REQ(22)
2860c4b1 77
cfec82cb
JR
78#define CR0_RESERVED_BITS \
79 (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
80 | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
81 | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
82
cfaa790a 83#define CR3_PCID_INVD BIT_64(63)
cfec82cb
JR
84#define CR4_RESERVED_BITS \
85 (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
86 | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
ad756a16 87 | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR | X86_CR4_PCIDE \
afcbf13f 88 | X86_CR4_OSXSAVE | X86_CR4_SMEP | X86_CR4_FSGSBASE \
fd8cb433 89 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_VMXE \
df9b1e03 90 | X86_CR4_SMAP | X86_CR4_PKE | X86_CR4_UMIP))
cfec82cb
JR
91
92#define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
93
94
cd6e8f87 95
cd6e8f87 96#define INVALID_PAGE (~(hpa_t)0)
dd180b3e
XG
97#define VALID_PAGE(x) ((x) != INVALID_PAGE)
98
cd6e8f87
ZX
99#define UNMAPPED_GVA (~(gpa_t)0)
100
ec04b260 101/* KVM Hugepage definitions for x86 */
04326caa 102#define KVM_NR_PAGE_SIZES 3
82855413
JR
103#define KVM_HPAGE_GFN_SHIFT(x) (((x) - 1) * 9)
104#define KVM_HPAGE_SHIFT(x) (PAGE_SHIFT + KVM_HPAGE_GFN_SHIFT(x))
ec04b260
JR
105#define KVM_HPAGE_SIZE(x) (1UL << KVM_HPAGE_SHIFT(x))
106#define KVM_HPAGE_MASK(x) (~(KVM_HPAGE_SIZE(x) - 1))
107#define KVM_PAGES_PER_HPAGE(x) (KVM_HPAGE_SIZE(x) / PAGE_SIZE)
05da4558 108
6d9d41e5
CD
109static inline gfn_t gfn_to_index(gfn_t gfn, gfn_t base_gfn, int level)
110{
111 /* KVM_HPAGE_GFN_SHIFT(PT_PAGE_TABLE_LEVEL) must be 0. */
112 return (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
113 (base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
114}
115
d657a98e
ZX
116#define KVM_PERMILLE_MMU_PAGES 20
117#define KVM_MIN_ALLOC_MMU_PAGES 64
114df303 118#define KVM_MMU_HASH_SHIFT 12
1ae0a13d 119#define KVM_NUM_MMU_PAGES (1 << KVM_MMU_HASH_SHIFT)
d657a98e
ZX
120#define KVM_MIN_FREE_MMU_PAGES 5
121#define KVM_REFILL_PAGES 25
73c1160c 122#define KVM_MAX_CPUID_ENTRIES 80
0bed3b56 123#define KVM_NR_FIXED_MTRR_REGION 88
0d234daf 124#define KVM_NR_VAR_MTRR 8
d657a98e 125
af585b92
GN
126#define ASYNC_PF_PER_VCPU 64
127
5fdbf976 128enum kvm_reg {
2b3ccfa0
ZX
129 VCPU_REGS_RAX = 0,
130 VCPU_REGS_RCX = 1,
131 VCPU_REGS_RDX = 2,
132 VCPU_REGS_RBX = 3,
133 VCPU_REGS_RSP = 4,
134 VCPU_REGS_RBP = 5,
135 VCPU_REGS_RSI = 6,
136 VCPU_REGS_RDI = 7,
137#ifdef CONFIG_X86_64
138 VCPU_REGS_R8 = 8,
139 VCPU_REGS_R9 = 9,
140 VCPU_REGS_R10 = 10,
141 VCPU_REGS_R11 = 11,
142 VCPU_REGS_R12 = 12,
143 VCPU_REGS_R13 = 13,
144 VCPU_REGS_R14 = 14,
145 VCPU_REGS_R15 = 15,
146#endif
5fdbf976 147 VCPU_REGS_RIP,
2b3ccfa0
ZX
148 NR_VCPU_REGS
149};
150
6de4f3ad
AK
151enum kvm_reg_ex {
152 VCPU_EXREG_PDPTR = NR_VCPU_REGS,
aff48baa 153 VCPU_EXREG_CR3,
6de12732 154 VCPU_EXREG_RFLAGS,
2fb92db1 155 VCPU_EXREG_SEGMENTS,
6de4f3ad
AK
156};
157
2b3ccfa0 158enum {
81609e3e 159 VCPU_SREG_ES,
2b3ccfa0 160 VCPU_SREG_CS,
81609e3e 161 VCPU_SREG_SS,
2b3ccfa0 162 VCPU_SREG_DS,
2b3ccfa0
ZX
163 VCPU_SREG_FS,
164 VCPU_SREG_GS,
2b3ccfa0
ZX
165 VCPU_SREG_TR,
166 VCPU_SREG_LDTR,
167};
168
56e82318 169#include <asm/kvm_emulate.h>
2b3ccfa0 170
d657a98e
ZX
171#define KVM_NR_MEM_OBJS 40
172
42dbaa5a
JK
173#define KVM_NR_DB_REGS 4
174
175#define DR6_BD (1 << 13)
176#define DR6_BS (1 << 14)
6f43ed01
NA
177#define DR6_RTM (1 << 16)
178#define DR6_FIXED_1 0xfffe0ff0
179#define DR6_INIT 0xffff0ff0
180#define DR6_VOLATILE 0x0001e00f
42dbaa5a
JK
181
182#define DR7_BP_EN_MASK 0x000000ff
183#define DR7_GE (1 << 9)
184#define DR7_GD (1 << 13)
185#define DR7_FIXED_1 0x00000400
6f43ed01 186#define DR7_VOLATILE 0xffff2bff
42dbaa5a 187
c205fb7d
NA
188#define PFERR_PRESENT_BIT 0
189#define PFERR_WRITE_BIT 1
190#define PFERR_USER_BIT 2
191#define PFERR_RSVD_BIT 3
192#define PFERR_FETCH_BIT 4
be94f6b7 193#define PFERR_PK_BIT 5
14727754
TL
194#define PFERR_GUEST_FINAL_BIT 32
195#define PFERR_GUEST_PAGE_BIT 33
c205fb7d
NA
196
197#define PFERR_PRESENT_MASK (1U << PFERR_PRESENT_BIT)
198#define PFERR_WRITE_MASK (1U << PFERR_WRITE_BIT)
199#define PFERR_USER_MASK (1U << PFERR_USER_BIT)
200#define PFERR_RSVD_MASK (1U << PFERR_RSVD_BIT)
201#define PFERR_FETCH_MASK (1U << PFERR_FETCH_BIT)
be94f6b7 202#define PFERR_PK_MASK (1U << PFERR_PK_BIT)
14727754
TL
203#define PFERR_GUEST_FINAL_MASK (1ULL << PFERR_GUEST_FINAL_BIT)
204#define PFERR_GUEST_PAGE_MASK (1ULL << PFERR_GUEST_PAGE_BIT)
205
206#define PFERR_NESTED_GUEST_PAGE (PFERR_GUEST_PAGE_MASK | \
14727754
TL
207 PFERR_WRITE_MASK | \
208 PFERR_PRESENT_MASK)
c205fb7d 209
37f0e8fe
JS
210/*
211 * The mask used to denote special SPTEs, which can be either MMIO SPTEs or
212 * Access Tracking SPTEs. We use bit 62 instead of bit 63 to avoid conflicting
213 * with the SVE bit in EPT PTEs.
214 */
215#define SPTE_SPECIAL_MASK (1ULL << 62)
216
41383771
GN
217/* apic attention bits */
218#define KVM_APIC_CHECK_VAPIC 0
ae7a2a3f
MT
219/*
220 * The following bit is set with PV-EOI, unset on EOI.
221 * We detect PV-EOI changes by guest by comparing
222 * this bit with PV-EOI in guest memory.
223 * See the implementation in apic_update_pv_eoi.
224 */
225#define KVM_APIC_PV_EOI_PENDING 1
41383771 226
d84f1e07
FW
227struct kvm_kernel_irq_routing_entry;
228
d657a98e
ZX
229/*
230 * We don't want allocation failures within the mmu code, so we preallocate
231 * enough memory for a single page fault in a cache.
232 */
233struct kvm_mmu_memory_cache {
234 int nobjs;
235 void *objects[KVM_NR_MEM_OBJS];
236};
237
21ebbeda
XG
238/*
239 * the pages used as guest page table on soft mmu are tracked by
240 * kvm_memory_slot.arch.gfn_track which is 16 bits, so the role bits used
241 * by indirect shadow page can not be more than 15 bits.
242 *
243 * Currently, we used 14 bits that are @level, @cr4_pae, @quadrant, @access,
244 * @nxe, @cr0_wp, @smep_andnot_wp and @smap_andnot_wp.
245 */
d657a98e
ZX
246union kvm_mmu_page_role {
247 unsigned word;
248 struct {
7d76b4d3 249 unsigned level:4;
5b7e0102 250 unsigned cr4_pae:1;
7d76b4d3 251 unsigned quadrant:2;
f6e2c02b 252 unsigned direct:1;
7d76b4d3 253 unsigned access:3;
2e53d63a 254 unsigned invalid:1;
9645bb56 255 unsigned nxe:1;
3dbe1415 256 unsigned cr0_wp:1;
411c588d 257 unsigned smep_andnot_wp:1;
0be0226f 258 unsigned smap_andnot_wp:1;
ac8d57e5
PF
259 unsigned ad_disabled:1;
260 unsigned :7;
699023e2
PB
261
262 /*
263 * This is left at the top of the word so that
264 * kvm_memslots_for_spte_role can extract it with a
265 * simple shift. While there is room, give it a whole
266 * byte so it is also faster to load it from memory.
267 */
268 unsigned smm:8;
d657a98e
ZX
269 };
270};
271
018aabb5
TY
272struct kvm_rmap_head {
273 unsigned long val;
274};
275
d657a98e
ZX
276struct kvm_mmu_page {
277 struct list_head link;
278 struct hlist_node hash_link;
279
280 /*
281 * The following two entries are used to key the shadow page in the
282 * hash table.
283 */
284 gfn_t gfn;
285 union kvm_mmu_page_role role;
286
287 u64 *spt;
288 /* hold the gfn of each spte inside spt */
289 gfn_t *gfns;
4731d4c7 290 bool unsync;
0571d366 291 int root_count; /* Currently serving as active root */
60c8aec6 292 unsigned int unsync_children;
018aabb5 293 struct kvm_rmap_head parent_ptes; /* rmap pointers to parent sptes */
f6f8adee
XG
294
295 /* The page is obsolete if mmu_valid_gen != kvm->arch.mmu_valid_gen. */
5304b8d3 296 unsigned long mmu_valid_gen;
f6f8adee 297
0074ff63 298 DECLARE_BITMAP(unsync_child_bitmap, 512);
c2a2ac2b
XG
299
300#ifdef CONFIG_X86_32
accaefe0
XG
301 /*
302 * Used out of the mmu-lock to avoid reading spte values while an
303 * update is in progress; see the comments in __get_spte_lockless().
304 */
c2a2ac2b
XG
305 int clear_spte_count;
306#endif
307
0cbf8e43 308 /* Number of writes since the last time traversal visited this page. */
e5691a81 309 atomic_t write_flooding_count;
d657a98e
ZX
310};
311
1c08364c
AK
312struct kvm_pio_request {
313 unsigned long count;
1c08364c
AK
314 int in;
315 int port;
316 int size;
1c08364c
AK
317};
318
855feb67 319#define PT64_ROOT_MAX_LEVEL 5
2a7266a8 320
a0a64f50 321struct rsvd_bits_validate {
2a7266a8 322 u64 rsvd_bits_mask[2][PT64_ROOT_MAX_LEVEL];
a0a64f50
XG
323 u64 bad_mt_xwr;
324};
325
d657a98e 326/*
855feb67
YZ
327 * x86 supports 4 paging modes (5-level 64-bit, 4-level 64-bit, 3-level 32-bit,
328 * and 2-level 32-bit). The kvm_mmu structure abstracts the details of the
329 * current mmu mode.
d657a98e
ZX
330 */
331struct kvm_mmu {
f43addd4 332 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long root);
5777ed34 333 unsigned long (*get_cr3)(struct kvm_vcpu *vcpu);
e4e517b4 334 u64 (*get_pdptr)(struct kvm_vcpu *vcpu, int index);
78b2c54a
XG
335 int (*page_fault)(struct kvm_vcpu *vcpu, gva_t gva, u32 err,
336 bool prefault);
6389ee94
AK
337 void (*inject_page_fault)(struct kvm_vcpu *vcpu,
338 struct x86_exception *fault);
1871c602 339 gpa_t (*gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t gva, u32 access,
ab9ae313 340 struct x86_exception *exception);
54987b7a
PB
341 gpa_t (*translate_gpa)(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
342 struct x86_exception *exception);
e8bc217a 343 int (*sync_page)(struct kvm_vcpu *vcpu,
a4a8e6f7 344 struct kvm_mmu_page *sp);
a7052897 345 void (*invlpg)(struct kvm_vcpu *vcpu, gva_t gva);
0f53b5b1 346 void (*update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
7c562522 347 u64 *spte, const void *pte);
d657a98e 348 hpa_t root_hpa;
a770f6f2 349 union kvm_mmu_page_role base_role;
ae1e2d10
PB
350 u8 root_level;
351 u8 shadow_root_level;
352 u8 ept_ad;
c5a78f2b 353 bool direct_map;
d657a98e 354
97d64b78
AK
355 /*
356 * Bitmap; bit set = permission fault
357 * Byte index: page fault error code [4:1]
358 * Bit index: pte permissions in ACC_* format
359 */
360 u8 permissions[16];
361
2d344105
HH
362 /*
363 * The pkru_mask indicates if protection key checks are needed. It
364 * consists of 16 domains indexed by page fault error code bits [4:1],
365 * with PFEC.RSVD replaced by ACC_USER_MASK from the page tables.
366 * Each domain has 2 bits which are ANDed with AD and WD from PKRU.
367 */
368 u32 pkru_mask;
369
d657a98e 370 u64 *pae_root;
81407ca5 371 u64 *lm_root;
c258b62b
XG
372
373 /*
374 * check zero bits on shadow page table entries, these
375 * bits include not only hardware reserved bits but also
376 * the bits spte never used.
377 */
378 struct rsvd_bits_validate shadow_zero_check;
379
a0a64f50 380 struct rsvd_bits_validate guest_rsvd_check;
ff03a073 381
6bb69c9b
PB
382 /* Can have large pages at levels 2..last_nonleaf_level-1. */
383 u8 last_nonleaf_level;
6fd01b71 384
2d48a985
JR
385 bool nx;
386
ff03a073 387 u64 pdptrs[4]; /* pae */
d657a98e
ZX
388};
389
f5132b01
GN
390enum pmc_type {
391 KVM_PMC_GP = 0,
392 KVM_PMC_FIXED,
393};
394
395struct kvm_pmc {
396 enum pmc_type type;
397 u8 idx;
398 u64 counter;
399 u64 eventsel;
400 struct perf_event *perf_event;
401 struct kvm_vcpu *vcpu;
402};
403
404struct kvm_pmu {
405 unsigned nr_arch_gp_counters;
406 unsigned nr_arch_fixed_counters;
407 unsigned available_event_types;
408 u64 fixed_ctr_ctrl;
409 u64 global_ctrl;
410 u64 global_status;
411 u64 global_ovf_ctrl;
412 u64 counter_bitmask[2];
413 u64 global_ctrl_mask;
103af0a9 414 u64 reserved_bits;
f5132b01 415 u8 version;
15c7ad51
RR
416 struct kvm_pmc gp_counters[INTEL_PMC_MAX_GENERIC];
417 struct kvm_pmc fixed_counters[INTEL_PMC_MAX_FIXED];
f5132b01
GN
418 struct irq_work irq_work;
419 u64 reprogram_pmi;
420};
421
25462f7f
WH
422struct kvm_pmu_ops;
423
360b948d
PB
424enum {
425 KVM_DEBUGREG_BP_ENABLED = 1,
c77fb5fe 426 KVM_DEBUGREG_WONT_EXIT = 2,
ae561ede 427 KVM_DEBUGREG_RELOAD = 4,
360b948d
PB
428};
429
86fd5270
XG
430struct kvm_mtrr_range {
431 u64 base;
432 u64 mask;
19efffa2 433 struct list_head node;
86fd5270
XG
434};
435
70109e7d 436struct kvm_mtrr {
86fd5270 437 struct kvm_mtrr_range var_ranges[KVM_NR_VAR_MTRR];
70109e7d 438 mtrr_type fixed_ranges[KVM_NR_FIXED_MTRR_REGION];
10fac2dc 439 u64 deftype;
19efffa2
XG
440
441 struct list_head head;
70109e7d
XG
442};
443
1f4b34f8
AS
444/* Hyper-V SynIC timer */
445struct kvm_vcpu_hv_stimer {
446 struct hrtimer timer;
447 int index;
448 u64 config;
449 u64 count;
450 u64 exp_time;
451 struct hv_message msg;
452 bool msg_pending;
453};
454
5c919412
AS
455/* Hyper-V synthetic interrupt controller (SynIC)*/
456struct kvm_vcpu_hv_synic {
457 u64 version;
458 u64 control;
459 u64 msg_page;
460 u64 evt_page;
461 atomic64_t sint[HV_SYNIC_SINT_COUNT];
462 atomic_t sint_to_gsi[HV_SYNIC_SINT_COUNT];
463 DECLARE_BITMAP(auto_eoi_bitmap, 256);
464 DECLARE_BITMAP(vec_bitmap, 256);
465 bool active;
efc479e6 466 bool dont_zero_synic_pages;
5c919412
AS
467};
468
e83d5887
AS
469/* Hyper-V per vcpu emulation context */
470struct kvm_vcpu_hv {
d3457c87 471 u32 vp_index;
e83d5887 472 u64 hv_vapic;
9eec50b8 473 s64 runtime_offset;
5c919412 474 struct kvm_vcpu_hv_synic synic;
db397571 475 struct kvm_hyperv_exit exit;
1f4b34f8
AS
476 struct kvm_vcpu_hv_stimer stimer[HV_SYNIC_STIMER_COUNT];
477 DECLARE_BITMAP(stimer_pending_bitmap, HV_SYNIC_STIMER_COUNT);
e83d5887
AS
478};
479
ad312c7c 480struct kvm_vcpu_arch {
5fdbf976
MT
481 /*
482 * rip and regs accesses must go through
483 * kvm_{register,rip}_{read,write} functions.
484 */
485 unsigned long regs[NR_VCPU_REGS];
486 u32 regs_avail;
487 u32 regs_dirty;
34c16eec
ZX
488
489 unsigned long cr0;
e8467fda 490 unsigned long cr0_guest_owned_bits;
34c16eec
ZX
491 unsigned long cr2;
492 unsigned long cr3;
493 unsigned long cr4;
fc78f519 494 unsigned long cr4_guest_owned_bits;
34c16eec 495 unsigned long cr8;
b9dd21e1 496 u32 pkru;
1371d904 497 u32 hflags;
f6801dff 498 u64 efer;
34c16eec
ZX
499 u64 apic_base;
500 struct kvm_lapic *apic; /* kernel irqchip context */
d62caabb 501 bool apicv_active;
6308630b 502 DECLARE_BITMAP(ioapic_handled_vectors, 256);
41383771 503 unsigned long apic_attention;
e1035715 504 int32_t apic_arb_prio;
34c16eec 505 int mp_state;
34c16eec 506 u64 ia32_misc_enable_msr;
64d60670 507 u64 smbase;
b209749f 508 bool tpr_access_reporting;
20300099 509 u64 ia32_xss;
34c16eec 510
14dfe855
JR
511 /*
512 * Paging state of the vcpu
513 *
514 * If the vcpu runs in guest mode with two level paging this still saves
515 * the paging mode of the l1 guest. This context is always used to
516 * handle faults.
517 */
34c16eec 518 struct kvm_mmu mmu;
8df25a32 519
6539e738
JR
520 /*
521 * Paging state of an L2 guest (used for nested npt)
522 *
523 * This context will save all necessary information to walk page tables
524 * of the an L2 guest. This context is only initialized for page table
525 * walking and not for faulting since we never handle l2 page faults on
526 * the host.
527 */
528 struct kvm_mmu nested_mmu;
529
14dfe855
JR
530 /*
531 * Pointer to the mmu context currently used for
532 * gva_to_gpa translations.
533 */
534 struct kvm_mmu *walk_mmu;
535
53c07b18 536 struct kvm_mmu_memory_cache mmu_pte_list_desc_cache;
34c16eec
ZX
537 struct kvm_mmu_memory_cache mmu_page_cache;
538 struct kvm_mmu_memory_cache mmu_page_header_cache;
539
f775b13e
RR
540 /*
541 * QEMU userspace and the guest each have their own FPU state.
542 * In vcpu_run, we switch between the user and guest FPU contexts.
543 * While running a VCPU, the VCPU thread will have the guest FPU
544 * context.
545 *
546 * Note that while the PKRU state lives inside the fpu registers,
547 * it is switched out separately at VMENTER and VMEXIT time. The
548 * "guest_fpu" state here contains the guest FPU context, with the
549 * host PRKU bits.
550 */
551 struct fpu user_fpu;
98918833 552 struct fpu guest_fpu;
f775b13e 553
2acf923e 554 u64 xcr0;
d7876f1b 555 u64 guest_supported_xcr0;
4344ee98 556 u32 guest_xstate_size;
34c16eec 557
34c16eec
ZX
558 struct kvm_pio_request pio;
559 void *pio_data;
560
66fd3f7f
GN
561 u8 event_exit_inst_len;
562
298101da
AK
563 struct kvm_queued_exception {
564 bool pending;
664f8e26 565 bool injected;
298101da
AK
566 bool has_error_code;
567 u8 nr;
568 u32 error_code;
adfe20fb 569 u8 nested_apf;
298101da
AK
570 } exception;
571
937a7eae
AK
572 struct kvm_queued_interrupt {
573 bool pending;
66fd3f7f 574 bool soft;
937a7eae
AK
575 u8 nr;
576 } interrupt;
577
34c16eec
ZX
578 int halt_request; /* real mode on Intel only */
579
580 int cpuid_nent;
07716717 581 struct kvm_cpuid_entry2 cpuid_entries[KVM_MAX_CPUID_ENTRIES];
5a4f55cd
EK
582
583 int maxphyaddr;
584
34c16eec
ZX
585 /* emulate context */
586
587 struct x86_emulate_ctxt emulate_ctxt;
7ae441ea
GN
588 bool emulate_regs_need_sync_to_vcpu;
589 bool emulate_regs_need_sync_from_vcpu;
716d51ab 590 int (*complete_userspace_io)(struct kvm_vcpu *vcpu);
18068523
GOC
591
592 gpa_t time;
50d0a0f9 593 struct pvclock_vcpu_time_info hv_clock;
e48672fa 594 unsigned int hw_tsc_khz;
0b79459b
AH
595 struct gfn_to_hva_cache pv_time;
596 bool pv_time_enabled;
51d59c6b
MT
597 /* set guest stopped flag in pvclock flags field */
598 bool pvclock_set_guest_stopped_request;
c9aaa895
GC
599
600 struct {
601 u64 msr_val;
602 u64 last_steal;
c9aaa895
GC
603 struct gfn_to_hva_cache stime;
604 struct kvm_steal_time steal;
605 } st;
606
a545ab6a 607 u64 tsc_offset;
1d5f066e 608 u64 last_guest_tsc;
6f526ec5 609 u64 last_host_tsc;
0dd6a6ed 610 u64 tsc_offset_adjustment;
e26101b1
ZA
611 u64 this_tsc_nsec;
612 u64 this_tsc_write;
0d3da0d2 613 u64 this_tsc_generation;
c285545f 614 bool tsc_catchup;
cc578287
ZA
615 bool tsc_always_catchup;
616 s8 virtual_tsc_shift;
617 u32 virtual_tsc_mult;
618 u32 virtual_tsc_khz;
ba904635 619 s64 ia32_tsc_adjust_msr;
ad721883 620 u64 tsc_scaling_ratio;
3419ffc8 621
7460fb4a
AK
622 atomic_t nmi_queued; /* unprocessed asynchronous NMIs */
623 unsigned nmi_pending; /* NMI queued after currently running handler */
624 bool nmi_injected; /* Trying to inject an NMI this entry */
f077825a 625 bool smi_pending; /* SMI queued after currently running handler */
9ba075a6 626
70109e7d 627 struct kvm_mtrr mtrr_state;
7cb060a9 628 u64 pat;
42dbaa5a 629
360b948d 630 unsigned switch_db_regs;
42dbaa5a
JK
631 unsigned long db[KVM_NR_DB_REGS];
632 unsigned long dr6;
633 unsigned long dr7;
634 unsigned long eff_db[KVM_NR_DB_REGS];
c8639010 635 unsigned long guest_debug_dr7;
db2336a8
KH
636 u64 msr_platform_info;
637 u64 msr_misc_features_enables;
890ca9ae
HY
638
639 u64 mcg_cap;
640 u64 mcg_status;
641 u64 mcg_ctl;
c45dcc71 642 u64 mcg_ext_ctl;
890ca9ae 643 u64 *mce_banks;
94fe45da 644
bebb106a
XG
645 /* Cache MMIO info */
646 u64 mmio_gva;
647 unsigned access;
648 gfn_t mmio_gfn;
56f17dd3 649 u64 mmio_gen;
bebb106a 650
f5132b01
GN
651 struct kvm_pmu pmu;
652
94fe45da 653 /* used for guest single stepping over the given code position */
94fe45da 654 unsigned long singlestep_rip;
f92653ee 655
e83d5887 656 struct kvm_vcpu_hv hyperv;
f5f48ee1
SY
657
658 cpumask_var_t wbinvd_dirty_mask;
af585b92 659
1cb3f3ae
XG
660 unsigned long last_retry_eip;
661 unsigned long last_retry_addr;
662
af585b92
GN
663 struct {
664 bool halted;
665 gfn_t gfns[roundup_pow_of_two(ASYNC_PF_PER_VCPU)];
344d9588
GN
666 struct gfn_to_hva_cache data;
667 u64 msr_val;
7c90705b 668 u32 id;
6adba527 669 bool send_user_only;
1261bfa3 670 u32 host_apf_reason;
adfe20fb 671 unsigned long nested_apf_token;
52a5c155 672 bool delivery_as_pf_vmexit;
af585b92 673 } apf;
2b036c6b
BO
674
675 /* OSVW MSRs (AMD only) */
676 struct {
677 u64 length;
678 u64 status;
679 } osvw;
ae7a2a3f
MT
680
681 struct {
682 u64 msr_val;
683 struct gfn_to_hva_cache data;
684 } pv_eoi;
93c05d3e
XG
685
686 /*
687 * Indicate whether the access faults on its page table in guest
688 * which is set when fix page fault and used to detect unhandeable
689 * instruction.
690 */
691 bool write_fault_to_shadow_pgtable;
25d92081
YZ
692
693 /* set at EPT violation at this point */
694 unsigned long exit_qualification;
6aef266c
SV
695
696 /* pv related host specific info */
697 struct {
698 bool pv_unhalted;
699 } pv;
7543a635
SR
700
701 int pending_ioapic_eoi;
1c1a9ce9 702 int pending_external_vector;
0f89b207 703
618232e2 704 /* GPA available */
0f89b207 705 bool gpa_available;
618232e2 706 gpa_t gpa_val;
de63ad4c
LM
707
708 /* be preempted when it's in kernel-mode(cpl=0) */
709 bool preempted_in_kernel;
f0ace387
PB
710
711 /* Flush the L1 Data cache for L1TF mitigation on VMENTER */
712 bool l1tf_flush_l1d;
34c16eec
ZX
713};
714
db3fe4eb 715struct kvm_lpage_info {
92f94f1e 716 int disallow_lpage;
db3fe4eb
TY
717};
718
719struct kvm_arch_memory_slot {
018aabb5 720 struct kvm_rmap_head *rmap[KVM_NR_PAGE_SIZES];
db3fe4eb 721 struct kvm_lpage_info *lpage_info[KVM_NR_PAGE_SIZES - 1];
21ebbeda 722 unsigned short *gfn_track[KVM_PAGE_TRACK_MAX];
db3fe4eb
TY
723};
724
3548a259
RK
725/*
726 * We use as the mode the number of bits allocated in the LDR for the
727 * logical processor ID. It happens that these are all powers of two.
728 * This makes it is very easy to detect cases where the APICs are
729 * configured for multiple modes; in that case, we cannot use the map and
730 * hence cannot use kvm_irq_delivery_to_apic_fast either.
731 */
732#define KVM_APIC_MODE_XAPIC_CLUSTER 4
733#define KVM_APIC_MODE_XAPIC_FLAT 8
734#define KVM_APIC_MODE_X2APIC 16
735
1e08ec4a
GN
736struct kvm_apic_map {
737 struct rcu_head rcu;
3548a259 738 u8 mode;
0ca52e7b 739 u32 max_apic_id;
e45115b6
RK
740 union {
741 struct kvm_lapic *xapic_flat_map[8];
742 struct kvm_lapic *xapic_cluster_map[16][4];
743 };
0ca52e7b 744 struct kvm_lapic *phys_map[];
1e08ec4a
GN
745};
746
e83d5887
AS
747/* Hyper-V emulation context */
748struct kvm_hv {
3f5ad8be 749 struct mutex hv_lock;
e83d5887
AS
750 u64 hv_guest_os_id;
751 u64 hv_hypercall;
752 u64 hv_tsc_page;
e7d9513b
AS
753
754 /* Hyper-v based guest crash (NT kernel bugcheck) parameters */
755 u64 hv_crash_param[HV_X64_MSR_CRASH_PARAMS];
756 u64 hv_crash_ctl;
095cf55d
PB
757
758 HV_REFERENCE_TSC_PAGE tsc_ref;
e83d5887
AS
759};
760
49776faf
RK
761enum kvm_irqchip_mode {
762 KVM_IRQCHIP_NONE,
763 KVM_IRQCHIP_KERNEL, /* created with KVM_CREATE_IRQCHIP */
764 KVM_IRQCHIP_SPLIT, /* created with KVM_CAP_SPLIT_IRQCHIP */
765};
766
fef9cce0 767struct kvm_arch {
49d5ca26 768 unsigned int n_used_mmu_pages;
f05e70ac 769 unsigned int n_requested_mmu_pages;
39de71ec 770 unsigned int n_max_mmu_pages;
332b207d 771 unsigned int indirect_shadow_pages;
5304b8d3 772 unsigned long mmu_valid_gen;
f05e70ac
ZX
773 struct hlist_head mmu_page_hash[KVM_NUM_MMU_PAGES];
774 /*
775 * Hash table of struct kvm_mmu_page.
776 */
777 struct list_head active_mmu_pages;
365c8868 778 struct list_head zapped_obsolete_pages;
13d268ca 779 struct kvm_page_track_notifier_node mmu_sp_tracker;
0eb05bf2 780 struct kvm_page_track_notifier_head track_notifier_head;
365c8868 781
4d5c5d0f 782 struct list_head assigned_dev_head;
19de40a8 783 struct iommu_domain *iommu_domain;
d96eb2c6 784 bool iommu_noncoherent;
e0f0bbc5
AW
785#define __KVM_HAVE_ARCH_NONCOHERENT_DMA
786 atomic_t noncoherent_dma_count;
5544eb9b
PB
787#define __KVM_HAVE_ARCH_ASSIGNED_DEVICE
788 atomic_t assigned_device_count;
d7deeeb0
ZX
789 struct kvm_pic *vpic;
790 struct kvm_ioapic *vioapic;
7837699f 791 struct kvm_pit *vpit;
42720138 792 atomic_t vapics_in_nmi_mode;
1e08ec4a
GN
793 struct mutex apic_map_lock;
794 struct kvm_apic_map *apic_map;
bfc6d222 795
bfc6d222 796 unsigned int tss_addr;
c24ae0dc 797 bool apic_access_page_done;
18068523
GOC
798
799 gpa_t wall_clock;
b7ebfb05 800
b7ebfb05 801 bool ept_identity_pagetable_done;
b927a3ce 802 gpa_t ept_identity_map_addr;
5550af4d
SY
803
804 unsigned long irq_sources_bitmap;
afbcf7ab 805 s64 kvmclock_offset;
038f8c11 806 raw_spinlock_t tsc_write_lock;
f38e098f 807 u64 last_tsc_nsec;
f38e098f 808 u64 last_tsc_write;
5d3cb0f6 809 u32 last_tsc_khz;
e26101b1
ZA
810 u64 cur_tsc_nsec;
811 u64 cur_tsc_write;
812 u64 cur_tsc_offset;
0d3da0d2 813 u64 cur_tsc_generation;
b48aa97e 814 int nr_vcpus_matched_tsc;
ffde22ac 815
d828199e
MT
816 spinlock_t pvclock_gtod_sync_lock;
817 bool use_master_clock;
818 u64 master_kernel_ns;
a5a1d1c2 819 u64 master_cycle_now;
7e44e449 820 struct delayed_work kvmclock_update_work;
332967a3 821 struct delayed_work kvmclock_sync_work;
d828199e 822
ffde22ac 823 struct kvm_xen_hvm_config xen_hvm_config;
55cd8e5a 824
6ef768fa
PB
825 /* reads protected by irq_srcu, writes by irq_lock */
826 struct hlist_head mask_notifier_list;
827
e83d5887 828 struct kvm_hv hyperv;
b034cf01
XG
829
830 #ifdef CONFIG_KVM_MMU_AUDIT
831 int audit_point;
832 #endif
54750f2c 833
a826faf1 834 bool backwards_tsc_observed;
54750f2c 835 bool boot_vcpu_runs_old_kvmclock;
d71ba788 836 u32 bsp_vcpu_id;
90de4a18
NA
837
838 u64 disabled_quirks;
49df6397 839
49776faf 840 enum kvm_irqchip_mode irqchip_mode;
b053b2ae 841 u8 nr_reserved_ioapic_pins;
52004014
FW
842
843 bool disabled_lapic_found;
44a95dae
SS
844
845 /* Struct members for AVIC */
5ea11f2b 846 u32 avic_vm_id;
18f40c53 847 u32 ldr_mode;
44a95dae
SS
848 struct page *avic_logical_id_table_page;
849 struct page *avic_physical_id_table_page;
5881f737 850 struct hlist_node hnode;
37131313
RK
851
852 bool x2apic_format;
c519265f 853 bool x2apic_broadcast_quirk_disabled;
d69fb81f
ZX
854};
855
0711456c 856struct kvm_vm_stat {
8a7e75d4
SJS
857 ulong mmu_shadow_zapped;
858 ulong mmu_pte_write;
859 ulong mmu_pte_updated;
860 ulong mmu_pde_zapped;
861 ulong mmu_flooded;
862 ulong mmu_recycled;
863 ulong mmu_cache_miss;
864 ulong mmu_unsync;
865 ulong remote_tlb_flush;
866 ulong lpages;
f3414bc7 867 ulong max_mmu_page_hash_collisions;
0711456c
ZX
868};
869
77b4c255 870struct kvm_vcpu_stat {
8a7e75d4
SJS
871 u64 pf_fixed;
872 u64 pf_guest;
873 u64 tlb_flush;
874 u64 invlpg;
875
876 u64 exits;
877 u64 io_exits;
878 u64 mmio_exits;
879 u64 signal_exits;
880 u64 irq_window_exits;
881 u64 nmi_window_exits;
f0ace387 882 u64 l1d_flush;
8a7e75d4
SJS
883 u64 halt_exits;
884 u64 halt_successful_poll;
885 u64 halt_attempted_poll;
886 u64 halt_poll_invalid;
887 u64 halt_wakeup;
888 u64 request_irq_exits;
889 u64 irq_exits;
890 u64 host_state_reload;
891 u64 efer_reload;
892 u64 fpu_reload;
893 u64 insn_emulation;
894 u64 insn_emulation_fail;
895 u64 hypercalls;
896 u64 irq_injections;
897 u64 nmi_injections;
0f1e261e 898 u64 req_event;
77b4c255 899};
ad312c7c 900
8a76d7f2
JR
901struct x86_instruction_info;
902
8fe8ab46
WA
903struct msr_data {
904 bool host_initiated;
905 u32 index;
906 u64 data;
907};
908
cb5281a5
PB
909struct kvm_lapic_irq {
910 u32 vector;
b7cb2231
PB
911 u16 delivery_mode;
912 u16 dest_mode;
913 bool level;
914 u16 trig_mode;
cb5281a5
PB
915 u32 shorthand;
916 u32 dest_id;
93bbf0b8 917 bool msi_redir_hint;
cb5281a5
PB
918};
919
ea4a5ff8
ZX
920struct kvm_x86_ops {
921 int (*cpu_has_kvm_support)(void); /* __init */
922 int (*disabled_by_bios)(void); /* __init */
13a34e06
RK
923 int (*hardware_enable)(void);
924 void (*hardware_disable)(void);
ea4a5ff8
ZX
925 void (*check_processor_compatibility)(void *rtn);
926 int (*hardware_setup)(void); /* __init */
927 void (*hardware_unsetup)(void); /* __exit */
774ead3a 928 bool (*cpu_has_accelerated_tpr)(void);
4d5c8a07 929 bool (*has_emulated_msr)(int index);
0e851880 930 void (*cpuid_update)(struct kvm_vcpu *vcpu);
ea4a5ff8 931
03543133
SS
932 int (*vm_init)(struct kvm *kvm);
933 void (*vm_destroy)(struct kvm *kvm);
934
ea4a5ff8
ZX
935 /* Create, but do not attach this VCPU */
936 struct kvm_vcpu *(*vcpu_create)(struct kvm *kvm, unsigned id);
937 void (*vcpu_free)(struct kvm_vcpu *vcpu);
d28bc9dd 938 void (*vcpu_reset)(struct kvm_vcpu *vcpu, bool init_event);
ea4a5ff8
ZX
939
940 void (*prepare_guest_switch)(struct kvm_vcpu *vcpu);
941 void (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
942 void (*vcpu_put)(struct kvm_vcpu *vcpu);
ea4a5ff8 943
a96036b8 944 void (*update_bp_intercept)(struct kvm_vcpu *vcpu);
609e36d3 945 int (*get_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 946 int (*set_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
ea4a5ff8
ZX
947 u64 (*get_segment_base)(struct kvm_vcpu *vcpu, int seg);
948 void (*get_segment)(struct kvm_vcpu *vcpu,
949 struct kvm_segment *var, int seg);
2e4d2653 950 int (*get_cpl)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
951 void (*set_segment)(struct kvm_vcpu *vcpu,
952 struct kvm_segment *var, int seg);
953 void (*get_cs_db_l_bits)(struct kvm_vcpu *vcpu, int *db, int *l);
e8467fda 954 void (*decache_cr0_guest_bits)(struct kvm_vcpu *vcpu);
aff48baa 955 void (*decache_cr3)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
956 void (*decache_cr4_guest_bits)(struct kvm_vcpu *vcpu);
957 void (*set_cr0)(struct kvm_vcpu *vcpu, unsigned long cr0);
958 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
5e1746d6 959 int (*set_cr4)(struct kvm_vcpu *vcpu, unsigned long cr4);
ea4a5ff8 960 void (*set_efer)(struct kvm_vcpu *vcpu, u64 efer);
89a27f4d
GN
961 void (*get_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
962 void (*set_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
963 void (*get_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
964 void (*set_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
73aaf249
JK
965 u64 (*get_dr6)(struct kvm_vcpu *vcpu);
966 void (*set_dr6)(struct kvm_vcpu *vcpu, unsigned long value);
c77fb5fe 967 void (*sync_dirty_debug_regs)(struct kvm_vcpu *vcpu);
020df079 968 void (*set_dr7)(struct kvm_vcpu *vcpu, unsigned long value);
5fdbf976 969 void (*cache_reg)(struct kvm_vcpu *vcpu, enum kvm_reg reg);
ea4a5ff8
ZX
970 unsigned long (*get_rflags)(struct kvm_vcpu *vcpu);
971 void (*set_rflags)(struct kvm_vcpu *vcpu, unsigned long rflags);
972
973 void (*tlb_flush)(struct kvm_vcpu *vcpu);
ea4a5ff8 974
851ba692
AK
975 void (*run)(struct kvm_vcpu *vcpu);
976 int (*handle_exit)(struct kvm_vcpu *vcpu);
ea4a5ff8 977 void (*skip_emulated_instruction)(struct kvm_vcpu *vcpu);
2809f5d2 978 void (*set_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
37ccdcbe 979 u32 (*get_interrupt_shadow)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
980 void (*patch_hypercall)(struct kvm_vcpu *vcpu,
981 unsigned char *hypercall_addr);
66fd3f7f 982 void (*set_irq)(struct kvm_vcpu *vcpu);
95ba8273 983 void (*set_nmi)(struct kvm_vcpu *vcpu);
cfcd20e5 984 void (*queue_exception)(struct kvm_vcpu *vcpu);
b463a6f7 985 void (*cancel_injection)(struct kvm_vcpu *vcpu);
78646121 986 int (*interrupt_allowed)(struct kvm_vcpu *vcpu);
95ba8273 987 int (*nmi_allowed)(struct kvm_vcpu *vcpu);
3cfc3092
JK
988 bool (*get_nmi_mask)(struct kvm_vcpu *vcpu);
989 void (*set_nmi_mask)(struct kvm_vcpu *vcpu, bool masked);
c9a7953f
JK
990 void (*enable_nmi_window)(struct kvm_vcpu *vcpu);
991 void (*enable_irq_window)(struct kvm_vcpu *vcpu);
95ba8273 992 void (*update_cr8_intercept)(struct kvm_vcpu *vcpu, int tpr, int irr);
b2a05fef 993 bool (*get_enable_apicv)(struct kvm_vcpu *vcpu);
d62caabb 994 void (*refresh_apicv_exec_ctrl)(struct kvm_vcpu *vcpu);
c7c9c56c 995 void (*hwapic_irr_update)(struct kvm_vcpu *vcpu, int max_irr);
67c9dddc 996 void (*hwapic_isr_update)(struct kvm_vcpu *vcpu, int isr);
6308630b 997 void (*load_eoi_exitmap)(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap);
8d14695f 998 void (*set_virtual_x2apic_mode)(struct kvm_vcpu *vcpu, bool set);
4256f43f 999 void (*set_apic_access_page_addr)(struct kvm_vcpu *vcpu, hpa_t hpa);
a20ed54d 1000 void (*deliver_posted_interrupt)(struct kvm_vcpu *vcpu, int vector);
76dfafd5 1001 int (*sync_pir_to_irr)(struct kvm_vcpu *vcpu);
ea4a5ff8 1002 int (*set_tss_addr)(struct kvm *kvm, unsigned int addr);
855feb67 1003 int (*get_tdp_level)(struct kvm_vcpu *vcpu);
4b12f0de 1004 u64 (*get_mt_mask)(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio);
17cc3935 1005 int (*get_lpage_level)(void);
4e47c7a6 1006 bool (*rdtscp_supported)(void);
ad756a16 1007 bool (*invpcid_supported)(void);
344f414f 1008
1c97f0a0
JR
1009 void (*set_tdp_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
1010
d4330ef2
JR
1011 void (*set_supported_cpuid)(u32 func, struct kvm_cpuid_entry2 *entry);
1012
f5f48ee1
SY
1013 bool (*has_wbinvd_exit)(void);
1014
99e3e30a
ZA
1015 void (*write_tsc_offset)(struct kvm_vcpu *vcpu, u64 offset);
1016
586f9607 1017 void (*get_exit_info)(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2);
8a76d7f2
JR
1018
1019 int (*check_intercept)(struct kvm_vcpu *vcpu,
1020 struct x86_instruction_info *info,
1021 enum x86_intercept_stage stage);
a547c6db 1022 void (*handle_external_intr)(struct kvm_vcpu *vcpu);
da8999d3 1023 bool (*mpx_supported)(void);
55412b2e 1024 bool (*xsaves_supported)(void);
b6b8a145
JK
1025
1026 int (*check_nested_events)(struct kvm_vcpu *vcpu, bool external_intr);
ae97a3b8
RK
1027
1028 void (*sched_in)(struct kvm_vcpu *kvm, int cpu);
88178fd4
KH
1029
1030 /*
1031 * Arch-specific dirty logging hooks. These hooks are only supposed to
1032 * be valid if the specific arch has hardware-accelerated dirty logging
1033 * mechanism. Currently only for PML on VMX.
1034 *
1035 * - slot_enable_log_dirty:
1036 * called when enabling log dirty mode for the slot.
1037 * - slot_disable_log_dirty:
1038 * called when disabling log dirty mode for the slot.
1039 * also called when slot is created with log dirty disabled.
1040 * - flush_log_dirty:
1041 * called before reporting dirty_bitmap to userspace.
1042 * - enable_log_dirty_pt_masked:
1043 * called when reenabling log dirty for the GFNs in the mask after
1044 * corresponding bits are cleared in slot->dirty_bitmap.
1045 */
1046 void (*slot_enable_log_dirty)(struct kvm *kvm,
1047 struct kvm_memory_slot *slot);
1048 void (*slot_disable_log_dirty)(struct kvm *kvm,
1049 struct kvm_memory_slot *slot);
1050 void (*flush_log_dirty)(struct kvm *kvm);
1051 void (*enable_log_dirty_pt_masked)(struct kvm *kvm,
1052 struct kvm_memory_slot *slot,
1053 gfn_t offset, unsigned long mask);
bab4165e
BD
1054 int (*write_log_dirty)(struct kvm_vcpu *vcpu);
1055
25462f7f
WH
1056 /* pmu operations of sub-arch */
1057 const struct kvm_pmu_ops *pmu_ops;
efc64404 1058
bf9f6ac8
FW
1059 /*
1060 * Architecture specific hooks for vCPU blocking due to
1061 * HLT instruction.
1062 * Returns for .pre_block():
1063 * - 0 means continue to block the vCPU.
1064 * - 1 means we cannot block the vCPU since some event
1065 * happens during this period, such as, 'ON' bit in
1066 * posted-interrupts descriptor is set.
1067 */
1068 int (*pre_block)(struct kvm_vcpu *vcpu);
1069 void (*post_block)(struct kvm_vcpu *vcpu);
d1ed092f
SS
1070
1071 void (*vcpu_blocking)(struct kvm_vcpu *vcpu);
1072 void (*vcpu_unblocking)(struct kvm_vcpu *vcpu);
1073
efc64404
FW
1074 int (*update_pi_irte)(struct kvm *kvm, unsigned int host_irq,
1075 uint32_t guest_irq, bool set);
be8ca170 1076 void (*apicv_post_state_restore)(struct kvm_vcpu *vcpu);
ce7a058a
YJ
1077
1078 int (*set_hv_timer)(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc);
1079 void (*cancel_hv_timer)(struct kvm_vcpu *vcpu);
c45dcc71
AR
1080
1081 void (*setup_mce)(struct kvm_vcpu *vcpu);
0234bf88 1082
72d7b374 1083 int (*smi_allowed)(struct kvm_vcpu *vcpu);
0234bf88
LP
1084 int (*pre_enter_smm)(struct kvm_vcpu *vcpu, char *smstate);
1085 int (*pre_leave_smm)(struct kvm_vcpu *vcpu, u64 smbase);
cc3d967f 1086 int (*enable_smi_window)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
1087};
1088
af585b92 1089struct kvm_arch_async_pf {
7c90705b 1090 u32 token;
af585b92 1091 gfn_t gfn;
fb67e14f 1092 unsigned long cr3;
c4806acd 1093 bool direct_map;
af585b92
GN
1094};
1095
97896d04
ZX
1096extern struct kvm_x86_ops *kvm_x86_ops;
1097
54f1585a
ZX
1098int kvm_mmu_module_init(void);
1099void kvm_mmu_module_exit(void);
1100
1101void kvm_mmu_destroy(struct kvm_vcpu *vcpu);
1102int kvm_mmu_create(struct kvm_vcpu *vcpu);
8a3c1a33 1103void kvm_mmu_setup(struct kvm_vcpu *vcpu);
13d268ca
XG
1104void kvm_mmu_init_vm(struct kvm *kvm);
1105void kvm_mmu_uninit_vm(struct kvm *kvm);
7b52345e 1106void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
f160c7b7 1107 u64 dirty_mask, u64 nx_mask, u64 x_mask, u64 p_mask,
d0ec49d4 1108 u64 acc_track_mask, u64 me_mask);
54f1585a 1109
8a3c1a33 1110void kvm_mmu_reset_context(struct kvm_vcpu *vcpu);
1c91cad4
KH
1111void kvm_mmu_slot_remove_write_access(struct kvm *kvm,
1112 struct kvm_memory_slot *memslot);
3ea3b7fa 1113void kvm_mmu_zap_collapsible_sptes(struct kvm *kvm,
f36f3f28 1114 const struct kvm_memory_slot *memslot);
f4b4b180
KH
1115void kvm_mmu_slot_leaf_clear_dirty(struct kvm *kvm,
1116 struct kvm_memory_slot *memslot);
1117void kvm_mmu_slot_largepage_remove_write_access(struct kvm *kvm,
1118 struct kvm_memory_slot *memslot);
1119void kvm_mmu_slot_set_dirty(struct kvm *kvm,
1120 struct kvm_memory_slot *memslot);
1121void kvm_mmu_clear_dirty_pt_masked(struct kvm *kvm,
1122 struct kvm_memory_slot *slot,
1123 gfn_t gfn_offset, unsigned long mask);
54f1585a 1124void kvm_mmu_zap_all(struct kvm *kvm);
54bf36aa 1125void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm, struct kvm_memslots *slots);
3ad82a7e 1126unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm);
54f1585a
ZX
1127void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages);
1128
ff03a073 1129int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3);
9ed38ffa 1130bool pdptrs_changed(struct kvm_vcpu *vcpu);
cc4b6871 1131
3200f405 1132int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
9f811285 1133 const void *val, int bytes);
2f333bcb 1134
6ef768fa
PB
1135struct kvm_irq_mask_notifier {
1136 void (*func)(struct kvm_irq_mask_notifier *kimn, bool masked);
1137 int irq;
1138 struct hlist_node link;
1139};
1140
1141void kvm_register_irq_mask_notifier(struct kvm *kvm, int irq,
1142 struct kvm_irq_mask_notifier *kimn);
1143void kvm_unregister_irq_mask_notifier(struct kvm *kvm, int irq,
1144 struct kvm_irq_mask_notifier *kimn);
1145void kvm_fire_mask_notifiers(struct kvm *kvm, unsigned irqchip, unsigned pin,
1146 bool mask);
1147
2f333bcb 1148extern bool tdp_enabled;
9f811285 1149
a3e06bbe
LJ
1150u64 vcpu_tsc_khz(struct kvm_vcpu *vcpu);
1151
92a1f12d
JR
1152/* control of guest tsc rate supported? */
1153extern bool kvm_has_tsc_control;
92a1f12d
JR
1154/* maximum supported tsc_khz for guests */
1155extern u32 kvm_max_guest_tsc_khz;
bc9b961b
HZ
1156/* number of bits of the fractional part of the TSC scaling ratio */
1157extern u8 kvm_tsc_scaling_ratio_frac_bits;
1158/* maximum allowed value of TSC scaling ratio */
1159extern u64 kvm_max_tsc_scaling_ratio;
64672c95
YJ
1160/* 1ull << kvm_tsc_scaling_ratio_frac_bits */
1161extern u64 kvm_default_tsc_scaling_ratio;
92a1f12d 1162
c45dcc71 1163extern u64 kvm_mce_cap_supported;
92a1f12d 1164
54f1585a 1165enum emulation_result {
ac0a48c3
PB
1166 EMULATE_DONE, /* no further processing */
1167 EMULATE_USER_EXIT, /* kvm_run ready for userspace exit */
54f1585a
ZX
1168 EMULATE_FAIL, /* can't emulate this instruction */
1169};
1170
571008da
SY
1171#define EMULTYPE_NO_DECODE (1 << 0)
1172#define EMULTYPE_TRAP_UD (1 << 1)
ba8afb6b 1173#define EMULTYPE_SKIP (1 << 2)
1cb3f3ae 1174#define EMULTYPE_RETRY (1 << 3)
991eebf9 1175#define EMULTYPE_NO_REEXECUTE (1 << 4)
dc25e89e
AP
1176int x86_emulate_instruction(struct kvm_vcpu *vcpu, unsigned long cr2,
1177 int emulation_type, void *insn, int insn_len);
51d8b661
AP
1178
1179static inline int emulate_instruction(struct kvm_vcpu *vcpu,
1180 int emulation_type)
1181{
9b8ae637
LA
1182 return x86_emulate_instruction(vcpu, 0,
1183 emulation_type | EMULTYPE_NO_REEXECUTE, NULL, 0);
51d8b661
AP
1184}
1185
f2b4b7dd 1186void kvm_enable_efer_bits(u64);
384bb783 1187bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer);
609e36d3 1188int kvm_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 1189int kvm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a
ZX
1190
1191struct x86_emulate_ctxt;
1192
cf8f70bf 1193int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size, unsigned short port);
8370c3d0 1194int kvm_fast_pio_in(struct kvm_vcpu *vcpu, int size, unsigned short port);
6a908b62 1195int kvm_emulate_cpuid(struct kvm_vcpu *vcpu);
54f1585a 1196int kvm_emulate_halt(struct kvm_vcpu *vcpu);
5cb56059 1197int kvm_vcpu_halt(struct kvm_vcpu *vcpu);
f5f48ee1 1198int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu);
54f1585a 1199
3e6e0aab 1200void kvm_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg);
c697518a 1201int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector, int seg);
2b4a273b 1202void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector);
3e6e0aab 1203
7f3d35fd
KW
1204int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
1205 int reason, bool has_error_code, u32 error_code);
37817f29 1206
49a9b07e 1207int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0);
2390218b 1208int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
a83b29c6 1209int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
eea1cff9 1210int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8);
020df079
GN
1211int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val);
1212int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val);
2d3ad1f4
AK
1213unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu);
1214void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw);
54f1585a 1215void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l);
2acf923e 1216int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr);
54f1585a 1217
609e36d3 1218int kvm_get_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
8fe8ab46 1219int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a 1220
91586a3b
JK
1221unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu);
1222void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
022cd0e8 1223bool kvm_rdpmc(struct kvm_vcpu *vcpu);
91586a3b 1224
298101da
AK
1225void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr);
1226void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
ce7ddec4
JR
1227void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr);
1228void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
6389ee94 1229void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
ec92fe44
JR
1230int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
1231 gfn_t gfn, void *data, int offset, int len,
1232 u32 access);
0a79b009 1233bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl);
16f8a6f9 1234bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr);
298101da 1235
1a577b72
MT
1236static inline int __kvm_irq_line_state(unsigned long *irq_state,
1237 int irq_source_id, int level)
1238{
1239 /* Logical OR for level trig interrupt */
1240 if (level)
1241 __set_bit(irq_source_id, irq_state);
1242 else
1243 __clear_bit(irq_source_id, irq_state);
1244
1245 return !!(*irq_state);
1246}
1247
1248int kvm_pic_set_irq(struct kvm_pic *pic, int irq, int irq_source_id, int level);
1249void kvm_pic_clear_all(struct kvm_pic *pic, int irq_source_id);
3de42dc0 1250
3419ffc8
SY
1251void kvm_inject_nmi(struct kvm_vcpu *vcpu);
1252
1cb3f3ae 1253int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn);
54f1585a
ZX
1254int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva);
1255void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu);
1256int kvm_mmu_load(struct kvm_vcpu *vcpu);
1257void kvm_mmu_unload(struct kvm_vcpu *vcpu);
0ba73cda 1258void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu);
54987b7a
PB
1259gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
1260 struct x86_exception *exception);
ab9ae313
AK
1261gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
1262 struct x86_exception *exception);
1263gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
1264 struct x86_exception *exception);
1265gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
1266 struct x86_exception *exception);
1267gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
1268 struct x86_exception *exception);
54f1585a 1269
d62caabb
AS
1270void kvm_vcpu_deactivate_apicv(struct kvm_vcpu *vcpu);
1271
54f1585a
ZX
1272int kvm_emulate_hypercall(struct kvm_vcpu *vcpu);
1273
14727754 1274int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t gva, u64 error_code,
dc25e89e 1275 void *insn, int insn_len);
a7052897 1276void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva);
d8d173da 1277void kvm_mmu_new_cr3(struct kvm_vcpu *vcpu);
34c16eec 1278
18552672 1279void kvm_enable_tdp(void);
5f4cb662 1280void kvm_disable_tdp(void);
18552672 1281
54987b7a
PB
1282static inline gpa_t translate_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
1283 struct x86_exception *exception)
e459e322
XG
1284{
1285 return gpa;
1286}
1287
ec6d273d
ZX
1288static inline struct kvm_mmu_page *page_header(hpa_t shadow_page)
1289{
1290 struct page *page = pfn_to_page(shadow_page >> PAGE_SHIFT);
1291
1292 return (struct kvm_mmu_page *)page_private(page);
1293}
1294
d6e88aec 1295static inline u16 kvm_read_ldt(void)
ec6d273d
ZX
1296{
1297 u16 ldt;
1298 asm("sldt %0" : "=g"(ldt));
1299 return ldt;
1300}
1301
d6e88aec 1302static inline void kvm_load_ldt(u16 sel)
ec6d273d
ZX
1303{
1304 asm("lldt %0" : : "rm"(sel));
1305}
ec6d273d 1306
ec6d273d
ZX
1307#ifdef CONFIG_X86_64
1308static inline unsigned long read_msr(unsigned long msr)
1309{
1310 u64 value;
1311
1312 rdmsrl(msr, value);
1313 return value;
1314}
1315#endif
1316
ec6d273d
ZX
1317static inline u32 get_rdx_init_val(void)
1318{
1319 return 0x600; /* P6 family */
1320}
1321
c1a5d4f9
AK
1322static inline void kvm_inject_gp(struct kvm_vcpu *vcpu, u32 error_code)
1323{
1324 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
1325}
1326
ec6d273d
ZX
1327#define TSS_IOPB_BASE_OFFSET 0x66
1328#define TSS_BASE_SIZE 0x68
1329#define TSS_IOPB_SIZE (65536 / 8)
1330#define TSS_REDIRECTION_SIZE (256 / 8)
7d76b4d3
JP
1331#define RMODE_TSS_SIZE \
1332 (TSS_BASE_SIZE + TSS_REDIRECTION_SIZE + TSS_IOPB_SIZE + 1)
53e0aa7b 1333
37817f29
IE
1334enum {
1335 TASK_SWITCH_CALL = 0,
1336 TASK_SWITCH_IRET = 1,
1337 TASK_SWITCH_JMP = 2,
1338 TASK_SWITCH_GATE = 3,
1339};
1340
1371d904 1341#define HF_GIF_MASK (1 << 0)
3d6368ef
AG
1342#define HF_HIF_MASK (1 << 1)
1343#define HF_VINTR_MASK (1 << 2)
95ba8273 1344#define HF_NMI_MASK (1 << 3)
44c11430 1345#define HF_IRET_MASK (1 << 4)
ec9e60b2 1346#define HF_GUEST_MASK (1 << 5) /* VCPU is in guest-mode */
f077825a
PB
1347#define HF_SMM_MASK (1 << 6)
1348#define HF_SMM_INSIDE_NMI_MASK (1 << 7)
1371d904 1349
699023e2
PB
1350#define __KVM_VCPU_MULTIPLE_ADDRESS_SPACE
1351#define KVM_ADDRESS_SPACE_NUM 2
1352
1353#define kvm_arch_vcpu_memslots_id(vcpu) ((vcpu)->arch.hflags & HF_SMM_MASK ? 1 : 0)
1354#define kvm_memslots_for_spte_role(kvm, role) __kvm_memslots(kvm, (role).smm)
1371d904 1355
4ecac3fd
AK
1356/*
1357 * Hardware virtualization extension instructions may fault if a
1358 * reboot turns off virtualization while processes are running.
1359 * Trap the fault and ignore the instruction if that happens.
1360 */
b7c4145b 1361asmlinkage void kvm_spurious_fault(void);
4ecac3fd 1362
5e520e62 1363#define ____kvm_handle_fault_on_reboot(insn, cleanup_insn) \
4ecac3fd 1364 "666: " insn "\n\t" \
b7c4145b 1365 "668: \n\t" \
18b13e54 1366 ".pushsection .fixup, \"ax\" \n" \
4ecac3fd 1367 "667: \n\t" \
5e520e62 1368 cleanup_insn "\n\t" \
b7c4145b
AK
1369 "cmpb $0, kvm_rebooting \n\t" \
1370 "jne 668b \n\t" \
8ceed347 1371 __ASM_SIZE(push) " $666b \n\t" \
b7c4145b 1372 "call kvm_spurious_fault \n\t" \
4ecac3fd 1373 ".popsection \n\t" \
3ee89722 1374 _ASM_EXTABLE(666b, 667b)
4ecac3fd 1375
5e520e62
AK
1376#define __kvm_handle_fault_on_reboot(insn) \
1377 ____kvm_handle_fault_on_reboot(insn, "")
1378
e930bffe
AA
1379#define KVM_ARCH_WANT_MMU_NOTIFIER
1380int kvm_unmap_hva(struct kvm *kvm, unsigned long hva);
b3ae2096 1381int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end);
57128468 1382int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
8ee53820 1383int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
3da0dd43 1384void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
c7c9c56c 1385int kvm_cpu_has_injectable_intr(struct kvm_vcpu *v);
a1b37100
GN
1386int kvm_cpu_has_interrupt(struct kvm_vcpu *vcpu);
1387int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu);
0b71785d 1388int kvm_cpu_get_interrupt(struct kvm_vcpu *v);
d28bc9dd 1389void kvm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event);
4256f43f 1390void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu);
e930bffe 1391
18863bdd 1392void kvm_define_shared_msr(unsigned index, u32 msr);
8b3c3104 1393int kvm_set_shared_msr(unsigned index, u64 val, u64 mask);
18863bdd 1394
35181e86 1395u64 kvm_scale_tsc(struct kvm_vcpu *vcpu, u64 tsc);
4ba76538 1396u64 kvm_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc);
35181e86 1397
82b32774 1398unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu);
f92653ee
JK
1399bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip);
1400
2860c4b1
PB
1401void kvm_make_mclock_inprogress_request(struct kvm *kvm);
1402void kvm_make_scan_ioapic_request(struct kvm *kvm);
1403
af585b92
GN
1404void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
1405 struct kvm_async_pf *work);
1406void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
1407 struct kvm_async_pf *work);
56028d08
GN
1408void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu,
1409 struct kvm_async_pf *work);
7c90705b 1410bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu);
af585b92
GN
1411extern bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn);
1412
6affcbed
KH
1413int kvm_skip_emulated_instruction(struct kvm_vcpu *vcpu);
1414int kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err);
db8fcefa 1415
f5132b01
GN
1416int kvm_is_in_guest(void);
1417
1d8007bd
PB
1418int __x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size);
1419int x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size);
d71ba788
PB
1420bool kvm_vcpu_is_reset_bsp(struct kvm_vcpu *vcpu);
1421bool kvm_vcpu_is_bsp(struct kvm_vcpu *vcpu);
f5132b01 1422
8feb4a04
FW
1423bool kvm_intr_is_single_vcpu(struct kvm *kvm, struct kvm_lapic_irq *irq,
1424 struct kvm_vcpu **dest_vcpu);
1425
37131313 1426void kvm_set_msi_irq(struct kvm *kvm, struct kvm_kernel_irq_routing_entry *e,
d84f1e07 1427 struct kvm_lapic_irq *irq);
197a4f4b 1428
d1ed092f
SS
1429static inline void kvm_arch_vcpu_blocking(struct kvm_vcpu *vcpu)
1430{
1431 if (kvm_x86_ops->vcpu_blocking)
1432 kvm_x86_ops->vcpu_blocking(vcpu);
1433}
1434
1435static inline void kvm_arch_vcpu_unblocking(struct kvm_vcpu *vcpu)
1436{
1437 if (kvm_x86_ops->vcpu_unblocking)
1438 kvm_x86_ops->vcpu_unblocking(vcpu);
1439}
1440
3491caf2 1441static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {}
3217f7c2 1442
7d669f50
SS
1443static inline int kvm_cpu_get_apicid(int mps_cpu)
1444{
1445#ifdef CONFIG_X86_LOCAL_APIC
64063505 1446 return default_cpu_present_to_apicid(mps_cpu);
7d669f50
SS
1447#else
1448 WARN_ON_ONCE(1);
1449 return BAD_APICID;
1450#endif
1451}
1452
05cade71
LP
1453#define put_smstate(type, buf, offset, val) \
1454 *(type *)((buf) + (offset) - 0x7e00) = val
1455
b1394e74
RK
1456void kvm_arch_mmu_notifier_invalidate_range(struct kvm *kvm,
1457 unsigned long start, unsigned long end);
1458
1965aae3 1459#endif /* _ASM_X86_KVM_HOST_H */