]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/include/asm/msr-index.h
perf/x86/intel/lbr: Allow time stamp for free running PEBSv3
[mirror_ubuntu-artful-kernel.git] / arch / x86 / include / asm / msr-index.h
CommitLineData
1965aae3
PA
1#ifndef _ASM_X86_MSR_INDEX_H
2#define _ASM_X86_MSR_INDEX_H
4bc5aa91
PA
3
4/* CPU model specific register (MSR) numbers */
5
6/* x86-64 specific MSRs */
7#define MSR_EFER 0xc0000080 /* extended feature register */
8#define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */
9#define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */
10#define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */
11#define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */
12#define MSR_FS_BASE 0xc0000100 /* 64bit FS base */
13#define MSR_GS_BASE 0xc0000101 /* 64bit GS base */
14#define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */
5df97400 15#define MSR_TSC_AUX 0xc0000103 /* Auxiliary TSC */
4bc5aa91
PA
16
17/* EFER bits: */
18#define _EFER_SCE 0 /* SYSCALL/SYSRET */
19#define _EFER_LME 8 /* Long mode enable */
20#define _EFER_LMA 10 /* Long mode active (read-only) */
21#define _EFER_NX 11 /* No execute enable */
9962d032 22#define _EFER_SVME 12 /* Enable virtualization */
eec4b140 23#define _EFER_LMSLE 13 /* Long Mode Segment Limit Enable */
d2062693 24#define _EFER_FFXSR 14 /* Enable Fast FXSAVE/FXRSTOR */
4bc5aa91
PA
25
26#define EFER_SCE (1<<_EFER_SCE)
27#define EFER_LME (1<<_EFER_LME)
28#define EFER_LMA (1<<_EFER_LMA)
29#define EFER_NX (1<<_EFER_NX)
9962d032 30#define EFER_SVME (1<<_EFER_SVME)
eec4b140 31#define EFER_LMSLE (1<<_EFER_LMSLE)
d2062693 32#define EFER_FFXSR (1<<_EFER_FFXSR)
4bc5aa91
PA
33
34/* Intel MSRs. Some also available on other CPUs */
35#define MSR_IA32_PERFCTR0 0x000000c1
36#define MSR_IA32_PERFCTR1 0x000000c2
37#define MSR_FSB_FREQ 0x000000cd
9c63a650 38#define MSR_NHM_PLATFORM_INFO 0x000000ce
4bc5aa91 39
14796fca
LB
40#define MSR_NHM_SNB_PKG_CST_CFG_CTL 0x000000e2
41#define NHM_C3_AUTO_DEMOTE (1UL << 25)
42#define NHM_C1_AUTO_DEMOTE (1UL << 26)
bfb53ccf 43#define ATM_LNC_C6_AUTO_DEMOTE (1UL << 25)
9c63a650
LB
44#define SNB_C1_AUTO_UNDEMOTE (1UL << 27)
45#define SNB_C3_AUTO_UNDEMOTE (1UL << 28)
14796fca 46
05e99c8c 47#define MSR_PLATFORM_INFO 0x000000ce
4bc5aa91
PA
48#define MSR_MTRRcap 0x000000fe
49#define MSR_IA32_BBL_CR_CTL 0x00000119
91c9c3ed 50#define MSR_IA32_BBL_CR_CTL3 0x0000011e
4bc5aa91
PA
51
52#define MSR_IA32_SYSENTER_CS 0x00000174
53#define MSR_IA32_SYSENTER_ESP 0x00000175
54#define MSR_IA32_SYSENTER_EIP 0x00000176
55
56#define MSR_IA32_MCG_CAP 0x00000179
57#define MSR_IA32_MCG_STATUS 0x0000017a
58#define MSR_IA32_MCG_CTL 0x0000017b
bc12edb8 59#define MSR_IA32_MCG_EXT_CTL 0x000004d0
4bc5aa91 60
a7e3ed1e
AK
61#define MSR_OFFCORE_RSP_0 0x000001a6
62#define MSR_OFFCORE_RSP_1 0x000001a7
9c63a650
LB
63#define MSR_NHM_TURBO_RATIO_LIMIT 0x000001ad
64#define MSR_IVT_TURBO_RATIO_LIMIT 0x000001ae
c4d30668
LB
65#define MSR_TURBO_RATIO_LIMIT 0x000001ad
66#define MSR_TURBO_RATIO_LIMIT1 0x000001ae
67#define MSR_TURBO_RATIO_LIMIT2 0x000001af
a7e3ed1e 68
225ce539
SE
69#define MSR_LBR_SELECT 0x000001c8
70#define MSR_LBR_TOS 0x000001c9
71#define MSR_LBR_NHM_FROM 0x00000680
72#define MSR_LBR_NHM_TO 0x000006c0
73#define MSR_LBR_CORE_FROM 0x00000040
74#define MSR_LBR_CORE_TO 0x00000060
75
4bc5aa91
PA
76#define MSR_IA32_PEBS_ENABLE 0x000003f1
77#define MSR_IA32_DS_AREA 0x00000600
78#define MSR_IA32_PERF_CAPABILITIES 0x00000345
f20093ee 79#define MSR_PEBS_LD_LAT_THRESHOLD 0x000003f6
4bc5aa91 80
52ca9ced
AS
81#define MSR_IA32_RTIT_CTL 0x00000570
82#define RTIT_CTL_TRACEEN BIT(0)
b1bf72d6 83#define RTIT_CTL_CYCLEACC BIT(1)
52ca9ced
AS
84#define RTIT_CTL_OS BIT(2)
85#define RTIT_CTL_USR BIT(3)
86#define RTIT_CTL_CR3EN BIT(7)
87#define RTIT_CTL_TOPA BIT(8)
b1bf72d6 88#define RTIT_CTL_MTC_EN BIT(9)
52ca9ced
AS
89#define RTIT_CTL_TSC_EN BIT(10)
90#define RTIT_CTL_DISRETC BIT(11)
91#define RTIT_CTL_BRANCH_EN BIT(13)
b1bf72d6
AS
92#define RTIT_CTL_MTC_RANGE_OFFSET 14
93#define RTIT_CTL_MTC_RANGE (0x0full << RTIT_CTL_MTC_RANGE_OFFSET)
94#define RTIT_CTL_CYC_THRESH_OFFSET 19
95#define RTIT_CTL_CYC_THRESH (0x0full << RTIT_CTL_CYC_THRESH_OFFSET)
96#define RTIT_CTL_PSB_FREQ_OFFSET 24
97#define RTIT_CTL_PSB_FREQ (0x0full << RTIT_CTL_PSB_FREQ_OFFSET)
52ca9ced
AS
98#define MSR_IA32_RTIT_STATUS 0x00000571
99#define RTIT_STATUS_CONTEXTEN BIT(1)
100#define RTIT_STATUS_TRIGGEREN BIT(2)
101#define RTIT_STATUS_ERROR BIT(4)
102#define RTIT_STATUS_STOPPED BIT(5)
103#define MSR_IA32_RTIT_CR3_MATCH 0x00000572
104#define MSR_IA32_RTIT_OUTPUT_BASE 0x00000560
105#define MSR_IA32_RTIT_OUTPUT_MASK 0x00000561
106
4bc5aa91
PA
107#define MSR_MTRRfix64K_00000 0x00000250
108#define MSR_MTRRfix16K_80000 0x00000258
109#define MSR_MTRRfix16K_A0000 0x00000259
110#define MSR_MTRRfix4K_C0000 0x00000268
111#define MSR_MTRRfix4K_C8000 0x00000269
112#define MSR_MTRRfix4K_D0000 0x0000026a
113#define MSR_MTRRfix4K_D8000 0x0000026b
114#define MSR_MTRRfix4K_E0000 0x0000026c
115#define MSR_MTRRfix4K_E8000 0x0000026d
116#define MSR_MTRRfix4K_F0000 0x0000026e
117#define MSR_MTRRfix4K_F8000 0x0000026f
118#define MSR_MTRRdefType 0x000002ff
119
2e5d9c85 120#define MSR_IA32_CR_PAT 0x00000277
121
4bc5aa91
PA
122#define MSR_IA32_DEBUGCTLMSR 0x000001d9
123#define MSR_IA32_LASTBRANCHFROMIP 0x000001db
124#define MSR_IA32_LASTBRANCHTOIP 0x000001dc
125#define MSR_IA32_LASTINTFROMIP 0x000001dd
126#define MSR_IA32_LASTINTTOIP 0x000001de
127
d2499d8b 128/* DEBUGCTLMSR bits (others vary by model): */
7c5ecaf7
PZ
129#define DEBUGCTLMSR_LBR (1UL << 0) /* last branch recording */
130#define DEBUGCTLMSR_BTF (1UL << 1) /* single-step on branches */
131#define DEBUGCTLMSR_TR (1UL << 6)
132#define DEBUGCTLMSR_BTS (1UL << 7)
133#define DEBUGCTLMSR_BTINT (1UL << 8)
134#define DEBUGCTLMSR_BTS_OFF_OS (1UL << 9)
135#define DEBUGCTLMSR_BTS_OFF_USR (1UL << 10)
136#define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI (1UL << 11)
d2499d8b 137
67920418
LB
138#define MSR_IA32_POWER_CTL 0x000001fc
139
4bc5aa91
PA
140#define MSR_IA32_MC0_CTL 0x00000400
141#define MSR_IA32_MC0_STATUS 0x00000401
142#define MSR_IA32_MC0_ADDR 0x00000402
143#define MSR_IA32_MC0_MISC 0x00000403
144
9c63a650
LB
145/* C-state Residency Counters */
146#define MSR_PKG_C3_RESIDENCY 0x000003f8
147#define MSR_PKG_C6_RESIDENCY 0x000003f9
148#define MSR_PKG_C7_RESIDENCY 0x000003fa
149#define MSR_CORE_C3_RESIDENCY 0x000003fc
150#define MSR_CORE_C6_RESIDENCY 0x000003fd
151#define MSR_CORE_C7_RESIDENCY 0x000003fe
fb5d4327 152#define MSR_KNL_CORE_C6_RESIDENCY 0x000003ff
9c63a650 153#define MSR_PKG_C2_RESIDENCY 0x0000060d
ca58710f
KCA
154#define MSR_PKG_C8_RESIDENCY 0x00000630
155#define MSR_PKG_C9_RESIDENCY 0x00000631
156#define MSR_PKG_C10_RESIDENCY 0x00000632
9c63a650 157
3fc808aa
LB
158/* Run Time Average Power Limiting (RAPL) Interface */
159
160#define MSR_RAPL_POWER_UNIT 0x00000606
161
162#define MSR_PKG_POWER_LIMIT 0x00000610
163#define MSR_PKG_ENERGY_STATUS 0x00000611
164#define MSR_PKG_PERF_STATUS 0x00000613
165#define MSR_PKG_POWER_INFO 0x00000614
166
167#define MSR_DRAM_POWER_LIMIT 0x00000618
168#define MSR_DRAM_ENERGY_STATUS 0x00000619
169#define MSR_DRAM_PERF_STATUS 0x0000061b
170#define MSR_DRAM_POWER_INFO 0x0000061c
171
172#define MSR_PP0_POWER_LIMIT 0x00000638
173#define MSR_PP0_ENERGY_STATUS 0x00000639
174#define MSR_PP0_POLICY 0x0000063a
175#define MSR_PP0_PERF_STATUS 0x0000063b
176
177#define MSR_PP1_POWER_LIMIT 0x00000640
178#define MSR_PP1_ENERGY_STATUS 0x00000641
179#define MSR_PP1_POLICY 0x00000642
180
0b2bb692
LB
181#define MSR_PKG_WEIGHTED_CORE_C0_RES 0x00000658
182#define MSR_PKG_ANY_CORE_C0_RES 0x00000659
183#define MSR_PKG_ANY_GFXE_C0_RES 0x0000065A
184#define MSR_PKG_BOTH_CORE_GFXE_C0_RES 0x0000065B
185
144b44b1
LB
186#define MSR_CORE_C1_RES 0x00000660
187
8c058d53
LB
188#define MSR_CC6_DEMOTION_POLICY_CONFIG 0x00000668
189#define MSR_MC6_DEMOTION_POLICY_CONFIG 0x00000669
190
3a9a941d
LB
191#define MSR_CORE_PERF_LIMIT_REASONS 0x00000690
192#define MSR_GFX_PERF_LIMIT_REASONS 0x000006B0
193#define MSR_RING_PERF_LIMIT_REASONS 0x000006B1
194
2f86dc4c
DB
195/* Hardware P state interface */
196#define MSR_PPERF 0x0000064e
197#define MSR_PERF_LIMIT_REASONS 0x0000064f
198#define MSR_PM_ENABLE 0x00000770
199#define MSR_HWP_CAPABILITIES 0x00000771
200#define MSR_HWP_REQUEST_PKG 0x00000772
201#define MSR_HWP_INTERRUPT 0x00000773
202#define MSR_HWP_REQUEST 0x00000774
203#define MSR_HWP_STATUS 0x00000777
204
205/* CPUID.6.EAX */
206#define HWP_BASE_BIT (1<<7)
207#define HWP_NOTIFICATIONS_BIT (1<<8)
208#define HWP_ACTIVITY_WINDOW_BIT (1<<9)
209#define HWP_ENERGY_PERF_PREFERENCE_BIT (1<<10)
210#define HWP_PACKAGE_LEVEL_REQUEST_BIT (1<<11)
211
212/* IA32_HWP_CAPABILITIES */
213#define HWP_HIGHEST_PERF(x) (x & 0xff)
214#define HWP_GUARANTEED_PERF(x) ((x & (0xff << 8)) >>8)
215#define HWP_MOSTEFFICIENT_PERF(x) ((x & (0xff << 16)) >>16)
216#define HWP_LOWEST_PERF(x) ((x & (0xff << 24)) >>24)
217
218/* IA32_HWP_REQUEST */
219#define HWP_MIN_PERF(x) (x & 0xff)
220#define HWP_MAX_PERF(x) ((x & 0xff) << 8)
221#define HWP_DESIRED_PERF(x) ((x & 0xff) << 16)
222#define HWP_ENERGY_PERF_PREFERENCE(x) ((x & 0xff) << 24)
223#define HWP_ACTIVITY_WINDOW(x) ((x & 0xff3) << 32)
224#define HWP_PACKAGE_CONTROL(x) ((x & 0x1) << 42)
225
226/* IA32_HWP_STATUS */
227#define HWP_GUARANTEED_CHANGE(x) (x & 0x1)
228#define HWP_EXCURSION_TO_MINIMUM(x) (x & 0x4)
229
230/* IA32_HWP_INTERRUPT */
231#define HWP_CHANGE_TO_GUARANTEED_INT(x) (x & 0x1)
232#define HWP_EXCURSION_TO_MINIMUM_INT(x) (x & 0x2)
233
5bbc097d
JR
234#define MSR_AMD64_MC0_MASK 0xc0010044
235
a2d32bcb
AK
236#define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x))
237#define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x))
238#define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x))
239#define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x))
240
5bbc097d
JR
241#define MSR_AMD64_MCx_MASK(x) (MSR_AMD64_MC0_MASK + (x))
242
03195c6b
AK
243/* These are consecutive and not in the normal 4er MCE bank block */
244#define MSR_IA32_MC0_CTL2 0x00000280
a2d32bcb
AK
245#define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x))
246
4bc5aa91
PA
247#define MSR_P6_PERFCTR0 0x000000c1
248#define MSR_P6_PERFCTR1 0x000000c2
249#define MSR_P6_EVNTSEL0 0x00000186
250#define MSR_P6_EVNTSEL1 0x00000187
251
e717bf4e
VW
252#define MSR_KNC_PERFCTR0 0x00000020
253#define MSR_KNC_PERFCTR1 0x00000021
254#define MSR_KNC_EVNTSEL0 0x00000028
255#define MSR_KNC_EVNTSEL1 0x00000029
256
069e0c3c
AK
257/* Alternative perfctr range with full access. */
258#define MSR_IA32_PMC0 0x000004c1
259
4f8a6b1a 260/* AMD64 MSRs. Not complete. See the architecture manual for a more
4bc5aa91 261 complete list. */
4f8a6b1a 262
29d0887f 263#define MSR_AMD64_PATCH_LEVEL 0x0000008b
fbc0db76 264#define MSR_AMD64_TSC_RATIO 0xc0000104
12db648c 265#define MSR_AMD64_NB_CFG 0xc001001f
29d0887f 266#define MSR_AMD64_PATCH_LOADER 0xc0010020
035a02c1
AH
267#define MSR_AMD64_OSVW_ID_LENGTH 0xc0010140
268#define MSR_AMD64_OSVW_STATUS 0xc0010141
3b564968 269#define MSR_AMD64_LS_CFG 0xc0011020
67ec6607 270#define MSR_AMD64_DC_CFG 0xc0011022
f0322bd3 271#define MSR_AMD64_BU_CFG2 0xc001102a
4f8a6b1a
SE
272#define MSR_AMD64_IBSFETCHCTL 0xc0011030
273#define MSR_AMD64_IBSFETCHLINAD 0xc0011031
274#define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032
b7074f1f
RR
275#define MSR_AMD64_IBSFETCH_REG_COUNT 3
276#define MSR_AMD64_IBSFETCH_REG_MASK ((1UL<<MSR_AMD64_IBSFETCH_REG_COUNT)-1)
4f8a6b1a
SE
277#define MSR_AMD64_IBSOPCTL 0xc0011033
278#define MSR_AMD64_IBSOPRIP 0xc0011034
279#define MSR_AMD64_IBSOPDATA 0xc0011035
280#define MSR_AMD64_IBSOPDATA2 0xc0011036
281#define MSR_AMD64_IBSOPDATA3 0xc0011037
282#define MSR_AMD64_IBSDCLINAD 0xc0011038
283#define MSR_AMD64_IBSDCPHYSAD 0xc0011039
b7074f1f
RR
284#define MSR_AMD64_IBSOP_REG_COUNT 7
285#define MSR_AMD64_IBSOP_REG_MASK ((1UL<<MSR_AMD64_IBSOP_REG_COUNT)-1)
4f8a6b1a 286#define MSR_AMD64_IBSCTL 0xc001103a
25da6950 287#define MSR_AMD64_IBSBRTARGET 0xc001103b
904cb367 288#define MSR_AMD64_IBSOPDATA4 0xc001103d
b7074f1f 289#define MSR_AMD64_IBS_REG_COUNT_MAX 8 /* includes MSR_AMD64_IBSBRTARGET */
4f8a6b1a 290
c43ca509
JS
291/* Fam 16h MSRs */
292#define MSR_F16H_L2I_PERF_CTL 0xc0010230
293#define MSR_F16H_L2I_PERF_CTR 0xc0010231
d6d55f0b
JS
294#define MSR_F16H_DR1_ADDR_MASK 0xc0011019
295#define MSR_F16H_DR2_ADDR_MASK 0xc001101a
296#define MSR_F16H_DR3_ADDR_MASK 0xc001101b
297#define MSR_F16H_DR0_ADDR_MASK 0xc0011027
c43ca509 298
da169f5d
RR
299/* Fam 15h MSRs */
300#define MSR_F15H_PERF_CTL 0xc0010200
301#define MSR_F15H_PERF_CTR 0xc0010201
e259514e
JS
302#define MSR_F15H_NB_PERF_CTL 0xc0010240
303#define MSR_F15H_NB_PERF_CTR 0xc0010241
da169f5d 304
2274c33e
YL
305/* Fam 10h MSRs */
306#define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058
307#define FAM10H_MMIO_CONF_ENABLE (1<<0)
308#define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf
309#define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2
37db6c8f 310#define FAM10H_MMIO_CONF_BASE_MASK 0xfffffffULL
2274c33e 311#define FAM10H_MMIO_CONF_BASE_SHIFT 20
9d260ebc 312#define MSR_FAM10H_NODE_ID 0xc001100c
2274c33e 313
4f8a6b1a
SE
314/* K8 MSRs */
315#define MSR_K8_TOP_MEM1 0xc001001a
316#define MSR_K8_TOP_MEM2 0xc001001d
317#define MSR_K8_SYSCFG 0xc0010010
aa83f3f2
TG
318#define MSR_K8_INT_PENDING_MSG 0xc0010055
319/* C1E active bits in int pending message */
320#define K8_INTP_C1E_ACTIVE_MASK 0x18000000
8346ea17 321#define MSR_K8_TSEG_ADDR 0xc0010112
4f8a6b1a
SE
322#define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */
323#define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */
324#define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */
325
326/* K7 MSRs */
4bc5aa91
PA
327#define MSR_K7_EVNTSEL0 0xc0010000
328#define MSR_K7_PERFCTR0 0xc0010004
329#define MSR_K7_EVNTSEL1 0xc0010001
330#define MSR_K7_PERFCTR1 0xc0010005
331#define MSR_K7_EVNTSEL2 0xc0010002
332#define MSR_K7_PERFCTR2 0xc0010006
333#define MSR_K7_EVNTSEL3 0xc0010003
334#define MSR_K7_PERFCTR3 0xc0010007
4bc5aa91 335#define MSR_K7_CLK_CTL 0xc001001b
4bc5aa91 336#define MSR_K7_HWCR 0xc0010015
4bc5aa91
PA
337#define MSR_K7_FID_VID_CTL 0xc0010041
338#define MSR_K7_FID_VID_STATUS 0xc0010042
4bc5aa91
PA
339
340/* K6 MSRs */
4bc5aa91
PA
341#define MSR_K6_WHCR 0xc0000082
342#define MSR_K6_UWCCR 0xc0000085
343#define MSR_K6_EPMR 0xc0000086
344#define MSR_K6_PSOR 0xc0000087
345#define MSR_K6_PFIR 0xc0000088
346
347/* Centaur-Hauls/IDT defined MSRs. */
348#define MSR_IDT_FCR1 0x00000107
349#define MSR_IDT_FCR2 0x00000108
350#define MSR_IDT_FCR3 0x00000109
351#define MSR_IDT_FCR4 0x0000010a
352
353#define MSR_IDT_MCR0 0x00000110
354#define MSR_IDT_MCR1 0x00000111
355#define MSR_IDT_MCR2 0x00000112
356#define MSR_IDT_MCR3 0x00000113
357#define MSR_IDT_MCR4 0x00000114
358#define MSR_IDT_MCR5 0x00000115
359#define MSR_IDT_MCR6 0x00000116
360#define MSR_IDT_MCR7 0x00000117
361#define MSR_IDT_MCR_CTRL 0x00000120
362
363/* VIA Cyrix defined MSRs*/
364#define MSR_VIA_FCR 0x00001107
365#define MSR_VIA_LONGHAUL 0x0000110a
366#define MSR_VIA_RNG 0x0000110b
367#define MSR_VIA_BCR2 0x00001147
368
369/* Transmeta defined MSRs */
370#define MSR_TMTA_LONGRUN_CTRL 0x80868010
371#define MSR_TMTA_LONGRUN_FLAGS 0x80868011
372#define MSR_TMTA_LRTI_READOUT 0x80868018
373#define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a
374
375/* Intel defined MSRs. */
376#define MSR_IA32_P5_MC_ADDR 0x00000000
377#define MSR_IA32_P5_MC_TYPE 0x00000001
378#define MSR_IA32_TSC 0x00000010
379#define MSR_IA32_PLATFORM_ID 0x00000017
380#define MSR_IA32_EBL_CR_POWERON 0x0000002a
b9a52c4b 381#define MSR_EBC_FREQUENCY_ID 0x0000002c
1ed51011 382#define MSR_SMI_COUNT 0x00000034
315a6558 383#define MSR_IA32_FEATURE_CONTROL 0x0000003a
ba904635 384#define MSR_IA32_TSC_ADJUST 0x0000003b
da8999d3 385#define MSR_IA32_BNDCFGS 0x00000d90
4bc5aa91 386
6229ad27
FY
387#define MSR_IA32_XSS 0x00000da0
388
cafd6659
SW
389#define FEATURE_CONTROL_LOCKED (1<<0)
390#define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1<<1)
391#define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
bc12edb8 392#define FEATURE_CONTROL_LMCE (1<<20)
defed7ed 393
4bc5aa91
PA
394#define MSR_IA32_APICBASE 0x0000001b
395#define MSR_IA32_APICBASE_BSP (1<<8)
396#define MSR_IA32_APICBASE_ENABLE (1<<11)
397#define MSR_IA32_APICBASE_BASE (0xfffff<<12)
398
b90dfb04
LJ
399#define MSR_IA32_TSCDEADLINE 0x000006e0
400
4bc5aa91
PA
401#define MSR_IA32_UCODE_WRITE 0x00000079
402#define MSR_IA32_UCODE_REV 0x0000008b
403
e9ac033e
EK
404#define MSR_IA32_SMM_MONITOR_CTL 0x0000009b
405#define MSR_IA32_SMBASE 0x0000009e
406
4bc5aa91
PA
407#define MSR_IA32_PERF_STATUS 0x00000198
408#define MSR_IA32_PERF_CTL 0x00000199
e7ddf4b7 409#define INTEL_PERF_CTL_MASK 0xffff
f594065f 410#define MSR_AMD_PSTATE_DEF_BASE 0xc0010064
3dc9a633
MG
411#define MSR_AMD_PERF_STATUS 0xc0010063
412#define MSR_AMD_PERF_CTL 0xc0010062
4bc5aa91
PA
413
414#define MSR_IA32_MPERF 0x000000e7
415#define MSR_IA32_APERF 0x000000e8
416
417#define MSR_IA32_THERM_CONTROL 0x0000019a
418#define MSR_IA32_THERM_INTERRUPT 0x0000019b
ba2d0f2b 419
9792db61
FY
420#define THERM_INT_HIGH_ENABLE (1 << 0)
421#define THERM_INT_LOW_ENABLE (1 << 1)
422#define THERM_INT_PLN_ENABLE (1 << 24)
ba2d0f2b 423
4bc5aa91 424#define MSR_IA32_THERM_STATUS 0x0000019c
ba2d0f2b
TG
425
426#define THERM_STATUS_PROCHOT (1 << 0)
9792db61 427#define THERM_STATUS_POWER_LIMIT (1 << 10)
ba2d0f2b 428
f3a0867b
BZ
429#define MSR_THERM2_CTL 0x0000019d
430
431#define MSR_THERM2_CTL_TM_SELECT (1ULL << 16)
432
4bc5aa91
PA
433#define MSR_IA32_MISC_ENABLE 0x000001a0
434
a321cedb
CE
435#define MSR_IA32_TEMPERATURE_TARGET 0x000001a2
436
2f86dc4c
DB
437#define MSR_MISC_PWR_MGMT 0x000001aa
438
23016bf0 439#define MSR_IA32_ENERGY_PERF_BIAS 0x000001b0
abe48b10
LB
440#define ENERGY_PERF_BIAS_PERFORMANCE 0
441#define ENERGY_PERF_BIAS_NORMAL 6
4bb82178 442#define ENERGY_PERF_BIAS_POWERSAVE 15
23016bf0 443
9792db61
FY
444#define MSR_IA32_PACKAGE_THERM_STATUS 0x000001b1
445
446#define PACKAGE_THERM_STATUS_PROCHOT (1 << 0)
447#define PACKAGE_THERM_STATUS_POWER_LIMIT (1 << 10)
448
449#define MSR_IA32_PACKAGE_THERM_INTERRUPT 0x000001b2
450
451#define PACKAGE_THERM_INT_HIGH_ENABLE (1 << 0)
452#define PACKAGE_THERM_INT_LOW_ENABLE (1 << 1)
453#define PACKAGE_THERM_INT_PLN_ENABLE (1 << 24)
454
9e76a97e
D
455/* Thermal Thresholds Support */
456#define THERM_INT_THRESHOLD0_ENABLE (1 << 15)
457#define THERM_SHIFT_THRESHOLD0 8
458#define THERM_MASK_THRESHOLD0 (0x7f << THERM_SHIFT_THRESHOLD0)
459#define THERM_INT_THRESHOLD1_ENABLE (1 << 23)
460#define THERM_SHIFT_THRESHOLD1 16
461#define THERM_MASK_THRESHOLD1 (0x7f << THERM_SHIFT_THRESHOLD1)
462#define THERM_STATUS_THRESHOLD0 (1 << 6)
463#define THERM_LOG_THRESHOLD0 (1 << 7)
464#define THERM_STATUS_THRESHOLD1 (1 << 8)
465#define THERM_LOG_THRESHOLD1 (1 << 9)
466
bdf21a49 467/* MISC_ENABLE bits: architectural */
0b131be8
PA
468#define MSR_IA32_MISC_ENABLE_FAST_STRING_BIT 0
469#define MSR_IA32_MISC_ENABLE_FAST_STRING (1ULL << MSR_IA32_MISC_ENABLE_FAST_STRING_BIT)
470#define MSR_IA32_MISC_ENABLE_TCC_BIT 1
471#define MSR_IA32_MISC_ENABLE_TCC (1ULL << MSR_IA32_MISC_ENABLE_TCC_BIT)
472#define MSR_IA32_MISC_ENABLE_EMON_BIT 7
473#define MSR_IA32_MISC_ENABLE_EMON (1ULL << MSR_IA32_MISC_ENABLE_EMON_BIT)
474#define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT 11
475#define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT)
476#define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT 12
477#define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT)
478#define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT 16
479#define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP (1ULL << MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT)
480#define MSR_IA32_MISC_ENABLE_MWAIT_BIT 18
481#define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << MSR_IA32_MISC_ENABLE_MWAIT_BIT)
482#define MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT 22
c45f7736 483#define MSR_IA32_MISC_ENABLE_LIMIT_CPUID (1ULL << MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT)
0b131be8
PA
484#define MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT 23
485#define MSR_IA32_MISC_ENABLE_XTPR_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT)
486#define MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT 34
487#define MSR_IA32_MISC_ENABLE_XD_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT)
bdf21a49
PA
488
489/* MISC_ENABLE bits: model-specific, meaning may vary from core to core */
0b131be8
PA
490#define MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT 2
491#define MSR_IA32_MISC_ENABLE_X87_COMPAT (1ULL << MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT)
492#define MSR_IA32_MISC_ENABLE_TM1_BIT 3
493#define MSR_IA32_MISC_ENABLE_TM1 (1ULL << MSR_IA32_MISC_ENABLE_TM1_BIT)
494#define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT 4
495#define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT)
496#define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT 6
497#define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT)
498#define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT 8
499#define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT)
500#define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT 9
501#define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT)
502#define MSR_IA32_MISC_ENABLE_FERR_BIT 10
503#define MSR_IA32_MISC_ENABLE_FERR (1ULL << MSR_IA32_MISC_ENABLE_FERR_BIT)
504#define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT 10
505#define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX (1ULL << MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT)
506#define MSR_IA32_MISC_ENABLE_TM2_BIT 13
507#define MSR_IA32_MISC_ENABLE_TM2 (1ULL << MSR_IA32_MISC_ENABLE_TM2_BIT)
508#define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT 19
509#define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT)
510#define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT 20
511#define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT)
512#define MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT 24
513#define MSR_IA32_MISC_ENABLE_L1D_CONTEXT (1ULL << MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT)
514#define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT 37
515#define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT)
516#define MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT 38
517#define MSR_IA32_MISC_ENABLE_TURBO_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT)
518#define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT 39
519#define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT)
bdf21a49 520
279f1461
SS
521#define MSR_IA32_TSC_DEADLINE 0x000006E0
522
4bc5aa91
PA
523/* P4/Xeon+ specific */
524#define MSR_IA32_MCG_EAX 0x00000180
525#define MSR_IA32_MCG_EBX 0x00000181
526#define MSR_IA32_MCG_ECX 0x00000182
527#define MSR_IA32_MCG_EDX 0x00000183
528#define MSR_IA32_MCG_ESI 0x00000184
529#define MSR_IA32_MCG_EDI 0x00000185
530#define MSR_IA32_MCG_EBP 0x00000186
531#define MSR_IA32_MCG_ESP 0x00000187
532#define MSR_IA32_MCG_EFLAGS 0x00000188
533#define MSR_IA32_MCG_EIP 0x00000189
534#define MSR_IA32_MCG_RESERVED 0x0000018a
535
536/* Pentium IV performance counter MSRs */
537#define MSR_P4_BPU_PERFCTR0 0x00000300
538#define MSR_P4_BPU_PERFCTR1 0x00000301
539#define MSR_P4_BPU_PERFCTR2 0x00000302
540#define MSR_P4_BPU_PERFCTR3 0x00000303
541#define MSR_P4_MS_PERFCTR0 0x00000304
542#define MSR_P4_MS_PERFCTR1 0x00000305
543#define MSR_P4_MS_PERFCTR2 0x00000306
544#define MSR_P4_MS_PERFCTR3 0x00000307
545#define MSR_P4_FLAME_PERFCTR0 0x00000308
546#define MSR_P4_FLAME_PERFCTR1 0x00000309
547#define MSR_P4_FLAME_PERFCTR2 0x0000030a
548#define MSR_P4_FLAME_PERFCTR3 0x0000030b
549#define MSR_P4_IQ_PERFCTR0 0x0000030c
550#define MSR_P4_IQ_PERFCTR1 0x0000030d
551#define MSR_P4_IQ_PERFCTR2 0x0000030e
552#define MSR_P4_IQ_PERFCTR3 0x0000030f
553#define MSR_P4_IQ_PERFCTR4 0x00000310
554#define MSR_P4_IQ_PERFCTR5 0x00000311
555#define MSR_P4_BPU_CCCR0 0x00000360
556#define MSR_P4_BPU_CCCR1 0x00000361
557#define MSR_P4_BPU_CCCR2 0x00000362
558#define MSR_P4_BPU_CCCR3 0x00000363
559#define MSR_P4_MS_CCCR0 0x00000364
560#define MSR_P4_MS_CCCR1 0x00000365
561#define MSR_P4_MS_CCCR2 0x00000366
562#define MSR_P4_MS_CCCR3 0x00000367
563#define MSR_P4_FLAME_CCCR0 0x00000368
564#define MSR_P4_FLAME_CCCR1 0x00000369
565#define MSR_P4_FLAME_CCCR2 0x0000036a
566#define MSR_P4_FLAME_CCCR3 0x0000036b
567#define MSR_P4_IQ_CCCR0 0x0000036c
568#define MSR_P4_IQ_CCCR1 0x0000036d
569#define MSR_P4_IQ_CCCR2 0x0000036e
570#define MSR_P4_IQ_CCCR3 0x0000036f
571#define MSR_P4_IQ_CCCR4 0x00000370
572#define MSR_P4_IQ_CCCR5 0x00000371
573#define MSR_P4_ALF_ESCR0 0x000003ca
574#define MSR_P4_ALF_ESCR1 0x000003cb
575#define MSR_P4_BPU_ESCR0 0x000003b2
576#define MSR_P4_BPU_ESCR1 0x000003b3
577#define MSR_P4_BSU_ESCR0 0x000003a0
578#define MSR_P4_BSU_ESCR1 0x000003a1
579#define MSR_P4_CRU_ESCR0 0x000003b8
580#define MSR_P4_CRU_ESCR1 0x000003b9
581#define MSR_P4_CRU_ESCR2 0x000003cc
582#define MSR_P4_CRU_ESCR3 0x000003cd
583#define MSR_P4_CRU_ESCR4 0x000003e0
584#define MSR_P4_CRU_ESCR5 0x000003e1
585#define MSR_P4_DAC_ESCR0 0x000003a8
586#define MSR_P4_DAC_ESCR1 0x000003a9
587#define MSR_P4_FIRM_ESCR0 0x000003a4
588#define MSR_P4_FIRM_ESCR1 0x000003a5
589#define MSR_P4_FLAME_ESCR0 0x000003a6
590#define MSR_P4_FLAME_ESCR1 0x000003a7
591#define MSR_P4_FSB_ESCR0 0x000003a2
592#define MSR_P4_FSB_ESCR1 0x000003a3
593#define MSR_P4_IQ_ESCR0 0x000003ba
594#define MSR_P4_IQ_ESCR1 0x000003bb
595#define MSR_P4_IS_ESCR0 0x000003b4
596#define MSR_P4_IS_ESCR1 0x000003b5
597#define MSR_P4_ITLB_ESCR0 0x000003b6
598#define MSR_P4_ITLB_ESCR1 0x000003b7
599#define MSR_P4_IX_ESCR0 0x000003c8
600#define MSR_P4_IX_ESCR1 0x000003c9
601#define MSR_P4_MOB_ESCR0 0x000003aa
602#define MSR_P4_MOB_ESCR1 0x000003ab
603#define MSR_P4_MS_ESCR0 0x000003c0
604#define MSR_P4_MS_ESCR1 0x000003c1
605#define MSR_P4_PMH_ESCR0 0x000003ac
606#define MSR_P4_PMH_ESCR1 0x000003ad
607#define MSR_P4_RAT_ESCR0 0x000003bc
608#define MSR_P4_RAT_ESCR1 0x000003bd
609#define MSR_P4_SAAT_ESCR0 0x000003ae
610#define MSR_P4_SAAT_ESCR1 0x000003af
611#define MSR_P4_SSU_ESCR0 0x000003be
612#define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */
613
614#define MSR_P4_TBPU_ESCR0 0x000003c2
615#define MSR_P4_TBPU_ESCR1 0x000003c3
616#define MSR_P4_TC_ESCR0 0x000003c4
617#define MSR_P4_TC_ESCR1 0x000003c5
618#define MSR_P4_U2L_ESCR0 0x000003b0
619#define MSR_P4_U2L_ESCR1 0x000003b1
620
cb7d6b50
LM
621#define MSR_P4_PEBS_MATRIX_VERT 0x000003f2
622
4bc5aa91
PA
623/* Intel Core-based CPU performance counters */
624#define MSR_CORE_PERF_FIXED_CTR0 0x00000309
625#define MSR_CORE_PERF_FIXED_CTR1 0x0000030a
626#define MSR_CORE_PERF_FIXED_CTR2 0x0000030b
627#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d
628#define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e
629#define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f
630#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x00000390
631
632/* Geode defined MSRs */
633#define MSR_GEODE_BUSCONT_CONF0 0x00001900
634
315a6558
SY
635/* Intel VT MSRs */
636#define MSR_IA32_VMX_BASIC 0x00000480
637#define MSR_IA32_VMX_PINBASED_CTLS 0x00000481
638#define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482
639#define MSR_IA32_VMX_EXIT_CTLS 0x00000483
640#define MSR_IA32_VMX_ENTRY_CTLS 0x00000484
641#define MSR_IA32_VMX_MISC 0x00000485
642#define MSR_IA32_VMX_CR0_FIXED0 0x00000486
643#define MSR_IA32_VMX_CR0_FIXED1 0x00000487
644#define MSR_IA32_VMX_CR4_FIXED0 0x00000488
645#define MSR_IA32_VMX_CR4_FIXED1 0x00000489
646#define MSR_IA32_VMX_VMCS_ENUM 0x0000048a
647#define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b
648#define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c
b87a51ae
NHE
649#define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d
650#define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
651#define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f
652#define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490
cae50139 653#define MSR_IA32_VMX_VMFUNC 0x00000491
b87a51ae
NHE
654
655/* VMX_BASIC bits and bitmasks */
656#define VMX_BASIC_VMCS_SIZE_SHIFT 32
3dbcd8da 657#define VMX_BASIC_TRUE_CTLS (1ULL << 55)
b87a51ae
NHE
658#define VMX_BASIC_64 0x0001000000000000LLU
659#define VMX_BASIC_MEM_TYPE_SHIFT 50
660#define VMX_BASIC_MEM_TYPE_MASK 0x003c000000000000LLU
661#define VMX_BASIC_MEM_TYPE_WB 6LLU
662#define VMX_BASIC_INOUT 0x0040000000000000LLU
315a6558 663
89662e56
AG
664/* MSR_IA32_VMX_MISC bits */
665#define MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS (1ULL << 29)
7854cbca 666#define MSR_IA32_VMX_MISC_PREEMPTION_TIMER_SCALE 0x1F
9962d032
AG
667/* AMD-V MSRs */
668
669#define MSR_VM_CR 0xc0010114
0367b433 670#define MSR_VM_IGNNE 0xc0010115
9962d032
AG
671#define MSR_VM_HSAVE_PA 0xc0010117
672
1965aae3 673#endif /* _ASM_X86_MSR_INDEX_H */