]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/include/asm/msr-index.h
KVM: x86 emulator: Drop EFER.SVME requirement from VMMCALL
[mirror_ubuntu-artful-kernel.git] / arch / x86 / include / asm / msr-index.h
CommitLineData
1965aae3
PA
1#ifndef _ASM_X86_MSR_INDEX_H
2#define _ASM_X86_MSR_INDEX_H
4bc5aa91
PA
3
4/* CPU model specific register (MSR) numbers */
5
6/* x86-64 specific MSRs */
7#define MSR_EFER 0xc0000080 /* extended feature register */
8#define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */
9#define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */
10#define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */
11#define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */
12#define MSR_FS_BASE 0xc0000100 /* 64bit FS base */
13#define MSR_GS_BASE 0xc0000101 /* 64bit GS base */
14#define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */
5df97400 15#define MSR_TSC_AUX 0xc0000103 /* Auxiliary TSC */
4bc5aa91
PA
16
17/* EFER bits: */
18#define _EFER_SCE 0 /* SYSCALL/SYSRET */
19#define _EFER_LME 8 /* Long mode enable */
20#define _EFER_LMA 10 /* Long mode active (read-only) */
21#define _EFER_NX 11 /* No execute enable */
9962d032 22#define _EFER_SVME 12 /* Enable virtualization */
eec4b140 23#define _EFER_LMSLE 13 /* Long Mode Segment Limit Enable */
d2062693 24#define _EFER_FFXSR 14 /* Enable Fast FXSAVE/FXRSTOR */
4bc5aa91
PA
25
26#define EFER_SCE (1<<_EFER_SCE)
27#define EFER_LME (1<<_EFER_LME)
28#define EFER_LMA (1<<_EFER_LMA)
29#define EFER_NX (1<<_EFER_NX)
9962d032 30#define EFER_SVME (1<<_EFER_SVME)
eec4b140 31#define EFER_LMSLE (1<<_EFER_LMSLE)
d2062693 32#define EFER_FFXSR (1<<_EFER_FFXSR)
4bc5aa91
PA
33
34/* Intel MSRs. Some also available on other CPUs */
35#define MSR_IA32_PERFCTR0 0x000000c1
36#define MSR_IA32_PERFCTR1 0x000000c2
37#define MSR_FSB_FREQ 0x000000cd
38
14796fca
LB
39#define MSR_NHM_SNB_PKG_CST_CFG_CTL 0x000000e2
40#define NHM_C3_AUTO_DEMOTE (1UL << 25)
41#define NHM_C1_AUTO_DEMOTE (1UL << 26)
bfb53ccf 42#define ATM_LNC_C6_AUTO_DEMOTE (1UL << 25)
14796fca 43
4bc5aa91
PA
44#define MSR_MTRRcap 0x000000fe
45#define MSR_IA32_BBL_CR_CTL 0x00000119
91c9c3ed 46#define MSR_IA32_BBL_CR_CTL3 0x0000011e
4bc5aa91
PA
47
48#define MSR_IA32_SYSENTER_CS 0x00000174
49#define MSR_IA32_SYSENTER_ESP 0x00000175
50#define MSR_IA32_SYSENTER_EIP 0x00000176
51
52#define MSR_IA32_MCG_CAP 0x00000179
53#define MSR_IA32_MCG_STATUS 0x0000017a
54#define MSR_IA32_MCG_CTL 0x0000017b
55
a7e3ed1e
AK
56#define MSR_OFFCORE_RSP_0 0x000001a6
57#define MSR_OFFCORE_RSP_1 0x000001a7
58
4bc5aa91
PA
59#define MSR_IA32_PEBS_ENABLE 0x000003f1
60#define MSR_IA32_DS_AREA 0x00000600
61#define MSR_IA32_PERF_CAPABILITIES 0x00000345
62
63#define MSR_MTRRfix64K_00000 0x00000250
64#define MSR_MTRRfix16K_80000 0x00000258
65#define MSR_MTRRfix16K_A0000 0x00000259
66#define MSR_MTRRfix4K_C0000 0x00000268
67#define MSR_MTRRfix4K_C8000 0x00000269
68#define MSR_MTRRfix4K_D0000 0x0000026a
69#define MSR_MTRRfix4K_D8000 0x0000026b
70#define MSR_MTRRfix4K_E0000 0x0000026c
71#define MSR_MTRRfix4K_E8000 0x0000026d
72#define MSR_MTRRfix4K_F0000 0x0000026e
73#define MSR_MTRRfix4K_F8000 0x0000026f
74#define MSR_MTRRdefType 0x000002ff
75
2e5d9c85 76#define MSR_IA32_CR_PAT 0x00000277
77
4bc5aa91
PA
78#define MSR_IA32_DEBUGCTLMSR 0x000001d9
79#define MSR_IA32_LASTBRANCHFROMIP 0x000001db
80#define MSR_IA32_LASTBRANCHTOIP 0x000001dc
81#define MSR_IA32_LASTINTFROMIP 0x000001dd
82#define MSR_IA32_LASTINTTOIP 0x000001de
83
d2499d8b 84/* DEBUGCTLMSR bits (others vary by model): */
7c5ecaf7
PZ
85#define DEBUGCTLMSR_LBR (1UL << 0) /* last branch recording */
86#define DEBUGCTLMSR_BTF (1UL << 1) /* single-step on branches */
87#define DEBUGCTLMSR_TR (1UL << 6)
88#define DEBUGCTLMSR_BTS (1UL << 7)
89#define DEBUGCTLMSR_BTINT (1UL << 8)
90#define DEBUGCTLMSR_BTS_OFF_OS (1UL << 9)
91#define DEBUGCTLMSR_BTS_OFF_USR (1UL << 10)
92#define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI (1UL << 11)
d2499d8b 93
4bc5aa91
PA
94#define MSR_IA32_MC0_CTL 0x00000400
95#define MSR_IA32_MC0_STATUS 0x00000401
96#define MSR_IA32_MC0_ADDR 0x00000402
97#define MSR_IA32_MC0_MISC 0x00000403
98
5bbc097d
JR
99#define MSR_AMD64_MC0_MASK 0xc0010044
100
a2d32bcb
AK
101#define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x))
102#define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x))
103#define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x))
104#define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x))
105
5bbc097d
JR
106#define MSR_AMD64_MCx_MASK(x) (MSR_AMD64_MC0_MASK + (x))
107
03195c6b
AK
108/* These are consecutive and not in the normal 4er MCE bank block */
109#define MSR_IA32_MC0_CTL2 0x00000280
a2d32bcb
AK
110#define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x))
111
4bc5aa91
PA
112#define MSR_P6_PERFCTR0 0x000000c1
113#define MSR_P6_PERFCTR1 0x000000c2
114#define MSR_P6_EVNTSEL0 0x00000186
115#define MSR_P6_EVNTSEL1 0x00000187
116
4f8a6b1a 117/* AMD64 MSRs. Not complete. See the architecture manual for a more
4bc5aa91 118 complete list. */
4f8a6b1a 119
29d0887f 120#define MSR_AMD64_PATCH_LEVEL 0x0000008b
12db648c 121#define MSR_AMD64_NB_CFG 0xc001001f
29d0887f 122#define MSR_AMD64_PATCH_LOADER 0xc0010020
035a02c1
AH
123#define MSR_AMD64_OSVW_ID_LENGTH 0xc0010140
124#define MSR_AMD64_OSVW_STATUS 0xc0010141
67ec6607 125#define MSR_AMD64_DC_CFG 0xc0011022
4f8a6b1a
SE
126#define MSR_AMD64_IBSFETCHCTL 0xc0011030
127#define MSR_AMD64_IBSFETCHLINAD 0xc0011031
128#define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032
129#define MSR_AMD64_IBSOPCTL 0xc0011033
130#define MSR_AMD64_IBSOPRIP 0xc0011034
131#define MSR_AMD64_IBSOPDATA 0xc0011035
132#define MSR_AMD64_IBSOPDATA2 0xc0011036
133#define MSR_AMD64_IBSOPDATA3 0xc0011037
134#define MSR_AMD64_IBSDCLINAD 0xc0011038
135#define MSR_AMD64_IBSDCPHYSAD 0xc0011039
136#define MSR_AMD64_IBSCTL 0xc001103a
25da6950 137#define MSR_AMD64_IBSBRTARGET 0xc001103b
4f8a6b1a 138
da169f5d
RR
139/* Fam 15h MSRs */
140#define MSR_F15H_PERF_CTL 0xc0010200
141#define MSR_F15H_PERF_CTR 0xc0010201
142
2274c33e
YL
143/* Fam 10h MSRs */
144#define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058
145#define FAM10H_MMIO_CONF_ENABLE (1<<0)
146#define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf
147#define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2
37db6c8f 148#define FAM10H_MMIO_CONF_BASE_MASK 0xfffffffULL
2274c33e 149#define FAM10H_MMIO_CONF_BASE_SHIFT 20
9d260ebc 150#define MSR_FAM10H_NODE_ID 0xc001100c
2274c33e 151
4f8a6b1a
SE
152/* K8 MSRs */
153#define MSR_K8_TOP_MEM1 0xc001001a
154#define MSR_K8_TOP_MEM2 0xc001001d
155#define MSR_K8_SYSCFG 0xc0010010
aa83f3f2
TG
156#define MSR_K8_INT_PENDING_MSG 0xc0010055
157/* C1E active bits in int pending message */
158#define K8_INTP_C1E_ACTIVE_MASK 0x18000000
8346ea17 159#define MSR_K8_TSEG_ADDR 0xc0010112
4f8a6b1a
SE
160#define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */
161#define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */
162#define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */
163
164/* K7 MSRs */
4bc5aa91
PA
165#define MSR_K7_EVNTSEL0 0xc0010000
166#define MSR_K7_PERFCTR0 0xc0010004
167#define MSR_K7_EVNTSEL1 0xc0010001
168#define MSR_K7_PERFCTR1 0xc0010005
169#define MSR_K7_EVNTSEL2 0xc0010002
170#define MSR_K7_PERFCTR2 0xc0010006
171#define MSR_K7_EVNTSEL3 0xc0010003
172#define MSR_K7_PERFCTR3 0xc0010007
4bc5aa91 173#define MSR_K7_CLK_CTL 0xc001001b
4bc5aa91 174#define MSR_K7_HWCR 0xc0010015
4bc5aa91
PA
175#define MSR_K7_FID_VID_CTL 0xc0010041
176#define MSR_K7_FID_VID_STATUS 0xc0010042
4bc5aa91
PA
177
178/* K6 MSRs */
4bc5aa91
PA
179#define MSR_K6_WHCR 0xc0000082
180#define MSR_K6_UWCCR 0xc0000085
181#define MSR_K6_EPMR 0xc0000086
182#define MSR_K6_PSOR 0xc0000087
183#define MSR_K6_PFIR 0xc0000088
184
185/* Centaur-Hauls/IDT defined MSRs. */
186#define MSR_IDT_FCR1 0x00000107
187#define MSR_IDT_FCR2 0x00000108
188#define MSR_IDT_FCR3 0x00000109
189#define MSR_IDT_FCR4 0x0000010a
190
191#define MSR_IDT_MCR0 0x00000110
192#define MSR_IDT_MCR1 0x00000111
193#define MSR_IDT_MCR2 0x00000112
194#define MSR_IDT_MCR3 0x00000113
195#define MSR_IDT_MCR4 0x00000114
196#define MSR_IDT_MCR5 0x00000115
197#define MSR_IDT_MCR6 0x00000116
198#define MSR_IDT_MCR7 0x00000117
199#define MSR_IDT_MCR_CTRL 0x00000120
200
201/* VIA Cyrix defined MSRs*/
202#define MSR_VIA_FCR 0x00001107
203#define MSR_VIA_LONGHAUL 0x0000110a
204#define MSR_VIA_RNG 0x0000110b
205#define MSR_VIA_BCR2 0x00001147
206
207/* Transmeta defined MSRs */
208#define MSR_TMTA_LONGRUN_CTRL 0x80868010
209#define MSR_TMTA_LONGRUN_FLAGS 0x80868011
210#define MSR_TMTA_LRTI_READOUT 0x80868018
211#define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a
212
213/* Intel defined MSRs. */
214#define MSR_IA32_P5_MC_ADDR 0x00000000
215#define MSR_IA32_P5_MC_TYPE 0x00000001
216#define MSR_IA32_TSC 0x00000010
217#define MSR_IA32_PLATFORM_ID 0x00000017
218#define MSR_IA32_EBL_CR_POWERON 0x0000002a
b9a52c4b 219#define MSR_EBC_FREQUENCY_ID 0x0000002c
315a6558 220#define MSR_IA32_FEATURE_CONTROL 0x0000003a
4bc5aa91 221
cafd6659
SW
222#define FEATURE_CONTROL_LOCKED (1<<0)
223#define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1<<1)
224#define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
defed7ed 225
4bc5aa91
PA
226#define MSR_IA32_APICBASE 0x0000001b
227#define MSR_IA32_APICBASE_BSP (1<<8)
228#define MSR_IA32_APICBASE_ENABLE (1<<11)
229#define MSR_IA32_APICBASE_BASE (0xfffff<<12)
230
231#define MSR_IA32_UCODE_WRITE 0x00000079
232#define MSR_IA32_UCODE_REV 0x0000008b
233
234#define MSR_IA32_PERF_STATUS 0x00000198
235#define MSR_IA32_PERF_CTL 0x00000199
236
237#define MSR_IA32_MPERF 0x000000e7
238#define MSR_IA32_APERF 0x000000e8
239
240#define MSR_IA32_THERM_CONTROL 0x0000019a
241#define MSR_IA32_THERM_INTERRUPT 0x0000019b
ba2d0f2b 242
9792db61
FY
243#define THERM_INT_HIGH_ENABLE (1 << 0)
244#define THERM_INT_LOW_ENABLE (1 << 1)
245#define THERM_INT_PLN_ENABLE (1 << 24)
ba2d0f2b 246
4bc5aa91 247#define MSR_IA32_THERM_STATUS 0x0000019c
ba2d0f2b
TG
248
249#define THERM_STATUS_PROCHOT (1 << 0)
9792db61 250#define THERM_STATUS_POWER_LIMIT (1 << 10)
ba2d0f2b 251
f3a0867b
BZ
252#define MSR_THERM2_CTL 0x0000019d
253
254#define MSR_THERM2_CTL_TM_SELECT (1ULL << 16)
255
4bc5aa91
PA
256#define MSR_IA32_MISC_ENABLE 0x000001a0
257
a321cedb
CE
258#define MSR_IA32_TEMPERATURE_TARGET 0x000001a2
259
23016bf0
VP
260#define MSR_IA32_ENERGY_PERF_BIAS 0x000001b0
261
9792db61
FY
262#define MSR_IA32_PACKAGE_THERM_STATUS 0x000001b1
263
264#define PACKAGE_THERM_STATUS_PROCHOT (1 << 0)
265#define PACKAGE_THERM_STATUS_POWER_LIMIT (1 << 10)
266
267#define MSR_IA32_PACKAGE_THERM_INTERRUPT 0x000001b2
268
269#define PACKAGE_THERM_INT_HIGH_ENABLE (1 << 0)
270#define PACKAGE_THERM_INT_LOW_ENABLE (1 << 1)
271#define PACKAGE_THERM_INT_PLN_ENABLE (1 << 24)
272
9e76a97e
D
273/* Thermal Thresholds Support */
274#define THERM_INT_THRESHOLD0_ENABLE (1 << 15)
275#define THERM_SHIFT_THRESHOLD0 8
276#define THERM_MASK_THRESHOLD0 (0x7f << THERM_SHIFT_THRESHOLD0)
277#define THERM_INT_THRESHOLD1_ENABLE (1 << 23)
278#define THERM_SHIFT_THRESHOLD1 16
279#define THERM_MASK_THRESHOLD1 (0x7f << THERM_SHIFT_THRESHOLD1)
280#define THERM_STATUS_THRESHOLD0 (1 << 6)
281#define THERM_LOG_THRESHOLD0 (1 << 7)
282#define THERM_STATUS_THRESHOLD1 (1 << 8)
283#define THERM_LOG_THRESHOLD1 (1 << 9)
284
bdf21a49
PA
285/* MISC_ENABLE bits: architectural */
286#define MSR_IA32_MISC_ENABLE_FAST_STRING (1ULL << 0)
287#define MSR_IA32_MISC_ENABLE_TCC (1ULL << 1)
288#define MSR_IA32_MISC_ENABLE_EMON (1ULL << 7)
289#define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL (1ULL << 11)
290#define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL (1ULL << 12)
291#define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP (1ULL << 16)
292#define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << 18)
293#define MSR_IA32_MISC_ENABLE_LIMIT_CPUID (1ULL << 22)
294#define MSR_IA32_MISC_ENABLE_XTPR_DISABLE (1ULL << 23)
295#define MSR_IA32_MISC_ENABLE_XD_DISABLE (1ULL << 34)
296
297/* MISC_ENABLE bits: model-specific, meaning may vary from core to core */
298#define MSR_IA32_MISC_ENABLE_X87_COMPAT (1ULL << 2)
299#define MSR_IA32_MISC_ENABLE_TM1 (1ULL << 3)
300#define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE (1ULL << 4)
301#define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE (1ULL << 6)
302#define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK (1ULL << 8)
303#define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE (1ULL << 9)
304#define MSR_IA32_MISC_ENABLE_FERR (1ULL << 10)
305#define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX (1ULL << 10)
306#define MSR_IA32_MISC_ENABLE_TM2 (1ULL << 13)
307#define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE (1ULL << 19)
308#define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK (1ULL << 20)
309#define MSR_IA32_MISC_ENABLE_L1D_CONTEXT (1ULL << 24)
310#define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE (1ULL << 37)
311#define MSR_IA32_MISC_ENABLE_TURBO_DISABLE (1ULL << 38)
312#define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE (1ULL << 39)
313
4bc5aa91
PA
314/* P4/Xeon+ specific */
315#define MSR_IA32_MCG_EAX 0x00000180
316#define MSR_IA32_MCG_EBX 0x00000181
317#define MSR_IA32_MCG_ECX 0x00000182
318#define MSR_IA32_MCG_EDX 0x00000183
319#define MSR_IA32_MCG_ESI 0x00000184
320#define MSR_IA32_MCG_EDI 0x00000185
321#define MSR_IA32_MCG_EBP 0x00000186
322#define MSR_IA32_MCG_ESP 0x00000187
323#define MSR_IA32_MCG_EFLAGS 0x00000188
324#define MSR_IA32_MCG_EIP 0x00000189
325#define MSR_IA32_MCG_RESERVED 0x0000018a
326
327/* Pentium IV performance counter MSRs */
328#define MSR_P4_BPU_PERFCTR0 0x00000300
329#define MSR_P4_BPU_PERFCTR1 0x00000301
330#define MSR_P4_BPU_PERFCTR2 0x00000302
331#define MSR_P4_BPU_PERFCTR3 0x00000303
332#define MSR_P4_MS_PERFCTR0 0x00000304
333#define MSR_P4_MS_PERFCTR1 0x00000305
334#define MSR_P4_MS_PERFCTR2 0x00000306
335#define MSR_P4_MS_PERFCTR3 0x00000307
336#define MSR_P4_FLAME_PERFCTR0 0x00000308
337#define MSR_P4_FLAME_PERFCTR1 0x00000309
338#define MSR_P4_FLAME_PERFCTR2 0x0000030a
339#define MSR_P4_FLAME_PERFCTR3 0x0000030b
340#define MSR_P4_IQ_PERFCTR0 0x0000030c
341#define MSR_P4_IQ_PERFCTR1 0x0000030d
342#define MSR_P4_IQ_PERFCTR2 0x0000030e
343#define MSR_P4_IQ_PERFCTR3 0x0000030f
344#define MSR_P4_IQ_PERFCTR4 0x00000310
345#define MSR_P4_IQ_PERFCTR5 0x00000311
346#define MSR_P4_BPU_CCCR0 0x00000360
347#define MSR_P4_BPU_CCCR1 0x00000361
348#define MSR_P4_BPU_CCCR2 0x00000362
349#define MSR_P4_BPU_CCCR3 0x00000363
350#define MSR_P4_MS_CCCR0 0x00000364
351#define MSR_P4_MS_CCCR1 0x00000365
352#define MSR_P4_MS_CCCR2 0x00000366
353#define MSR_P4_MS_CCCR3 0x00000367
354#define MSR_P4_FLAME_CCCR0 0x00000368
355#define MSR_P4_FLAME_CCCR1 0x00000369
356#define MSR_P4_FLAME_CCCR2 0x0000036a
357#define MSR_P4_FLAME_CCCR3 0x0000036b
358#define MSR_P4_IQ_CCCR0 0x0000036c
359#define MSR_P4_IQ_CCCR1 0x0000036d
360#define MSR_P4_IQ_CCCR2 0x0000036e
361#define MSR_P4_IQ_CCCR3 0x0000036f
362#define MSR_P4_IQ_CCCR4 0x00000370
363#define MSR_P4_IQ_CCCR5 0x00000371
364#define MSR_P4_ALF_ESCR0 0x000003ca
365#define MSR_P4_ALF_ESCR1 0x000003cb
366#define MSR_P4_BPU_ESCR0 0x000003b2
367#define MSR_P4_BPU_ESCR1 0x000003b3
368#define MSR_P4_BSU_ESCR0 0x000003a0
369#define MSR_P4_BSU_ESCR1 0x000003a1
370#define MSR_P4_CRU_ESCR0 0x000003b8
371#define MSR_P4_CRU_ESCR1 0x000003b9
372#define MSR_P4_CRU_ESCR2 0x000003cc
373#define MSR_P4_CRU_ESCR3 0x000003cd
374#define MSR_P4_CRU_ESCR4 0x000003e0
375#define MSR_P4_CRU_ESCR5 0x000003e1
376#define MSR_P4_DAC_ESCR0 0x000003a8
377#define MSR_P4_DAC_ESCR1 0x000003a9
378#define MSR_P4_FIRM_ESCR0 0x000003a4
379#define MSR_P4_FIRM_ESCR1 0x000003a5
380#define MSR_P4_FLAME_ESCR0 0x000003a6
381#define MSR_P4_FLAME_ESCR1 0x000003a7
382#define MSR_P4_FSB_ESCR0 0x000003a2
383#define MSR_P4_FSB_ESCR1 0x000003a3
384#define MSR_P4_IQ_ESCR0 0x000003ba
385#define MSR_P4_IQ_ESCR1 0x000003bb
386#define MSR_P4_IS_ESCR0 0x000003b4
387#define MSR_P4_IS_ESCR1 0x000003b5
388#define MSR_P4_ITLB_ESCR0 0x000003b6
389#define MSR_P4_ITLB_ESCR1 0x000003b7
390#define MSR_P4_IX_ESCR0 0x000003c8
391#define MSR_P4_IX_ESCR1 0x000003c9
392#define MSR_P4_MOB_ESCR0 0x000003aa
393#define MSR_P4_MOB_ESCR1 0x000003ab
394#define MSR_P4_MS_ESCR0 0x000003c0
395#define MSR_P4_MS_ESCR1 0x000003c1
396#define MSR_P4_PMH_ESCR0 0x000003ac
397#define MSR_P4_PMH_ESCR1 0x000003ad
398#define MSR_P4_RAT_ESCR0 0x000003bc
399#define MSR_P4_RAT_ESCR1 0x000003bd
400#define MSR_P4_SAAT_ESCR0 0x000003ae
401#define MSR_P4_SAAT_ESCR1 0x000003af
402#define MSR_P4_SSU_ESCR0 0x000003be
403#define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */
404
405#define MSR_P4_TBPU_ESCR0 0x000003c2
406#define MSR_P4_TBPU_ESCR1 0x000003c3
407#define MSR_P4_TC_ESCR0 0x000003c4
408#define MSR_P4_TC_ESCR1 0x000003c5
409#define MSR_P4_U2L_ESCR0 0x000003b0
410#define MSR_P4_U2L_ESCR1 0x000003b1
411
cb7d6b50
LM
412#define MSR_P4_PEBS_MATRIX_VERT 0x000003f2
413
4bc5aa91
PA
414/* Intel Core-based CPU performance counters */
415#define MSR_CORE_PERF_FIXED_CTR0 0x00000309
416#define MSR_CORE_PERF_FIXED_CTR1 0x0000030a
417#define MSR_CORE_PERF_FIXED_CTR2 0x0000030b
418#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d
419#define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e
420#define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f
421#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x00000390
422
423/* Geode defined MSRs */
424#define MSR_GEODE_BUSCONT_CONF0 0x00001900
425
315a6558
SY
426/* Intel VT MSRs */
427#define MSR_IA32_VMX_BASIC 0x00000480
428#define MSR_IA32_VMX_PINBASED_CTLS 0x00000481
429#define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482
430#define MSR_IA32_VMX_EXIT_CTLS 0x00000483
431#define MSR_IA32_VMX_ENTRY_CTLS 0x00000484
432#define MSR_IA32_VMX_MISC 0x00000485
433#define MSR_IA32_VMX_CR0_FIXED0 0x00000486
434#define MSR_IA32_VMX_CR0_FIXED1 0x00000487
435#define MSR_IA32_VMX_CR4_FIXED0 0x00000488
436#define MSR_IA32_VMX_CR4_FIXED1 0x00000489
437#define MSR_IA32_VMX_VMCS_ENUM 0x0000048a
438#define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b
439#define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c
440
9962d032
AG
441/* AMD-V MSRs */
442
443#define MSR_VM_CR 0xc0010114
0367b433 444#define MSR_VM_IGNNE 0xc0010115
9962d032
AG
445#define MSR_VM_HSAVE_PA 0xc0010117
446
1965aae3 447#endif /* _ASM_X86_MSR_INDEX_H */