]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/include/asm/msr.h
x86/paravirt: Add paravirt_{read,write}_msr()
[mirror_ubuntu-artful-kernel.git] / arch / x86 / include / asm / msr.h
CommitLineData
1965aae3
PA
1#ifndef _ASM_X86_MSR_H
2#define _ASM_X86_MSR_H
be7baf80 3
b72e7464 4#include "msr-index.h"
be7baf80 5
8f12dea6 6#ifndef __ASSEMBLY__
c210d249
GOC
7
8#include <asm/asm.h>
9#include <asm/errno.h>
6bc1096d 10#include <asm/cpumask.h>
b72e7464 11#include <uapi/asm/msr.h>
6bc1096d
BP
12
13struct msr {
14 union {
15 struct {
16 u32 l;
17 u32 h;
18 };
19 u64 q;
20 };
21};
c210d249 22
6ede31e0
BP
23struct msr_info {
24 u32 msr_no;
25 struct msr reg;
26 struct msr *msrs;
27 int err;
28};
29
30struct msr_regs_info {
31 u32 *regs;
32 int err;
33};
34
7a9c2dd0
CY
35struct saved_msr {
36 bool valid;
37 struct msr_info info;
38};
39
40struct saved_msrs {
41 unsigned int num;
42 struct saved_msr *array;
43};
44
c210d249 45/*
d4f1b103
JS
46 * both i386 and x86_64 returns 64-bit value in edx:eax, but gcc's "A"
47 * constraint has different meanings. For i386, "A" means exactly
48 * edx:eax, while for x86_64 it doesn't mean rdx:rax or edx:eax. Instead,
49 * it means rax *or* rdx.
c210d249
GOC
50 */
51#ifdef CONFIG_X86_64
5a33fcb8
GS
52/* Using 64-bit values saves one instruction clearing the high half of low */
53#define DECLARE_ARGS(val, low, high) unsigned long low, high
54#define EAX_EDX_VAL(val, low, high) ((low) | (high) << 32)
c210d249
GOC
55#define EAX_EDX_RET(val, low, high) "=a" (low), "=d" (high)
56#else
57#define DECLARE_ARGS(val, low, high) unsigned long long val
58#define EAX_EDX_VAL(val, low, high) (val)
c210d249 59#define EAX_EDX_RET(val, low, high) "=A" (val)
8f12dea6
GOC
60#endif
61
7f47d8cc
AK
62#ifdef CONFIG_TRACEPOINTS
63/*
64 * Be very careful with includes. This header is prone to include loops.
65 */
66#include <asm/atomic.h>
67#include <linux/tracepoint-defs.h>
68
69extern struct tracepoint __tracepoint_read_msr;
70extern struct tracepoint __tracepoint_write_msr;
71extern struct tracepoint __tracepoint_rdpmc;
72#define msr_tracepoint_active(t) static_key_false(&(t).key)
73extern void do_trace_write_msr(unsigned msr, u64 val, int failed);
74extern void do_trace_read_msr(unsigned msr, u64 val, int failed);
75extern void do_trace_rdpmc(unsigned msr, u64 val, int failed);
76#else
77#define msr_tracepoint_active(t) false
78static inline void do_trace_write_msr(unsigned msr, u64 val, int failed) {}
79static inline void do_trace_read_msr(unsigned msr, u64 val, int failed) {}
80static inline void do_trace_rdpmc(unsigned msr, u64 val, int failed) {}
81#endif
82
be7baf80
TG
83static inline unsigned long long native_read_msr(unsigned int msr)
84{
c210d249 85 DECLARE_ARGS(val, low, high);
be7baf80 86
fbd70437
AL
87 asm volatile("1: rdmsr\n"
88 "2:\n"
89 _ASM_EXTABLE_HANDLE(1b, 2b, ex_handler_rdmsr_unsafe)
90 : EAX_EDX_RET(val, low, high) : "c" (msr));
7f47d8cc
AK
91 if (msr_tracepoint_active(__tracepoint_read_msr))
92 do_trace_read_msr(msr, EAX_EDX_VAL(val, low, high), 0);
c210d249 93 return EAX_EDX_VAL(val, low, high);
be7baf80
TG
94}
95
96static inline unsigned long long native_read_msr_safe(unsigned int msr,
97 int *err)
98{
c210d249 99 DECLARE_ARGS(val, low, high);
be7baf80 100
08970fc4 101 asm volatile("2: rdmsr ; xor %[err],%[err]\n"
be7baf80
TG
102 "1:\n\t"
103 ".section .fixup,\"ax\"\n\t"
08970fc4 104 "3: mov %[fault],%[err] ; jmp 1b\n\t"
be7baf80 105 ".previous\n\t"
abb0ade0 106 _ASM_EXTABLE(2b, 3b)
08970fc4 107 : [err] "=r" (*err), EAX_EDX_RET(val, low, high)
0cc0213e 108 : "c" (msr), [fault] "i" (-EIO));
7f47d8cc
AK
109 if (msr_tracepoint_active(__tracepoint_read_msr))
110 do_trace_read_msr(msr, EAX_EDX_VAL(val, low, high), *err);
c210d249 111 return EAX_EDX_VAL(val, low, high);
be7baf80
TG
112}
113
dd2f4a00
AL
114/* Can be uninlined because referenced by paravirt */
115notrace static inline void native_write_msr(unsigned int msr,
116 unsigned low, unsigned high)
be7baf80 117{
fbd70437
AL
118 asm volatile("1: wrmsr\n"
119 "2:\n"
120 _ASM_EXTABLE_HANDLE(1b, 2b, ex_handler_wrmsr_unsafe)
121 : : "c" (msr), "a"(low), "d" (high) : "memory");
7f47d8cc
AK
122 if (msr_tracepoint_active(__tracepoint_read_msr))
123 do_trace_write_msr(msr, ((u64)high << 32 | low), 0);
be7baf80
TG
124}
125
0ca59dd9
FW
126/* Can be uninlined because referenced by paravirt */
127notrace static inline int native_write_msr_safe(unsigned int msr,
c9dcda5c 128 unsigned low, unsigned high)
be7baf80
TG
129{
130 int err;
08970fc4 131 asm volatile("2: wrmsr ; xor %[err],%[err]\n"
be7baf80
TG
132 "1:\n\t"
133 ".section .fixup,\"ax\"\n\t"
08970fc4 134 "3: mov %[fault],%[err] ; jmp 1b\n\t"
be7baf80 135 ".previous\n\t"
abb0ade0 136 _ASM_EXTABLE(2b, 3b)
08970fc4 137 : [err] "=a" (err)
c9dcda5c 138 : "c" (msr), "0" (low), "d" (high),
0cc0213e 139 [fault] "i" (-EIO)
af2b1c60 140 : "memory");
7f47d8cc
AK
141 if (msr_tracepoint_active(__tracepoint_read_msr))
142 do_trace_write_msr(msr, ((u64)high << 32 | low), err);
be7baf80
TG
143 return err;
144}
145
1f975f78
AP
146extern int rdmsr_safe_regs(u32 regs[8]);
147extern int wrmsr_safe_regs(u32 regs[8]);
132ec92f 148
4ea1636b
AL
149/**
150 * rdtsc() - returns the current TSC without ordering constraints
151 *
152 * rdtsc() returns the result of RDTSC as a 64-bit integer. The
153 * only ordering constraint it supplies is the ordering implied by
154 * "asm volatile": it will put the RDTSC in the place you expect. The
155 * CPU can and will speculatively execute that RDTSC, though, so the
156 * results can be non-monotonic if compared on different CPUs.
157 */
158static __always_inline unsigned long long rdtsc(void)
92767af0
IM
159{
160 DECLARE_ARGS(val, low, high);
161
92767af0 162 asm volatile("rdtsc" : EAX_EDX_RET(val, low, high));
92767af0
IM
163
164 return EAX_EDX_VAL(val, low, high);
165}
166
03b9730b
AL
167/**
168 * rdtsc_ordered() - read the current TSC in program order
169 *
170 * rdtsc_ordered() returns the result of RDTSC as a 64-bit integer.
171 * It is ordered like a load to a global in-memory counter. It should
172 * be impossible to observe non-monotonic rdtsc_unordered() behavior
173 * across multiple CPUs as long as the TSC is synced.
174 */
175static __always_inline unsigned long long rdtsc_ordered(void)
176{
177 /*
178 * The RDTSC instruction is not ordered relative to memory
179 * access. The Intel SDM and the AMD APM are both vague on this
180 * point, but empirically an RDTSC instruction can be
181 * speculatively executed before prior loads. An RDTSC
182 * immediately after an appropriate barrier appears to be
183 * ordered as a normal load, that is, it provides the same
184 * ordering guarantees as reading from a global memory location
185 * that some other imaginary CPU is updating continuously with a
186 * time stamp.
187 */
188 alternative_2("", "mfence", X86_FEATURE_MFENCE_RDTSC,
189 "lfence", X86_FEATURE_LFENCE_RDTSC);
190 return rdtsc();
191}
192
99770737
IM
193/* Deprecated, keep it for a cycle for easier merging: */
194#define rdtscll(now) do { (now) = rdtsc_ordered(); } while (0)
195
b8d1fae7 196static inline unsigned long long native_read_pmc(int counter)
be7baf80 197{
c210d249
GOC
198 DECLARE_ARGS(val, low, high);
199
200 asm volatile("rdpmc" : EAX_EDX_RET(val, low, high) : "c" (counter));
7f47d8cc
AK
201 if (msr_tracepoint_active(__tracepoint_rdpmc))
202 do_trace_rdpmc(counter, EAX_EDX_VAL(val, low, high), 0);
c210d249 203 return EAX_EDX_VAL(val, low, high);
be7baf80
TG
204}
205
206#ifdef CONFIG_PARAVIRT
207#include <asm/paravirt.h>
96a388de 208#else
be7baf80
TG
209#include <linux/errno.h>
210/*
211 * Access to machine-specific registers (available on 586 and better only)
212 * Note: the rd* operations modify the parameters directly (without using
213 * pointer indirection), this allows gcc to optimize better
214 */
215
1423bed2 216#define rdmsr(msr, low, high) \
abb0ade0
JP
217do { \
218 u64 __val = native_read_msr((msr)); \
1423bed2
BP
219 (void)((low) = (u32)__val); \
220 (void)((high) = (u32)(__val >> 32)); \
abb0ade0 221} while (0)
be7baf80 222
c9dcda5c 223static inline void wrmsr(unsigned msr, unsigned low, unsigned high)
be7baf80 224{
c9dcda5c 225 native_write_msr(msr, low, high);
be7baf80
TG
226}
227
abb0ade0
JP
228#define rdmsrl(msr, val) \
229 ((val) = native_read_msr((msr)))
be7baf80 230
47edb651
AL
231static inline void wrmsrl(unsigned msr, u64 val)
232{
679bcea8 233 native_write_msr(msr, (u32)(val & 0xffffffffULL), (u32)(val >> 32));
47edb651 234}
be7baf80
TG
235
236/* wrmsr with exception handling */
c9dcda5c 237static inline int wrmsr_safe(unsigned msr, unsigned low, unsigned high)
be7baf80 238{
c9dcda5c 239 return native_write_msr_safe(msr, low, high);
be7baf80
TG
240}
241
060feb65 242/* rdmsr with exception handling */
1423bed2 243#define rdmsr_safe(msr, low, high) \
abb0ade0
JP
244({ \
245 int __err; \
246 u64 __val = native_read_msr_safe((msr), &__err); \
1423bed2
BP
247 (*low) = (u32)__val; \
248 (*high) = (u32)(__val >> 32); \
abb0ade0
JP
249 __err; \
250})
be7baf80 251
1de87bd4
AK
252static inline int rdmsrl_safe(unsigned msr, unsigned long long *p)
253{
254 int err;
255
256 *p = native_read_msr_safe(msr, &err);
257 return err;
258}
177fed1e 259
abb0ade0
JP
260#define rdpmc(counter, low, high) \
261do { \
262 u64 _l = native_read_pmc((counter)); \
263 (low) = (u32)_l; \
264 (high) = (u32)(_l >> 32); \
265} while (0)
be7baf80 266
1ff4d58a
AK
267#define rdpmcl(counter, val) ((val) = native_read_pmc(counter))
268
9261e050
AL
269#endif /* !CONFIG_PARAVIRT */
270
cf991de2
AL
271/*
272 * 64-bit version of wrmsr_safe():
273 */
274static inline int wrmsrl_safe(u32 msr, u64 val)
275{
276 return wrmsr_safe(msr, (u32)val, (u32)(val >> 32));
277}
be7baf80 278
1423bed2 279#define write_tsc(low, high) wrmsr(MSR_IA32_TSC, (low), (high))
be7baf80 280
5df97400 281#define write_rdtscp_aux(val) wrmsr(MSR_TSC_AUX, (val), 0)
be7baf80 282
50542251
BP
283struct msr *msrs_alloc(void);
284void msrs_free(struct msr *msrs);
22085a66
BP
285int msr_set_bit(u32 msr, u8 bit);
286int msr_clear_bit(u32 msr, u8 bit);
50542251 287
be7baf80 288#ifdef CONFIG_SMP
c6f31932
PA
289int rdmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 *l, u32 *h);
290int wrmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 l, u32 h);
1a6b991a
JP
291int rdmsrl_on_cpu(unsigned int cpu, u32 msr_no, u64 *q);
292int wrmsrl_on_cpu(unsigned int cpu, u32 msr_no, u64 q);
b8a47541
BP
293void rdmsr_on_cpus(const struct cpumask *mask, u32 msr_no, struct msr *msrs);
294void wrmsr_on_cpus(const struct cpumask *mask, u32 msr_no, struct msr *msrs);
be7baf80
TG
295int rdmsr_safe_on_cpu(unsigned int cpu, u32 msr_no, u32 *l, u32 *h);
296int wrmsr_safe_on_cpu(unsigned int cpu, u32 msr_no, u32 l, u32 h);
1a6b991a
JP
297int rdmsrl_safe_on_cpu(unsigned int cpu, u32 msr_no, u64 *q);
298int wrmsrl_safe_on_cpu(unsigned int cpu, u32 msr_no, u64 q);
8b956bf1
PA
299int rdmsr_safe_regs_on_cpu(unsigned int cpu, u32 regs[8]);
300int wrmsr_safe_regs_on_cpu(unsigned int cpu, u32 regs[8]);
be7baf80 301#else /* CONFIG_SMP */
c6f31932 302static inline int rdmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 *l, u32 *h)
be7baf80
TG
303{
304 rdmsr(msr_no, *l, *h);
c6f31932 305 return 0;
be7baf80 306}
c6f31932 307static inline int wrmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 l, u32 h)
be7baf80
TG
308{
309 wrmsr(msr_no, l, h);
c6f31932 310 return 0;
be7baf80 311}
1a6b991a
JP
312static inline int rdmsrl_on_cpu(unsigned int cpu, u32 msr_no, u64 *q)
313{
314 rdmsrl(msr_no, *q);
315 return 0;
316}
317static inline int wrmsrl_on_cpu(unsigned int cpu, u32 msr_no, u64 q)
318{
319 wrmsrl(msr_no, q);
320 return 0;
321}
0d0fbbdd 322static inline void rdmsr_on_cpus(const struct cpumask *m, u32 msr_no,
b034c19f
BP
323 struct msr *msrs)
324{
325 rdmsr_on_cpu(0, msr_no, &(msrs[0].l), &(msrs[0].h));
326}
0d0fbbdd 327static inline void wrmsr_on_cpus(const struct cpumask *m, u32 msr_no,
b034c19f
BP
328 struct msr *msrs)
329{
330 wrmsr_on_cpu(0, msr_no, msrs[0].l, msrs[0].h);
331}
abb0ade0
JP
332static inline int rdmsr_safe_on_cpu(unsigned int cpu, u32 msr_no,
333 u32 *l, u32 *h)
be7baf80
TG
334{
335 return rdmsr_safe(msr_no, l, h);
336}
337static inline int wrmsr_safe_on_cpu(unsigned int cpu, u32 msr_no, u32 l, u32 h)
338{
339 return wrmsr_safe(msr_no, l, h);
340}
1a6b991a
JP
341static inline int rdmsrl_safe_on_cpu(unsigned int cpu, u32 msr_no, u64 *q)
342{
343 return rdmsrl_safe(msr_no, q);
344}
345static inline int wrmsrl_safe_on_cpu(unsigned int cpu, u32 msr_no, u64 q)
346{
347 return wrmsrl_safe(msr_no, q);
348}
8b956bf1
PA
349static inline int rdmsr_safe_regs_on_cpu(unsigned int cpu, u32 regs[8])
350{
351 return rdmsr_safe_regs(regs);
352}
353static inline int wrmsr_safe_regs_on_cpu(unsigned int cpu, u32 regs[8])
354{
355 return wrmsr_safe_regs(regs);
356}
be7baf80 357#endif /* CONFIG_SMP */
ff55df53 358#endif /* __ASSEMBLY__ */
1965aae3 359#endif /* _ASM_X86_MSR_H */