]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/x86/include/asm/pgtable_64.h
mm, x86: add support for PUD-sized transparent hugepages
[mirror_ubuntu-bionic-kernel.git] / arch / x86 / include / asm / pgtable_64.h
CommitLineData
1965aae3
PA
1#ifndef _ASM_X86_PGTABLE_64_H
2#define _ASM_X86_PGTABLE_64_H
1da177e4 3
6df95fd7 4#include <linux/const.h>
fb355149
JF
5#include <asm/pgtable_64_types.h>
6
9d291e78
VG
7#ifndef __ASSEMBLY__
8
1da177e4
LT
9/*
10 * This file contains the functions and defines necessary to modify and use
11 * the x86-64 page table tree.
12 */
13#include <asm/processor.h>
1977f032 14#include <linux/bitops.h>
1da177e4 15#include <linux/threads.h>
1da177e4
LT
16
17extern pud_t level3_kernel_pgt[512];
1da177e4
LT
18extern pud_t level3_ident_pgt[512];
19extern pmd_t level2_kernel_pgt[512];
084a2a4e
JF
20extern pmd_t level2_fixmap_pgt[512];
21extern pmd_t level2_ident_pgt[512];
0b5a5063 22extern pte_t level1_fixmap_pgt[512];
1da177e4 23extern pgd_t init_level4_pgt[];
1da177e4 24
e3ebadd9 25#define swapper_pg_dir init_level4_pgt
1da177e4 26
1da177e4 27extern void paging_init(void);
1da177e4 28
7f94401e 29#define pte_ERROR(e) \
c767a54b 30 pr_err("%s:%d: bad pte %p(%016lx)\n", \
7f94401e
JP
31 __FILE__, __LINE__, &(e), pte_val(e))
32#define pmd_ERROR(e) \
c767a54b 33 pr_err("%s:%d: bad pmd %p(%016lx)\n", \
7f94401e
JP
34 __FILE__, __LINE__, &(e), pmd_val(e))
35#define pud_ERROR(e) \
c767a54b 36 pr_err("%s:%d: bad pud %p(%016lx)\n", \
7f94401e
JP
37 __FILE__, __LINE__, &(e), pud_val(e))
38#define pgd_ERROR(e) \
c767a54b 39 pr_err("%s:%d: bad pgd %p(%016lx)\n", \
7f94401e 40 __FILE__, __LINE__, &(e), pgd_val(e))
1da177e4 41
4891645e
JF
42struct mm_struct;
43
0814e0ba
EH
44void set_pte_vaddr_pud(pud_t *pud_page, unsigned long vaddr, pte_t new_pte);
45
46
4891645e
JF
47static inline void native_pte_clear(struct mm_struct *mm, unsigned long addr,
48 pte_t *ptep)
1da177e4 49{
4891645e
JF
50 *ptep = native_make_pte(0);
51}
1da177e4 52
4891645e 53static inline void native_set_pte(pte_t *ptep, pte_t pte)
1da177e4 54{
4891645e
JF
55 *ptep = pte;
56}
1da177e4 57
b65e6390
IM
58static inline void native_set_pte_atomic(pte_t *ptep, pte_t pte)
59{
60 native_set_pte(ptep, pte);
61}
62
db3eb96f
AA
63static inline void native_set_pmd(pmd_t *pmdp, pmd_t pmd)
64{
65 *pmdp = pmd;
66}
67
68static inline void native_pmd_clear(pmd_t *pmd)
69{
70 native_set_pmd(pmd, native_make_pmd(0));
71}
72
4891645e 73static inline pte_t native_ptep_get_and_clear(pte_t *xp)
1da177e4 74{
4891645e
JF
75#ifdef CONFIG_SMP
76 return native_make_pte(xchg(&xp->pte, 0));
77#else
7f94401e
JP
78 /* native_local_ptep_get_and_clear,
79 but duplicated because of cyclic dependency */
4891645e
JF
80 pte_t ret = *xp;
81 native_pte_clear(NULL, 0, xp);
82 return ret;
83#endif
1da177e4
LT
84}
85
db3eb96f 86static inline pmd_t native_pmdp_get_and_clear(pmd_t *xp)
1da177e4 87{
db3eb96f
AA
88#ifdef CONFIG_SMP
89 return native_make_pmd(xchg(&xp->pmd, 0));
90#else
91 /* native_local_pmdp_get_and_clear,
92 but duplicated because of cyclic dependency */
93 pmd_t ret = *xp;
94 native_pmd_clear(xp);
95 return ret;
96#endif
4891645e 97}
1da177e4 98
4891645e 99static inline void native_set_pud(pud_t *pudp, pud_t pud)
1da177e4 100{
4891645e 101 *pudp = pud;
1da177e4
LT
102}
103
4891645e
JF
104static inline void native_pud_clear(pud_t *pud)
105{
106 native_set_pud(pud, native_make_pud(0));
107}
61e06037 108
a00cc7d9
MW
109static inline pud_t native_pudp_get_and_clear(pud_t *xp)
110{
111#ifdef CONFIG_SMP
112 return native_make_pud(xchg(&xp->pud, 0));
113#else
114 /* native_local_pudp_get_and_clear,
115 * but duplicated because of cyclic dependency
116 */
117 pud_t ret = *xp;
118
119 native_pud_clear(xp);
120 return ret;
121#endif
122}
123
4891645e
JF
124static inline void native_set_pgd(pgd_t *pgdp, pgd_t pgd)
125{
126 *pgdp = pgd;
127}
8c65b4a6 128
7f94401e 129static inline void native_pgd_clear(pgd_t *pgd)
61e06037 130{
4891645e 131 native_set_pgd(pgd, native_make_pgd(0));
61e06037
ZA
132}
133
5372e155 134extern void sync_global_pgds(unsigned long start, unsigned long end);
6afb5157 135
1da177e4
LT
136/*
137 * Conversion functions: convert a page and protection to a page entry,
138 * and a page entry and page directory to the page they refer to.
139 */
140
1da177e4
LT
141/*
142 * Level 4 access.
143 */
e00fc542 144static inline int pgd_large(pgd_t pgd) { return 0; }
e7a9b0b3 145#define mk_kernel_pgd(address) __pgd((address) | _KERNPG_TABLE)
1da177e4
LT
146
147/* PUD - Level3 access */
1da177e4 148
1da177e4 149/* PMD - Level 2 access */
1da177e4
LT
150
151/* PTE - Level 1 access. */
152
1da177e4 153/* x86-64 always has all page tables mapped. */
7f94401e 154#define pte_offset_map(dir, address) pte_offset_kernel((dir), (address))
4e60c86b 155#define pte_unmap(pte) ((void)(pte))/* NOP */
1da177e4 156
00839ee3
DH
157/*
158 * Encode and de-code a swap entry
159 *
160 * | ... | 11| 10| 9|8|7|6|5| 4| 3|2|1|0| <- bit number
161 * | ... |SW3|SW2|SW1|G|L|D|A|CD|WT|U|W|P| <- bit names
ace7fab7 162 * | OFFSET (14->63) | TYPE (9-13) |0|X|X|X| X| X|X|X|0| <- swp entry
00839ee3
DH
163 *
164 * G (8) is aliased and used as a PROT_NONE indicator for
165 * !present ptes. We need to start storing swap entries above
166 * there. We also need to avoid using A and D because of an
167 * erratum where they can be incorrectly set by hardware on
168 * non-present PTEs.
169 */
170#define SWP_TYPE_FIRST_BIT (_PAGE_BIT_PROTNONE + 1)
0a191362 171#define SWP_TYPE_BITS 5
00839ee3 172/* Place the offset above the type: */
ace7fab7 173#define SWP_OFFSET_FIRST_BIT (SWP_TYPE_FIRST_BIT + SWP_TYPE_BITS)
1796316a
JB
174
175#define MAX_SWAPFILES_CHECK() BUILD_BUG_ON(MAX_SWAPFILES_SHIFT > SWP_TYPE_BITS)
176
00839ee3 177#define __swp_type(x) (((x).val >> (SWP_TYPE_FIRST_BIT)) \
1796316a 178 & ((1U << SWP_TYPE_BITS) - 1))
00839ee3 179#define __swp_offset(x) ((x).val >> SWP_OFFSET_FIRST_BIT)
1796316a 180#define __swp_entry(type, offset) ((swp_entry_t) { \
00839ee3
DH
181 ((type) << (SWP_TYPE_FIRST_BIT)) \
182 | ((offset) << SWP_OFFSET_FIRST_BIT) })
7f94401e 183#define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val((pte)) })
c8e5393a 184#define __swp_entry_to_pte(x) ((pte_t) { .pte = (x).val })
1da177e4 185
7f94401e 186extern int kern_addr_valid(unsigned long addr);
31eedd82 187extern void cleanup_highmap(void);
1da177e4 188
1da177e4 189#define HAVE_ARCH_UNMAPPED_AREA
cc503c1b 190#define HAVE_ARCH_UNMAPPED_AREA_TOPDOWN
1da177e4
LT
191
192#define pgtable_cache_init() do { } while (0)
da8f153e 193#define check_pgt_cache() do { } while (0)
1da177e4
LT
194
195#define PAGE_AGP PAGE_KERNEL_NOCACHE
196#define HAVE_PAGE_AGP 1
197
198/* fs/proc/kcore.c */
199#define kc_vaddr_to_offset(v) ((v) & __VIRTUAL_MASK)
9063c61f 200#define kc_offset_to_vaddr(o) ((o) | ~__VIRTUAL_MASK)
1da177e4 201
1da177e4 202#define __HAVE_ARCH_PTE_SAME
5f6e8da7 203
fb50b020
AD
204#define vmemmap ((struct page *)VMEMMAP_START)
205
206extern void init_extra_mapping_uc(unsigned long phys, unsigned long size);
207extern void init_extra_mapping_wb(unsigned long phys, unsigned long size);
208
9d291e78 209#endif /* !__ASSEMBLY__ */
1da177e4 210
1965aae3 211#endif /* _ASM_X86_PGTABLE_64_H */