]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/include/asm/processor.h
x86/entry/64: Allocate and enable the SYSENTER stack
[mirror_ubuntu-artful-kernel.git] / arch / x86 / include / asm / processor.h
CommitLineData
1965aae3
PA
1#ifndef _ASM_X86_PROCESSOR_H
2#define _ASM_X86_PROCESSOR_H
c758ecf6 3
053de044
GOC
4#include <asm/processor-flags.h>
5
683e0253
GOC
6/* Forward declaration, a strange C thing */
7struct task_struct;
8struct mm_struct;
9fda6a06 9struct vm86;
683e0253 10
2f66dcc9
GOC
11#include <asm/math_emu.h>
12#include <asm/segment.h>
2f66dcc9 13#include <asm/types.h>
decb4c41 14#include <uapi/asm/sigcontext.h>
2f66dcc9 15#include <asm/current.h>
cd4d09ec 16#include <asm/cpufeatures.h>
2f66dcc9 17#include <asm/page.h>
54321d94 18#include <asm/pgtable_types.h>
5300db88 19#include <asm/percpu.h>
2f66dcc9
GOC
20#include <asm/msr.h>
21#include <asm/desc_defs.h>
bd61643e 22#include <asm/nops.h>
f05e798a 23#include <asm/special_insns.h>
14b9675a 24#include <asm/fpu/types.h>
4d46a89e 25
2f66dcc9 26#include <linux/personality.h>
5300db88 27#include <linux/cache.h>
2f66dcc9 28#include <linux/threads.h>
5cbc19a9 29#include <linux/math64.h>
faa4602e 30#include <linux/err.h>
f05e798a
DH
31#include <linux/irqflags.h>
32
33/*
34 * We handle most unaligned accesses in hardware. On the other hand
35 * unaligned DMA can be quite expensive on some Nehalem processors.
36 *
37 * Based on this we disable the IP header alignment in network drivers.
38 */
39#define NET_IP_ALIGN 0
c72dcf83 40
b332828c 41#define HBP_NUM 4
0ccb8acc
GOC
42/*
43 * Default implementation of macro that returns current
44 * instruction pointer ("program counter").
45 */
46static inline void *current_text_addr(void)
47{
48 void *pc;
4d46a89e
IM
49
50 asm volatile("mov $1f, %0; 1:":"=r" (pc));
51
0ccb8acc
GOC
52 return pc;
53}
54
b8c1b8ea
IM
55/*
56 * These alignment constraints are for performance in the vSMP case,
57 * but in the task_struct case we must also meet hardware imposed
58 * alignment requirements of the FPU state:
59 */
dbcb4660 60#ifdef CONFIG_X86_VSMP
4d46a89e
IM
61# define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
62# define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
dbcb4660 63#else
b8c1b8ea 64# define ARCH_MIN_TASKALIGN __alignof__(union fpregs_state)
4d46a89e 65# define ARCH_MIN_MMSTRUCT_ALIGN 0
dbcb4660
GOC
66#endif
67
e0ba94f1
AS
68enum tlb_infos {
69 ENTRIES,
70 NR_INFO
71};
72
73extern u16 __read_mostly tlb_lli_4k[NR_INFO];
74extern u16 __read_mostly tlb_lli_2m[NR_INFO];
75extern u16 __read_mostly tlb_lli_4m[NR_INFO];
76extern u16 __read_mostly tlb_lld_4k[NR_INFO];
77extern u16 __read_mostly tlb_lld_2m[NR_INFO];
78extern u16 __read_mostly tlb_lld_4m[NR_INFO];
dd360393 79extern u16 __read_mostly tlb_lld_1g[NR_INFO];
c4211f42 80
5300db88
GOC
81/*
82 * CPU type and hardware bug flags. Kept separately for each CPU.
04402116 83 * Members of this structure are referenced in head_32.S, so think twice
5300db88
GOC
84 * before touching them. [mj]
85 */
86
87struct cpuinfo_x86 {
4d46a89e
IM
88 __u8 x86; /* CPU family */
89 __u8 x86_vendor; /* CPU vendor */
90 __u8 x86_model;
91 __u8 x86_mask;
6415813b 92#ifdef CONFIG_X86_64
4d46a89e 93 /* Number of 4K pages in DTLB/ITLB combined(in pages): */
b1882e68 94 int x86_tlbsize;
13c6c532 95#endif
4d46a89e
IM
96 __u8 x86_virt_bits;
97 __u8 x86_phys_bits;
98 /* CPUID returned core id bits: */
99 __u8 x86_coreid_bits;
79a8b9aa 100 __u8 cu_id;
4d46a89e
IM
101 /* Max extended CPUID function supported: */
102 __u32 extended_cpuid_level;
4d46a89e
IM
103 /* Maximum supported CPUID level, -1=no CPUID: */
104 int cpuid_level;
65fc985b 105 __u32 x86_capability[NCAPINTS + NBUGINTS];
4d46a89e
IM
106 char x86_vendor_id[16];
107 char x86_model_id[64];
108 /* in KB - valid for CPUS which support this call: */
109 int x86_cache_size;
110 int x86_cache_alignment; /* In bytes */
cbc82b17
PWJ
111 /* Cache QoS architectural values: */
112 int x86_cache_max_rmid; /* max index */
113 int x86_cache_occ_scale; /* scale to bytes */
4d46a89e
IM
114 int x86_power;
115 unsigned long loops_per_jiffy;
4d46a89e
IM
116 /* cpuid returned max cores value: */
117 u16 x86_max_cores;
118 u16 apicid;
01aaea1a 119 u16 initial_apicid;
4d46a89e 120 u16 x86_clflush_size;
4d46a89e
IM
121 /* number of cores as seen by the OS: */
122 u16 booted_cores;
123 /* Physical processor id: */
124 u16 phys_proc_id;
1f12e32f
TG
125 /* Logical processor id: */
126 u16 logical_proc_id;
4d46a89e
IM
127 /* Core id: */
128 u16 cpu_core_id;
129 /* Index into per_cpu list: */
130 u16 cpu_index;
506ed6b5 131 u32 microcode;
3859a271 132} __randomize_layout;
5300db88 133
47f10a36
HC
134struct cpuid_regs {
135 u32 eax, ebx, ecx, edx;
136};
137
138enum cpuid_regs_idx {
139 CPUID_EAX = 0,
140 CPUID_EBX,
141 CPUID_ECX,
142 CPUID_EDX,
143};
144
4d46a89e
IM
145#define X86_VENDOR_INTEL 0
146#define X86_VENDOR_CYRIX 1
147#define X86_VENDOR_AMD 2
148#define X86_VENDOR_UMC 3
4d46a89e
IM
149#define X86_VENDOR_CENTAUR 5
150#define X86_VENDOR_TRANSMETA 7
151#define X86_VENDOR_NSC 8
152#define X86_VENDOR_NUM 9
153
154#define X86_VENDOR_UNKNOWN 0xff
5300db88 155
1a53905a
GOC
156/*
157 * capabilities of CPUs
158 */
4d46a89e
IM
159extern struct cpuinfo_x86 boot_cpu_data;
160extern struct cpuinfo_x86 new_cpu_data;
161
243de7bd
AL
162#include <linux/thread_info.h>
163
4d46a89e 164extern struct tss_struct doublefault_tss;
3e0c3737
YL
165extern __u32 cpu_caps_cleared[NCAPINTS];
166extern __u32 cpu_caps_set[NCAPINTS];
5300db88
GOC
167
168#ifdef CONFIG_SMP
2c773dd3 169DECLARE_PER_CPU_READ_MOSTLY(struct cpuinfo_x86, cpu_info);
5300db88 170#define cpu_data(cpu) per_cpu(cpu_info, cpu)
5300db88 171#else
7b543a53 172#define cpu_info boot_cpu_data
5300db88 173#define cpu_data(cpu) boot_cpu_data
5300db88
GOC
174#endif
175
1c6c727d
JS
176extern const struct seq_operations cpuinfo_op;
177
4d46a89e
IM
178#define cache_line_size() (boot_cpu_data.x86_cache_alignment)
179
180extern void cpu_detect(struct cpuinfo_x86 *c);
1a53905a 181
f580366f 182extern void early_cpu_init(void);
1a53905a
GOC
183extern void identify_boot_cpu(void);
184extern void identify_secondary_cpu(struct cpuinfo_x86 *);
5300db88 185extern void print_cpu_info(struct cpuinfo_x86 *);
21c3fcf3 186void print_cpu_msr(struct cpuinfo_x86 *);
5300db88 187extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
47bdf337
HC
188extern u32 get_scattered_cpuid_leaf(unsigned int level,
189 unsigned int sub_leaf,
190 enum cpuid_regs_idx reg);
5300db88 191extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
04a15418 192extern void init_amd_cacheinfo(struct cpuinfo_x86 *c);
5300db88 193
bbb65d2d 194extern void detect_extended_topology(struct cpuinfo_x86 *c);
1a53905a 195extern void detect_ht(struct cpuinfo_x86 *c);
1a53905a 196
d288e1cf
FY
197#ifdef CONFIG_X86_32
198extern int have_cpuid_p(void);
199#else
200static inline int have_cpuid_p(void)
201{
202 return 1;
203}
204#endif
c758ecf6 205static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
4d46a89e 206 unsigned int *ecx, unsigned int *edx)
c758ecf6
GOC
207{
208 /* ecx is often an input as well as an output. */
45a94d7c 209 asm volatile("cpuid"
cca2e6f8
JP
210 : "=a" (*eax),
211 "=b" (*ebx),
212 "=c" (*ecx),
213 "=d" (*edx)
506ed6b5
AK
214 : "0" (*eax), "2" (*ecx)
215 : "memory");
c758ecf6
GOC
216}
217
5dedade6
BP
218#define native_cpuid_reg(reg) \
219static inline unsigned int native_cpuid_##reg(unsigned int op) \
220{ \
221 unsigned int eax = op, ebx, ecx = 0, edx; \
222 \
223 native_cpuid(&eax, &ebx, &ecx, &edx); \
224 \
225 return reg; \
226}
227
228/*
229 * Native CPUID functions returning a single datum.
230 */
231native_cpuid_reg(eax)
232native_cpuid_reg(ebx)
233native_cpuid_reg(ecx)
234native_cpuid_reg(edx)
235
6c690ee1
AL
236/*
237 * Friendlier CR3 helpers.
238 */
239static inline unsigned long read_cr3_pa(void)
240{
241 return __read_cr3() & CR3_ADDR_MASK;
242}
243
c72dcf83
GOC
244static inline void load_cr3(pgd_t *pgdir)
245{
246 write_cr3(__pa(pgdir));
247}
c758ecf6 248
ca241c75
GOC
249#ifdef CONFIG_X86_32
250/* This is the TSS defined by the hardware. */
251struct x86_hw_tss {
4d46a89e
IM
252 unsigned short back_link, __blh;
253 unsigned long sp0;
254 unsigned short ss0, __ss0h;
cf9328cc 255 unsigned long sp1;
76e4c490
AL
256
257 /*
cf9328cc
AL
258 * We don't use ring 1, so ss1 is a convenient scratch space in
259 * the same cacheline as sp0. We use ss1 to cache the value in
260 * MSR_IA32_SYSENTER_CS. When we context switch
261 * MSR_IA32_SYSENTER_CS, we first check if the new value being
262 * written matches ss1, and, if it's not, then we wrmsr the new
263 * value and update ss1.
76e4c490 264 *
cf9328cc
AL
265 * The only reason we context switch MSR_IA32_SYSENTER_CS is
266 * that we set it to zero in vm86 tasks to avoid corrupting the
267 * stack if we were to go through the sysenter path from vm86
268 * mode.
76e4c490 269 */
76e4c490
AL
270 unsigned short ss1; /* MSR_IA32_SYSENTER_CS */
271
272 unsigned short __ss1h;
4d46a89e
IM
273 unsigned long sp2;
274 unsigned short ss2, __ss2h;
275 unsigned long __cr3;
276 unsigned long ip;
277 unsigned long flags;
278 unsigned long ax;
279 unsigned long cx;
280 unsigned long dx;
281 unsigned long bx;
282 unsigned long sp;
283 unsigned long bp;
284 unsigned long si;
285 unsigned long di;
286 unsigned short es, __esh;
287 unsigned short cs, __csh;
288 unsigned short ss, __ssh;
289 unsigned short ds, __dsh;
290 unsigned short fs, __fsh;
291 unsigned short gs, __gsh;
292 unsigned short ldt, __ldth;
293 unsigned short trace;
294 unsigned short io_bitmap_base;
295
ca241c75
GOC
296} __attribute__((packed));
297#else
298struct x86_hw_tss {
4d46a89e
IM
299 u32 reserved1;
300 u64 sp0;
301 u64 sp1;
302 u64 sp2;
303 u64 reserved2;
304 u64 ist[7];
305 u32 reserved3;
306 u32 reserved4;
307 u16 reserved5;
308 u16 io_bitmap_base;
309
d3273dea 310} __attribute__((packed));
ca241c75
GOC
311#endif
312
313/*
4d46a89e 314 * IO-bitmap sizes:
ca241c75 315 */
4d46a89e
IM
316#define IO_BITMAP_BITS 65536
317#define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
318#define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
319#define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
320#define INVALID_IO_BITMAP_OFFSET 0x8000
ca241c75
GOC
321
322struct tss_struct {
4d46a89e
IM
323 /*
324 * The hardware state:
325 */
326 struct x86_hw_tss x86_tss;
ca241c75
GOC
327
328 /*
329 * The extra 1 is there because the CPU will access an
330 * additional byte beyond the end of the IO permission
331 * bitmap. The extra byte must be all 1 bits, and must
332 * be within the limit.
333 */
4d46a89e 334 unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
4d46a89e 335
ca241c75 336 /*
2a41aa4f 337 * Space for the temporary SYSENTER stack.
ca241c75 338 */
2a41aa4f 339 unsigned long SYSENTER_stack_canary;
d828c71f 340 unsigned long SYSENTER_stack[64];
84e65b0a 341} ____cacheline_aligned;
ca241c75 342
24933b82 343DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, cpu_tss);
ca241c75 344
4f53ab14
AL
345/*
346 * sizeof(unsigned long) coming from an extra "long" at the end
347 * of the iobitmap.
348 *
349 * -1? seg base+limit should be pointing to the address of the
350 * last valid byte
351 */
352#define __KERNEL_TSS_LIMIT \
353 (IO_BITMAP_OFFSET + IO_BITMAP_BYTES + sizeof(unsigned long) - 1)
354
a7fcf28d
AL
355#ifdef CONFIG_X86_32
356DECLARE_PER_CPU(unsigned long, cpu_current_top_of_stack);
357#endif
358
4d46a89e
IM
359/*
360 * Save the original ist values for checking stack pointers during debugging
361 */
1a53905a 362struct orig_ist {
4d46a89e 363 unsigned long ist[7];
1a53905a
GOC
364};
365
fe676203 366#ifdef CONFIG_X86_64
2f66dcc9 367DECLARE_PER_CPU(struct orig_ist, orig_ist);
26f80bd6 368
947e76cd
BG
369union irq_stack_union {
370 char irq_stack[IRQ_STACK_SIZE];
371 /*
372 * GCC hardcodes the stack canary as %gs:40. Since the
373 * irq_stack is the object at %gs:0, we reserve the bottom
374 * 48 bytes of the irq stack for the canary.
375 */
376 struct {
377 char gs_base[40];
378 unsigned long stack_canary;
379 };
380};
381
277d5b40 382DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union) __visible;
2add8e23
BG
383DECLARE_INIT_PER_CPU(irq_stack_union);
384
26f80bd6 385DECLARE_PER_CPU(char *, irq_stack_ptr);
9766cdbc 386DECLARE_PER_CPU(unsigned int, irq_count);
9766cdbc 387extern asmlinkage void ignore_sysret(void);
60a5317f
TH
388#else /* X86_64 */
389#ifdef CONFIG_CC_STACKPROTECTOR
1ea0d14e
JF
390/*
391 * Make sure stack canary segment base is cached-aligned:
392 * "For Intel Atom processors, avoid non zero segment base address
393 * that is not aligned to cache line boundary at all cost."
394 * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
395 */
396struct stack_canary {
397 char __pad[20]; /* canary at %gs:20 */
398 unsigned long canary;
399};
53f82452 400DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
96a388de 401#endif
198d208d
SR
402/*
403 * per-CPU IRQ handling stacks
404 */
405struct irq_stack {
406 u32 stack[THREAD_SIZE/sizeof(u32)];
407} __aligned(THREAD_SIZE);
408
409DECLARE_PER_CPU(struct irq_stack *, hardirq_stack);
410DECLARE_PER_CPU(struct irq_stack *, softirq_stack);
60a5317f 411#endif /* X86_64 */
c758ecf6 412
bf15a8cf 413extern unsigned int fpu_kernel_xstate_size;
a1141e0b 414extern unsigned int fpu_user_xstate_size;
683e0253 415
24f1e32c
FW
416struct perf_event;
417
13d4ea09
AL
418typedef struct {
419 unsigned long seg;
420} mm_segment_t;
421
cb38d377 422struct thread_struct {
4d46a89e
IM
423 /* Cached TLS descriptors: */
424 struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
4910af19 425#ifdef CONFIG_X86_32
4d46a89e 426 unsigned long sp0;
4910af19 427#endif
4d46a89e 428 unsigned long sp;
cb38d377 429#ifdef CONFIG_X86_32
4d46a89e 430 unsigned long sysenter_cs;
cb38d377 431#else
4d46a89e
IM
432 unsigned short es;
433 unsigned short ds;
434 unsigned short fsindex;
435 unsigned short gsindex;
cb38d377 436#endif
b9d989c7
AL
437
438 u32 status; /* thread synchronous flags */
439
d756f4ad 440#ifdef CONFIG_X86_64
296f781a
AL
441 unsigned long fsbase;
442 unsigned long gsbase;
443#else
444 /*
445 * XXX: this could presumably be unsigned short. Alternatively,
446 * 32-bit kernels could be taught to use fsindex instead.
447 */
448 unsigned long fs;
449 unsigned long gs;
d756f4ad 450#endif
c5bedc68 451
24f1e32c
FW
452 /* Save middle states of ptrace breakpoints */
453 struct perf_event *ptrace_bps[HBP_NUM];
454 /* Debug status used for traps, single steps, etc... */
455 unsigned long debugreg6;
326264a0
FW
456 /* Keep track of the exact dr7 value set by the user */
457 unsigned long ptrace_dr7;
4d46a89e
IM
458 /* Fault info: */
459 unsigned long cr2;
51e7dc70 460 unsigned long trap_nr;
4d46a89e 461 unsigned long error_code;
9fda6a06 462#ifdef CONFIG_VM86
4d46a89e 463 /* Virtual 86 mode info */
9fda6a06 464 struct vm86 *vm86;
cb38d377 465#endif
4d46a89e
IM
466 /* IO permissions: */
467 unsigned long *io_bitmap_ptr;
468 unsigned long iopl;
469 /* Max allowed port in the bitmap, in bytes: */
470 unsigned io_bitmap_max;
0c8c0f03 471
13d4ea09
AL
472 mm_segment_t addr_limit;
473
2a53ccbc 474 unsigned int sig_on_uaccess_err:1;
dfa9a942
AL
475 unsigned int uaccess_err:1; /* uaccess failed */
476
0c8c0f03
DH
477 /* Floating point and extended processor state */
478 struct fpu fpu;
479 /*
480 * WARNING: 'fpu' is dynamically-sized. It *MUST* be at
481 * the end.
482 */
cb38d377
GOC
483};
484
b9d989c7
AL
485/*
486 * Thread-synchronous status.
487 *
488 * This is different from the flags in that nobody else
489 * ever touches our thread-synchronous status, so we don't
490 * have to worry about atomic accesses.
491 */
492#define TS_COMPAT 0x0002 /* 32bit syscall active (64BIT)*/
493
62d7d7ed
GOC
494/*
495 * Set IOPL bits in EFLAGS from given mask
496 */
497static inline void native_set_iopl_mask(unsigned mask)
498{
499#ifdef CONFIG_X86_32
500 unsigned int reg;
4d46a89e 501
cca2e6f8
JP
502 asm volatile ("pushfl;"
503 "popl %0;"
504 "andl %1, %0;"
505 "orl %2, %0;"
506 "pushl %0;"
507 "popfl"
508 : "=&r" (reg)
509 : "i" (~X86_EFLAGS_IOPL), "r" (mask));
62d7d7ed
GOC
510#endif
511}
512
4d46a89e 513static inline void
41f6a89b 514native_load_sp0(unsigned long sp0)
7818a1e0 515{
41f6a89b 516 this_cpu_write(cpu_tss.x86_tss.sp0, sp0);
7818a1e0 517}
1b46cbe0 518
e801f864
GOC
519static inline void native_swapgs(void)
520{
521#ifdef CONFIG_X86_64
522 asm volatile("swapgs" ::: "memory");
523#endif
524}
525
a7fcf28d 526static inline unsigned long current_top_of_stack(void)
8ef46a67 527{
a7fcf28d 528#ifdef CONFIG_X86_64
24933b82 529 return this_cpu_read_stable(cpu_tss.x86_tss.sp0);
a7fcf28d
AL
530#else
531 /* sp0 on x86_32 is special in and around vm86 mode. */
532 return this_cpu_read_stable(cpu_current_top_of_stack);
533#endif
8ef46a67
AL
534}
535
243de7bd
AL
536static inline bool on_thread_stack(void)
537{
538 return (unsigned long)(current_top_of_stack() -
539 current_stack_pointer()) < THREAD_SIZE;
540}
541
7818a1e0
GOC
542#ifdef CONFIG_PARAVIRT
543#include <asm/paravirt.h>
544#else
4d46a89e 545#define __cpuid native_cpuid
1b46cbe0 546
41f6a89b 547static inline void load_sp0(unsigned long sp0)
7818a1e0 548{
41f6a89b 549 native_load_sp0(sp0);
7818a1e0
GOC
550}
551
62d7d7ed 552#define set_iopl_mask native_set_iopl_mask
1b46cbe0
GOC
553#endif /* CONFIG_PARAVIRT */
554
683e0253
GOC
555/* Free all resources held by a thread. */
556extern void release_thread(struct task_struct *);
557
683e0253 558unsigned long get_wchan(struct task_struct *p);
c758ecf6
GOC
559
560/*
561 * Generic CPUID function
562 * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
563 * resulting in stale register contents being returned.
564 */
565static inline void cpuid(unsigned int op,
566 unsigned int *eax, unsigned int *ebx,
567 unsigned int *ecx, unsigned int *edx)
568{
569 *eax = op;
570 *ecx = 0;
571 __cpuid(eax, ebx, ecx, edx);
572}
573
574/* Some CPUID calls want 'count' to be placed in ecx */
575static inline void cpuid_count(unsigned int op, int count,
576 unsigned int *eax, unsigned int *ebx,
577 unsigned int *ecx, unsigned int *edx)
578{
579 *eax = op;
580 *ecx = count;
581 __cpuid(eax, ebx, ecx, edx);
582}
583
584/*
585 * CPUID functions returning a single datum
586 */
587static inline unsigned int cpuid_eax(unsigned int op)
588{
589 unsigned int eax, ebx, ecx, edx;
590
591 cpuid(op, &eax, &ebx, &ecx, &edx);
4d46a89e 592
c758ecf6
GOC
593 return eax;
594}
4d46a89e 595
c758ecf6
GOC
596static inline unsigned int cpuid_ebx(unsigned int op)
597{
598 unsigned int eax, ebx, ecx, edx;
599
600 cpuid(op, &eax, &ebx, &ecx, &edx);
4d46a89e 601
c758ecf6
GOC
602 return ebx;
603}
4d46a89e 604
c758ecf6
GOC
605static inline unsigned int cpuid_ecx(unsigned int op)
606{
607 unsigned int eax, ebx, ecx, edx;
608
609 cpuid(op, &eax, &ebx, &ecx, &edx);
4d46a89e 610
c758ecf6
GOC
611 return ecx;
612}
4d46a89e 613
c758ecf6
GOC
614static inline unsigned int cpuid_edx(unsigned int op)
615{
616 unsigned int eax, ebx, ecx, edx;
617
618 cpuid(op, &eax, &ebx, &ecx, &edx);
4d46a89e 619
c758ecf6
GOC
620 return edx;
621}
622
683e0253 623/* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
0b101e62 624static __always_inline void rep_nop(void)
683e0253 625{
cca2e6f8 626 asm volatile("rep; nop" ::: "memory");
683e0253
GOC
627}
628
0b101e62 629static __always_inline void cpu_relax(void)
4d46a89e
IM
630{
631 rep_nop();
632}
633
c198b121
AL
634/*
635 * This function forces the icache and prefetched instruction stream to
636 * catch up with reality in two very specific cases:
637 *
638 * a) Text was modified using one virtual address and is about to be executed
639 * from the same physical page at a different virtual address.
640 *
641 * b) Text was modified on a different CPU, may subsequently be
642 * executed on this CPU, and you want to make sure the new version
643 * gets executed. This generally means you're calling this in a IPI.
644 *
645 * If you're calling this for a different reason, you're probably doing
646 * it wrong.
647 */
683e0253
GOC
648static inline void sync_core(void)
649{
45c39fb0 650 /*
c198b121
AL
651 * There are quite a few ways to do this. IRET-to-self is nice
652 * because it works on every CPU, at any CPL (so it's compatible
653 * with paravirtualization), and it never exits to a hypervisor.
654 * The only down sides are that it's a bit slow (it seems to be
655 * a bit more than 2x slower than the fastest options) and that
656 * it unmasks NMIs. The "push %cs" is needed because, in
657 * paravirtual environments, __KERNEL_CS may not be a valid CS
658 * value when we do IRET directly.
659 *
660 * In case NMI unmasking or performance ever becomes a problem,
661 * the next best option appears to be MOV-to-CR2 and an
662 * unconditional jump. That sequence also works on all CPUs,
663 * but it will fault at CPL3 (i.e. Xen PV and lguest).
664 *
665 * CPUID is the conventional way, but it's nasty: it doesn't
666 * exist on some 486-like CPUs, and it usually exits to a
667 * hypervisor.
668 *
669 * Like all of Linux's memory ordering operations, this is a
670 * compiler barrier as well.
45c39fb0 671 */
c198b121
AL
672 register void *__sp asm(_ASM_SP);
673
674#ifdef CONFIG_X86_32
675 asm volatile (
676 "pushfl\n\t"
677 "pushl %%cs\n\t"
678 "pushl $1f\n\t"
679 "iret\n\t"
680 "1:"
681 : "+r" (__sp) : : "memory");
45c39fb0 682#else
c198b121
AL
683 unsigned int tmp;
684
685 asm volatile (
686 "mov %%ss, %0\n\t"
687 "pushq %q0\n\t"
688 "pushq %%rsp\n\t"
689 "addq $8, (%%rsp)\n\t"
690 "pushfq\n\t"
691 "mov %%cs, %0\n\t"
692 "pushq %q0\n\t"
693 "pushq $1f\n\t"
694 "iretq\n\t"
695 "1:"
696 : "=&r" (tmp), "+r" (__sp) : : "cc", "memory");
5367b688 697#endif
683e0253
GOC
698}
699
683e0253 700extern void select_idle_routine(const struct cpuinfo_x86 *c);
07c94a38 701extern void amd_e400_c1e_apic_setup(void);
683e0253 702
4d46a89e 703extern unsigned long boot_option_idle_override;
683e0253 704
d1896049 705enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
69fb3676 706 IDLE_POLL};
d1896049 707
1a53905a
GOC
708extern void enable_sep_cpu(void);
709extern int sysenter_setup(void);
710
29c84391 711extern void early_trap_init(void);
8170e6be 712void early_trap_pf_init(void);
29c84391 713
1a53905a 714/* Defined in head.S */
4d46a89e 715extern struct desc_ptr early_gdt_descr;
1a53905a
GOC
716
717extern void cpu_set_gdt(int);
552be871 718extern void switch_to_new_gdt(int);
45fc8757 719extern void load_direct_gdt(int);
69218e47 720extern void load_fixmap_gdt(int);
11e3a840 721extern void load_percpu_segment(int);
1a53905a 722extern void cpu_init(void);
1a53905a 723
c2724775
MM
724static inline unsigned long get_debugctlmsr(void)
725{
ea8e61b7 726 unsigned long debugctlmsr = 0;
c2724775
MM
727
728#ifndef CONFIG_X86_DEBUGCTLMSR
729 if (boot_cpu_data.x86 < 6)
730 return 0;
731#endif
732 rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
733
ea8e61b7 734 return debugctlmsr;
c2724775
MM
735}
736
5b0e5084
JB
737static inline void update_debugctlmsr(unsigned long debugctlmsr)
738{
739#ifndef CONFIG_X86_DEBUGCTLMSR
740 if (boot_cpu_data.x86 < 6)
741 return;
742#endif
743 wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
744}
745
9bd1190a
ON
746extern void set_task_blockstep(struct task_struct *task, bool on);
747
4d46a89e
IM
748/* Boot loader type from the setup header: */
749extern int bootloader_type;
5031296c 750extern int bootloader_version;
1a53905a 751
4d46a89e 752extern char ignore_fpu_irq;
683e0253
GOC
753
754#define HAVE_ARCH_PICK_MMAP_LAYOUT 1
755#define ARCH_HAS_PREFETCHW
756#define ARCH_HAS_SPINLOCK_PREFETCH
757
ae2e15eb 758#ifdef CONFIG_X86_32
a930dc45 759# define BASE_PREFETCH ""
4d46a89e 760# define ARCH_HAS_PREFETCH
ae2e15eb 761#else
a930dc45 762# define BASE_PREFETCH "prefetcht0 %P1"
ae2e15eb
GOC
763#endif
764
4d46a89e
IM
765/*
766 * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
767 *
768 * It's not worth to care about 3dnow prefetches for the K6
769 * because they are microcoded there and very slow.
770 */
ae2e15eb
GOC
771static inline void prefetch(const void *x)
772{
a930dc45 773 alternative_input(BASE_PREFETCH, "prefetchnta %P1",
ae2e15eb 774 X86_FEATURE_XMM,
a930dc45 775 "m" (*(const char *)x));
ae2e15eb
GOC
776}
777
4d46a89e
IM
778/*
779 * 3dnow prefetch to get an exclusive cache line.
780 * Useful for spinlocks to avoid one state transition in the
781 * cache coherency protocol:
782 */
ae2e15eb
GOC
783static inline void prefetchw(const void *x)
784{
a930dc45
BP
785 alternative_input(BASE_PREFETCH, "prefetchw %P1",
786 X86_FEATURE_3DNOWPREFETCH,
787 "m" (*(const char *)x));
ae2e15eb
GOC
788}
789
4d46a89e
IM
790static inline void spin_lock_prefetch(const void *x)
791{
792 prefetchw(x);
793}
794
d9e05cc5
AL
795#define TOP_OF_INIT_STACK ((unsigned long)&init_stack + sizeof(init_stack) - \
796 TOP_OF_KERNEL_STACK_PADDING)
797
f1078e10
AL
798#define task_top_of_stack(task) ((unsigned long)(task_pt_regs(task) + 1))
799
4910af19
AL
800#define task_pt_regs(task) \
801({ \
802 unsigned long __ptr = (unsigned long)task_stack_page(task); \
803 __ptr += THREAD_SIZE - TOP_OF_KERNEL_STACK_PADDING; \
804 ((struct pt_regs *)__ptr) - 1; \
805})
806
2f66dcc9
GOC
807#ifdef CONFIG_X86_32
808/*
809 * User space process size: 3GB (default).
810 */
8f3e474f 811#define IA32_PAGE_OFFSET PAGE_OFFSET
4d46a89e 812#define TASK_SIZE PAGE_OFFSET
d9517346 813#define TASK_SIZE_MAX TASK_SIZE
4d46a89e
IM
814#define STACK_TOP TASK_SIZE
815#define STACK_TOP_MAX STACK_TOP
816
817#define INIT_THREAD { \
d9e05cc5 818 .sp0 = TOP_OF_INIT_STACK, \
4d46a89e
IM
819 .sysenter_cs = __KERNEL_CS, \
820 .io_bitmap_ptr = NULL, \
13d4ea09 821 .addr_limit = KERNEL_DS, \
2f66dcc9
GOC
822}
823
4d46a89e 824#define KSTK_ESP(task) (task_pt_regs(task)->sp)
2f66dcc9
GOC
825
826#else
827/*
07114f0f
AL
828 * User space process size. 47bits minus one guard page. The guard
829 * page is necessary on Intel CPUs: if a SYSCALL instruction is at
830 * the highest possible canonical userspace address, then that
831 * syscall will enter the kernel with a non-canonical return
832 * address, and SYSRET will explode dangerously. We avoid this
833 * particular problem by preventing anything from being mapped
834 * at the maximum canonical address.
2f66dcc9 835 */
d9517346 836#define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
2f66dcc9
GOC
837
838/* This decides where the kernel will search for a free chunk of vm
839 * space during mmap's.
840 */
4d46a89e
IM
841#define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
842 0xc0000000 : 0xFFFFe000)
2f66dcc9 843
6bd33008 844#define TASK_SIZE (test_thread_flag(TIF_ADDR32) ? \
d9517346 845 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
6bd33008 846#define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
d9517346 847 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
2f66dcc9 848
922a70d3 849#define STACK_TOP TASK_SIZE
d9517346 850#define STACK_TOP_MAX TASK_SIZE_MAX
922a70d3 851
13d4ea09 852#define INIT_THREAD { \
13d4ea09 853 .addr_limit = KERNEL_DS, \
2f66dcc9
GOC
854}
855
89240ba0 856extern unsigned long KSTK_ESP(struct task_struct *task);
d046ff8b 857
2f66dcc9
GOC
858#endif /* CONFIG_X86_64 */
859
513ad84b
IM
860extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
861 unsigned long new_sp);
862
4d46a89e
IM
863/*
864 * This decides where the kernel will search for a free chunk of vm
683e0253
GOC
865 * space during mmap's.
866 */
8f3e474f
DS
867#define __TASK_UNMAPPED_BASE(task_size) (PAGE_ALIGN(task_size / 3))
868#define TASK_UNMAPPED_BASE __TASK_UNMAPPED_BASE(TASK_SIZE)
683e0253 869
4d46a89e 870#define KSTK_EIP(task) (task_pt_regs(task)->ip)
683e0253 871
529e25f6
EB
872/* Get/set a process' ability to use the timestamp counter instruction */
873#define GET_TSC_CTL(adr) get_tsc_mode((adr))
874#define SET_TSC_CTL(val) set_tsc_mode((val))
875
876extern int get_tsc_mode(unsigned long adr);
877extern int set_tsc_mode(unsigned int val);
878
e9ea1e7f
KH
879DECLARE_PER_CPU(u64, msr_misc_features_shadow);
880
fe3d197f 881/* Register/unregister a process' MPX related resource */
46a6e0cf
DH
882#define MPX_ENABLE_MANAGEMENT() mpx_enable_management()
883#define MPX_DISABLE_MANAGEMENT() mpx_disable_management()
fe3d197f
DH
884
885#ifdef CONFIG_X86_INTEL_MPX
46a6e0cf
DH
886extern int mpx_enable_management(void);
887extern int mpx_disable_management(void);
fe3d197f 888#else
46a6e0cf 889static inline int mpx_enable_management(void)
fe3d197f
DH
890{
891 return -EINVAL;
892}
46a6e0cf 893static inline int mpx_disable_management(void)
fe3d197f
DH
894{
895 return -EINVAL;
896}
897#endif /* CONFIG_X86_INTEL_MPX */
898
bc8e80d5 899#ifdef CONFIG_CPU_SUP_AMD
8b84c8df 900extern u16 amd_get_nb_id(int cpu);
cc2749e4 901extern u32 amd_get_nodes_per_socket(void);
bc8e80d5
BP
902#else
903static inline u16 amd_get_nb_id(int cpu) { return 0; }
904static inline u32 amd_get_nodes_per_socket(void) { return 0; }
905#endif
6a812691 906
96e39ac0
JW
907static inline uint32_t hypervisor_cpuid_base(const char *sig, uint32_t leaves)
908{
909 uint32_t base, eax, signature[3];
910
911 for (base = 0x40000000; base < 0x40010000; base += 0x100) {
912 cpuid(base, &eax, &signature[0], &signature[1], &signature[2]);
913
914 if (!memcmp(sig, signature, 12) &&
915 (leaves == 0 || ((eax - base) >= leaves)))
916 return base;
917 }
918
919 return 0;
920}
921
f05e798a
DH
922extern unsigned long arch_align_stack(unsigned long sp);
923extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
924
925void default_idle(void);
6a377ddc
LB
926#ifdef CONFIG_XEN
927bool xen_set_default_idle(void);
928#else
929#define xen_set_default_idle 0
930#endif
f05e798a
DH
931
932void stop_this_cpu(void *dummy);
4d067d8e 933void df_debug(struct pt_regs *regs, long error_code);
1965aae3 934#endif /* _ASM_X86_PROCESSOR_H */