]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/include/asm/processor.h
x86/fpu: Add tracepoints to dump FPU state at key points
[mirror_ubuntu-artful-kernel.git] / arch / x86 / include / asm / processor.h
CommitLineData
1965aae3
PA
1#ifndef _ASM_X86_PROCESSOR_H
2#define _ASM_X86_PROCESSOR_H
c758ecf6 3
053de044
GOC
4#include <asm/processor-flags.h>
5
683e0253
GOC
6/* Forward declaration, a strange C thing */
7struct task_struct;
8struct mm_struct;
9fda6a06 9struct vm86;
683e0253 10
2f66dcc9
GOC
11#include <asm/math_emu.h>
12#include <asm/segment.h>
2f66dcc9 13#include <asm/types.h>
decb4c41 14#include <uapi/asm/sigcontext.h>
2f66dcc9 15#include <asm/current.h>
cd4d09ec 16#include <asm/cpufeatures.h>
2f66dcc9 17#include <asm/page.h>
54321d94 18#include <asm/pgtable_types.h>
5300db88 19#include <asm/percpu.h>
2f66dcc9
GOC
20#include <asm/msr.h>
21#include <asm/desc_defs.h>
bd61643e 22#include <asm/nops.h>
f05e798a 23#include <asm/special_insns.h>
14b9675a 24#include <asm/fpu/types.h>
4d46a89e 25
2f66dcc9 26#include <linux/personality.h>
5300db88 27#include <linux/cache.h>
2f66dcc9 28#include <linux/threads.h>
5cbc19a9 29#include <linux/math64.h>
faa4602e 30#include <linux/err.h>
f05e798a
DH
31#include <linux/irqflags.h>
32
33/*
34 * We handle most unaligned accesses in hardware. On the other hand
35 * unaligned DMA can be quite expensive on some Nehalem processors.
36 *
37 * Based on this we disable the IP header alignment in network drivers.
38 */
39#define NET_IP_ALIGN 0
c72dcf83 40
b332828c 41#define HBP_NUM 4
0ccb8acc
GOC
42/*
43 * Default implementation of macro that returns current
44 * instruction pointer ("program counter").
45 */
46static inline void *current_text_addr(void)
47{
48 void *pc;
4d46a89e
IM
49
50 asm volatile("mov $1f, %0; 1:":"=r" (pc));
51
0ccb8acc
GOC
52 return pc;
53}
54
b8c1b8ea
IM
55/*
56 * These alignment constraints are for performance in the vSMP case,
57 * but in the task_struct case we must also meet hardware imposed
58 * alignment requirements of the FPU state:
59 */
dbcb4660 60#ifdef CONFIG_X86_VSMP
4d46a89e
IM
61# define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
62# define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
dbcb4660 63#else
b8c1b8ea 64# define ARCH_MIN_TASKALIGN __alignof__(union fpregs_state)
4d46a89e 65# define ARCH_MIN_MMSTRUCT_ALIGN 0
dbcb4660
GOC
66#endif
67
e0ba94f1
AS
68enum tlb_infos {
69 ENTRIES,
70 NR_INFO
71};
72
73extern u16 __read_mostly tlb_lli_4k[NR_INFO];
74extern u16 __read_mostly tlb_lli_2m[NR_INFO];
75extern u16 __read_mostly tlb_lli_4m[NR_INFO];
76extern u16 __read_mostly tlb_lld_4k[NR_INFO];
77extern u16 __read_mostly tlb_lld_2m[NR_INFO];
78extern u16 __read_mostly tlb_lld_4m[NR_INFO];
dd360393 79extern u16 __read_mostly tlb_lld_1g[NR_INFO];
c4211f42 80
5300db88
GOC
81/*
82 * CPU type and hardware bug flags. Kept separately for each CPU.
83 * Members of this structure are referenced in head.S, so think twice
84 * before touching them. [mj]
85 */
86
87struct cpuinfo_x86 {
4d46a89e
IM
88 __u8 x86; /* CPU family */
89 __u8 x86_vendor; /* CPU vendor */
90 __u8 x86_model;
91 __u8 x86_mask;
5300db88 92#ifdef CONFIG_X86_32
4d46a89e
IM
93 char wp_works_ok; /* It doesn't on 386's */
94
95 /* Problems on some 486Dx4's and old 386's: */
4d46a89e 96 char rfu;
4d46a89e 97 char pad0;
60e019eb 98 char pad1;
5300db88 99#else
4d46a89e 100 /* Number of 4K pages in DTLB/ITLB combined(in pages): */
b1882e68 101 int x86_tlbsize;
13c6c532 102#endif
4d46a89e
IM
103 __u8 x86_virt_bits;
104 __u8 x86_phys_bits;
105 /* CPUID returned core id bits: */
106 __u8 x86_coreid_bits;
107 /* Max extended CPUID function supported: */
108 __u32 extended_cpuid_level;
4d46a89e
IM
109 /* Maximum supported CPUID level, -1=no CPUID: */
110 int cpuid_level;
65fc985b 111 __u32 x86_capability[NCAPINTS + NBUGINTS];
4d46a89e
IM
112 char x86_vendor_id[16];
113 char x86_model_id[64];
114 /* in KB - valid for CPUS which support this call: */
115 int x86_cache_size;
116 int x86_cache_alignment; /* In bytes */
cbc82b17
PWJ
117 /* Cache QoS architectural values: */
118 int x86_cache_max_rmid; /* max index */
119 int x86_cache_occ_scale; /* scale to bytes */
4d46a89e
IM
120 int x86_power;
121 unsigned long loops_per_jiffy;
4d46a89e
IM
122 /* cpuid returned max cores value: */
123 u16 x86_max_cores;
124 u16 apicid;
01aaea1a 125 u16 initial_apicid;
4d46a89e 126 u16 x86_clflush_size;
4d46a89e
IM
127 /* number of cores as seen by the OS: */
128 u16 booted_cores;
129 /* Physical processor id: */
130 u16 phys_proc_id;
1f12e32f
TG
131 /* Logical processor id: */
132 u16 logical_proc_id;
4d46a89e
IM
133 /* Core id: */
134 u16 cpu_core_id;
135 /* Index into per_cpu list: */
136 u16 cpu_index;
506ed6b5 137 u32 microcode;
2c773dd3 138};
5300db88 139
4d46a89e
IM
140#define X86_VENDOR_INTEL 0
141#define X86_VENDOR_CYRIX 1
142#define X86_VENDOR_AMD 2
143#define X86_VENDOR_UMC 3
4d46a89e
IM
144#define X86_VENDOR_CENTAUR 5
145#define X86_VENDOR_TRANSMETA 7
146#define X86_VENDOR_NSC 8
147#define X86_VENDOR_NUM 9
148
149#define X86_VENDOR_UNKNOWN 0xff
5300db88 150
1a53905a
GOC
151/*
152 * capabilities of CPUs
153 */
4d46a89e
IM
154extern struct cpuinfo_x86 boot_cpu_data;
155extern struct cpuinfo_x86 new_cpu_data;
156
157extern struct tss_struct doublefault_tss;
3e0c3737
YL
158extern __u32 cpu_caps_cleared[NCAPINTS];
159extern __u32 cpu_caps_set[NCAPINTS];
5300db88
GOC
160
161#ifdef CONFIG_SMP
2c773dd3 162DECLARE_PER_CPU_READ_MOSTLY(struct cpuinfo_x86, cpu_info);
5300db88 163#define cpu_data(cpu) per_cpu(cpu_info, cpu)
5300db88 164#else
7b543a53 165#define cpu_info boot_cpu_data
5300db88 166#define cpu_data(cpu) boot_cpu_data
5300db88
GOC
167#endif
168
1c6c727d
JS
169extern const struct seq_operations cpuinfo_op;
170
4d46a89e
IM
171#define cache_line_size() (boot_cpu_data.x86_cache_alignment)
172
173extern void cpu_detect(struct cpuinfo_x86 *c);
1a53905a 174
f580366f 175extern void early_cpu_init(void);
1a53905a
GOC
176extern void identify_boot_cpu(void);
177extern void identify_secondary_cpu(struct cpuinfo_x86 *);
5300db88 178extern void print_cpu_info(struct cpuinfo_x86 *);
21c3fcf3 179void print_cpu_msr(struct cpuinfo_x86 *);
5300db88
GOC
180extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
181extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
04a15418 182extern void init_amd_cacheinfo(struct cpuinfo_x86 *c);
5300db88 183
bbb65d2d 184extern void detect_extended_topology(struct cpuinfo_x86 *c);
1a53905a 185extern void detect_ht(struct cpuinfo_x86 *c);
1a53905a 186
d288e1cf
FY
187#ifdef CONFIG_X86_32
188extern int have_cpuid_p(void);
189#else
190static inline int have_cpuid_p(void)
191{
192 return 1;
193}
194#endif
c758ecf6 195static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
4d46a89e 196 unsigned int *ecx, unsigned int *edx)
c758ecf6
GOC
197{
198 /* ecx is often an input as well as an output. */
45a94d7c 199 asm volatile("cpuid"
cca2e6f8
JP
200 : "=a" (*eax),
201 "=b" (*ebx),
202 "=c" (*ecx),
203 "=d" (*edx)
506ed6b5
AK
204 : "0" (*eax), "2" (*ecx)
205 : "memory");
c758ecf6
GOC
206}
207
c72dcf83
GOC
208static inline void load_cr3(pgd_t *pgdir)
209{
210 write_cr3(__pa(pgdir));
211}
c758ecf6 212
ca241c75
GOC
213#ifdef CONFIG_X86_32
214/* This is the TSS defined by the hardware. */
215struct x86_hw_tss {
4d46a89e
IM
216 unsigned short back_link, __blh;
217 unsigned long sp0;
218 unsigned short ss0, __ss0h;
cf9328cc 219 unsigned long sp1;
76e4c490
AL
220
221 /*
cf9328cc
AL
222 * We don't use ring 1, so ss1 is a convenient scratch space in
223 * the same cacheline as sp0. We use ss1 to cache the value in
224 * MSR_IA32_SYSENTER_CS. When we context switch
225 * MSR_IA32_SYSENTER_CS, we first check if the new value being
226 * written matches ss1, and, if it's not, then we wrmsr the new
227 * value and update ss1.
76e4c490 228 *
cf9328cc
AL
229 * The only reason we context switch MSR_IA32_SYSENTER_CS is
230 * that we set it to zero in vm86 tasks to avoid corrupting the
231 * stack if we were to go through the sysenter path from vm86
232 * mode.
76e4c490 233 */
76e4c490
AL
234 unsigned short ss1; /* MSR_IA32_SYSENTER_CS */
235
236 unsigned short __ss1h;
4d46a89e
IM
237 unsigned long sp2;
238 unsigned short ss2, __ss2h;
239 unsigned long __cr3;
240 unsigned long ip;
241 unsigned long flags;
242 unsigned long ax;
243 unsigned long cx;
244 unsigned long dx;
245 unsigned long bx;
246 unsigned long sp;
247 unsigned long bp;
248 unsigned long si;
249 unsigned long di;
250 unsigned short es, __esh;
251 unsigned short cs, __csh;
252 unsigned short ss, __ssh;
253 unsigned short ds, __dsh;
254 unsigned short fs, __fsh;
255 unsigned short gs, __gsh;
256 unsigned short ldt, __ldth;
257 unsigned short trace;
258 unsigned short io_bitmap_base;
259
ca241c75
GOC
260} __attribute__((packed));
261#else
262struct x86_hw_tss {
4d46a89e
IM
263 u32 reserved1;
264 u64 sp0;
265 u64 sp1;
266 u64 sp2;
267 u64 reserved2;
268 u64 ist[7];
269 u32 reserved3;
270 u32 reserved4;
271 u16 reserved5;
272 u16 io_bitmap_base;
273
ca241c75
GOC
274} __attribute__((packed)) ____cacheline_aligned;
275#endif
276
277/*
4d46a89e 278 * IO-bitmap sizes:
ca241c75 279 */
4d46a89e
IM
280#define IO_BITMAP_BITS 65536
281#define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
282#define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
283#define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
284#define INVALID_IO_BITMAP_OFFSET 0x8000
ca241c75
GOC
285
286struct tss_struct {
4d46a89e
IM
287 /*
288 * The hardware state:
289 */
290 struct x86_hw_tss x86_tss;
ca241c75
GOC
291
292 /*
293 * The extra 1 is there because the CPU will access an
294 * additional byte beyond the end of the IO permission
295 * bitmap. The extra byte must be all 1 bits, and must
296 * be within the limit.
297 */
4d46a89e 298 unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
4d46a89e 299
6dcc9414 300#ifdef CONFIG_X86_32
ca241c75 301 /*
2a41aa4f 302 * Space for the temporary SYSENTER stack.
ca241c75 303 */
2a41aa4f 304 unsigned long SYSENTER_stack_canary;
d828c71f 305 unsigned long SYSENTER_stack[64];
6dcc9414 306#endif
4d46a89e 307
84e65b0a 308} ____cacheline_aligned;
ca241c75 309
24933b82 310DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, cpu_tss);
ca241c75 311
a7fcf28d
AL
312#ifdef CONFIG_X86_32
313DECLARE_PER_CPU(unsigned long, cpu_current_top_of_stack);
314#endif
315
4d46a89e
IM
316/*
317 * Save the original ist values for checking stack pointers during debugging
318 */
1a53905a 319struct orig_ist {
4d46a89e 320 unsigned long ist[7];
1a53905a
GOC
321};
322
fe676203 323#ifdef CONFIG_X86_64
2f66dcc9 324DECLARE_PER_CPU(struct orig_ist, orig_ist);
26f80bd6 325
947e76cd
BG
326union irq_stack_union {
327 char irq_stack[IRQ_STACK_SIZE];
328 /*
329 * GCC hardcodes the stack canary as %gs:40. Since the
330 * irq_stack is the object at %gs:0, we reserve the bottom
331 * 48 bytes of the irq stack for the canary.
332 */
333 struct {
334 char gs_base[40];
335 unsigned long stack_canary;
336 };
337};
338
277d5b40 339DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union) __visible;
2add8e23
BG
340DECLARE_INIT_PER_CPU(irq_stack_union);
341
26f80bd6 342DECLARE_PER_CPU(char *, irq_stack_ptr);
9766cdbc 343DECLARE_PER_CPU(unsigned int, irq_count);
9766cdbc 344extern asmlinkage void ignore_sysret(void);
60a5317f
TH
345#else /* X86_64 */
346#ifdef CONFIG_CC_STACKPROTECTOR
1ea0d14e
JF
347/*
348 * Make sure stack canary segment base is cached-aligned:
349 * "For Intel Atom processors, avoid non zero segment base address
350 * that is not aligned to cache line boundary at all cost."
351 * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
352 */
353struct stack_canary {
354 char __pad[20]; /* canary at %gs:20 */
355 unsigned long canary;
356};
53f82452 357DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
96a388de 358#endif
198d208d
SR
359/*
360 * per-CPU IRQ handling stacks
361 */
362struct irq_stack {
363 u32 stack[THREAD_SIZE/sizeof(u32)];
364} __aligned(THREAD_SIZE);
365
366DECLARE_PER_CPU(struct irq_stack *, hardirq_stack);
367DECLARE_PER_CPU(struct irq_stack *, softirq_stack);
60a5317f 368#endif /* X86_64 */
c758ecf6 369
61c4628b 370extern unsigned int xstate_size;
683e0253 371
24f1e32c
FW
372struct perf_event;
373
cb38d377 374struct thread_struct {
4d46a89e
IM
375 /* Cached TLS descriptors: */
376 struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
377 unsigned long sp0;
378 unsigned long sp;
cb38d377 379#ifdef CONFIG_X86_32
4d46a89e 380 unsigned long sysenter_cs;
cb38d377 381#else
4d46a89e
IM
382 unsigned short es;
383 unsigned short ds;
384 unsigned short fsindex;
385 unsigned short gsindex;
cb38d377 386#endif
0c23590f 387#ifdef CONFIG_X86_32
4d46a89e 388 unsigned long ip;
0c23590f 389#endif
d756f4ad 390#ifdef CONFIG_X86_64
296f781a
AL
391 unsigned long fsbase;
392 unsigned long gsbase;
393#else
394 /*
395 * XXX: this could presumably be unsigned short. Alternatively,
396 * 32-bit kernels could be taught to use fsindex instead.
397 */
398 unsigned long fs;
399 unsigned long gs;
d756f4ad 400#endif
c5bedc68 401
24f1e32c
FW
402 /* Save middle states of ptrace breakpoints */
403 struct perf_event *ptrace_bps[HBP_NUM];
404 /* Debug status used for traps, single steps, etc... */
405 unsigned long debugreg6;
326264a0
FW
406 /* Keep track of the exact dr7 value set by the user */
407 unsigned long ptrace_dr7;
4d46a89e
IM
408 /* Fault info: */
409 unsigned long cr2;
51e7dc70 410 unsigned long trap_nr;
4d46a89e 411 unsigned long error_code;
9fda6a06 412#ifdef CONFIG_VM86
4d46a89e 413 /* Virtual 86 mode info */
9fda6a06 414 struct vm86 *vm86;
cb38d377 415#endif
4d46a89e
IM
416 /* IO permissions: */
417 unsigned long *io_bitmap_ptr;
418 unsigned long iopl;
419 /* Max allowed port in the bitmap, in bytes: */
420 unsigned io_bitmap_max;
0c8c0f03
DH
421
422 /* Floating point and extended processor state */
423 struct fpu fpu;
424 /*
425 * WARNING: 'fpu' is dynamically-sized. It *MUST* be at
426 * the end.
427 */
cb38d377
GOC
428};
429
62d7d7ed
GOC
430/*
431 * Set IOPL bits in EFLAGS from given mask
432 */
433static inline void native_set_iopl_mask(unsigned mask)
434{
435#ifdef CONFIG_X86_32
436 unsigned int reg;
4d46a89e 437
cca2e6f8
JP
438 asm volatile ("pushfl;"
439 "popl %0;"
440 "andl %1, %0;"
441 "orl %2, %0;"
442 "pushl %0;"
443 "popfl"
444 : "=&r" (reg)
445 : "i" (~X86_EFLAGS_IOPL), "r" (mask));
62d7d7ed
GOC
446#endif
447}
448
4d46a89e
IM
449static inline void
450native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
7818a1e0
GOC
451{
452 tss->x86_tss.sp0 = thread->sp0;
453#ifdef CONFIG_X86_32
4d46a89e 454 /* Only happens when SEP is enabled, no need to test "SEP"arately: */
7818a1e0
GOC
455 if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
456 tss->x86_tss.ss1 = thread->sysenter_cs;
457 wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
458 }
459#endif
460}
1b46cbe0 461
e801f864
GOC
462static inline void native_swapgs(void)
463{
464#ifdef CONFIG_X86_64
465 asm volatile("swapgs" ::: "memory");
466#endif
467}
468
a7fcf28d 469static inline unsigned long current_top_of_stack(void)
8ef46a67 470{
a7fcf28d 471#ifdef CONFIG_X86_64
24933b82 472 return this_cpu_read_stable(cpu_tss.x86_tss.sp0);
a7fcf28d
AL
473#else
474 /* sp0 on x86_32 is special in and around vm86 mode. */
475 return this_cpu_read_stable(cpu_current_top_of_stack);
476#endif
8ef46a67
AL
477}
478
7818a1e0
GOC
479#ifdef CONFIG_PARAVIRT
480#include <asm/paravirt.h>
481#else
4d46a89e 482#define __cpuid native_cpuid
1b46cbe0 483
cca2e6f8
JP
484static inline void load_sp0(struct tss_struct *tss,
485 struct thread_struct *thread)
7818a1e0
GOC
486{
487 native_load_sp0(tss, thread);
488}
489
62d7d7ed 490#define set_iopl_mask native_set_iopl_mask
1b46cbe0
GOC
491#endif /* CONFIG_PARAVIRT */
492
fc87e906 493typedef struct {
4d46a89e 494 unsigned long seg;
fc87e906
GOC
495} mm_segment_t;
496
497
683e0253
GOC
498/* Free all resources held by a thread. */
499extern void release_thread(struct task_struct *);
500
683e0253 501unsigned long get_wchan(struct task_struct *p);
c758ecf6
GOC
502
503/*
504 * Generic CPUID function
505 * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
506 * resulting in stale register contents being returned.
507 */
508static inline void cpuid(unsigned int op,
509 unsigned int *eax, unsigned int *ebx,
510 unsigned int *ecx, unsigned int *edx)
511{
512 *eax = op;
513 *ecx = 0;
514 __cpuid(eax, ebx, ecx, edx);
515}
516
517/* Some CPUID calls want 'count' to be placed in ecx */
518static inline void cpuid_count(unsigned int op, int count,
519 unsigned int *eax, unsigned int *ebx,
520 unsigned int *ecx, unsigned int *edx)
521{
522 *eax = op;
523 *ecx = count;
524 __cpuid(eax, ebx, ecx, edx);
525}
526
527/*
528 * CPUID functions returning a single datum
529 */
530static inline unsigned int cpuid_eax(unsigned int op)
531{
532 unsigned int eax, ebx, ecx, edx;
533
534 cpuid(op, &eax, &ebx, &ecx, &edx);
4d46a89e 535
c758ecf6
GOC
536 return eax;
537}
4d46a89e 538
c758ecf6
GOC
539static inline unsigned int cpuid_ebx(unsigned int op)
540{
541 unsigned int eax, ebx, ecx, edx;
542
543 cpuid(op, &eax, &ebx, &ecx, &edx);
4d46a89e 544
c758ecf6
GOC
545 return ebx;
546}
4d46a89e 547
c758ecf6
GOC
548static inline unsigned int cpuid_ecx(unsigned int op)
549{
550 unsigned int eax, ebx, ecx, edx;
551
552 cpuid(op, &eax, &ebx, &ecx, &edx);
4d46a89e 553
c758ecf6
GOC
554 return ecx;
555}
4d46a89e 556
c758ecf6
GOC
557static inline unsigned int cpuid_edx(unsigned int op)
558{
559 unsigned int eax, ebx, ecx, edx;
560
561 cpuid(op, &eax, &ebx, &ecx, &edx);
4d46a89e 562
c758ecf6
GOC
563 return edx;
564}
565
683e0253 566/* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
0b101e62 567static __always_inline void rep_nop(void)
683e0253 568{
cca2e6f8 569 asm volatile("rep; nop" ::: "memory");
683e0253
GOC
570}
571
0b101e62 572static __always_inline void cpu_relax(void)
4d46a89e
IM
573{
574 rep_nop();
575}
576
3a6bfbc9
DB
577#define cpu_relax_lowlatency() cpu_relax()
578
5367b688 579/* Stop speculative execution and prefetching of modified code. */
683e0253
GOC
580static inline void sync_core(void)
581{
582 int tmp;
4d46a89e 583
eb068e78 584#ifdef CONFIG_M486
45c39fb0
PA
585 /*
586 * Do a CPUID if available, otherwise do a jump. The jump
587 * can conveniently enough be the jump around CPUID.
588 */
589 asm volatile("cmpl %2,%1\n\t"
590 "jl 1f\n\t"
591 "cpuid\n"
592 "1:"
593 : "=a" (tmp)
594 : "rm" (boot_cpu_data.cpuid_level), "ri" (0), "0" (1)
595 : "ebx", "ecx", "edx", "memory");
596#else
597 /*
598 * CPUID is a barrier to speculative execution.
599 * Prefetched instructions are automatically
600 * invalidated when modified.
601 */
602 asm volatile("cpuid"
603 : "=a" (tmp)
604 : "0" (1)
605 : "ebx", "ecx", "edx", "memory");
5367b688 606#endif
683e0253
GOC
607}
608
683e0253 609extern void select_idle_routine(const struct cpuinfo_x86 *c);
02c68a02 610extern void init_amd_e400_c1e_mask(void);
683e0253 611
4d46a89e 612extern unsigned long boot_option_idle_override;
02c68a02 613extern bool amd_e400_c1e_detected;
683e0253 614
d1896049 615enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
69fb3676 616 IDLE_POLL};
d1896049 617
1a53905a
GOC
618extern void enable_sep_cpu(void);
619extern int sysenter_setup(void);
620
29c84391 621extern void early_trap_init(void);
8170e6be 622void early_trap_pf_init(void);
29c84391 623
1a53905a 624/* Defined in head.S */
4d46a89e 625extern struct desc_ptr early_gdt_descr;
1a53905a
GOC
626
627extern void cpu_set_gdt(int);
552be871 628extern void switch_to_new_gdt(int);
11e3a840 629extern void load_percpu_segment(int);
1a53905a 630extern void cpu_init(void);
1a53905a 631
c2724775
MM
632static inline unsigned long get_debugctlmsr(void)
633{
ea8e61b7 634 unsigned long debugctlmsr = 0;
c2724775
MM
635
636#ifndef CONFIG_X86_DEBUGCTLMSR
637 if (boot_cpu_data.x86 < 6)
638 return 0;
639#endif
640 rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
641
ea8e61b7 642 return debugctlmsr;
c2724775
MM
643}
644
5b0e5084
JB
645static inline void update_debugctlmsr(unsigned long debugctlmsr)
646{
647#ifndef CONFIG_X86_DEBUGCTLMSR
648 if (boot_cpu_data.x86 < 6)
649 return;
650#endif
651 wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
652}
653
9bd1190a
ON
654extern void set_task_blockstep(struct task_struct *task, bool on);
655
4d46a89e
IM
656/* Boot loader type from the setup header: */
657extern int bootloader_type;
5031296c 658extern int bootloader_version;
1a53905a 659
4d46a89e 660extern char ignore_fpu_irq;
683e0253
GOC
661
662#define HAVE_ARCH_PICK_MMAP_LAYOUT 1
663#define ARCH_HAS_PREFETCHW
664#define ARCH_HAS_SPINLOCK_PREFETCH
665
ae2e15eb 666#ifdef CONFIG_X86_32
a930dc45 667# define BASE_PREFETCH ""
4d46a89e 668# define ARCH_HAS_PREFETCH
ae2e15eb 669#else
a930dc45 670# define BASE_PREFETCH "prefetcht0 %P1"
ae2e15eb
GOC
671#endif
672
4d46a89e
IM
673/*
674 * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
675 *
676 * It's not worth to care about 3dnow prefetches for the K6
677 * because they are microcoded there and very slow.
678 */
ae2e15eb
GOC
679static inline void prefetch(const void *x)
680{
a930dc45 681 alternative_input(BASE_PREFETCH, "prefetchnta %P1",
ae2e15eb 682 X86_FEATURE_XMM,
a930dc45 683 "m" (*(const char *)x));
ae2e15eb
GOC
684}
685
4d46a89e
IM
686/*
687 * 3dnow prefetch to get an exclusive cache line.
688 * Useful for spinlocks to avoid one state transition in the
689 * cache coherency protocol:
690 */
ae2e15eb
GOC
691static inline void prefetchw(const void *x)
692{
a930dc45
BP
693 alternative_input(BASE_PREFETCH, "prefetchw %P1",
694 X86_FEATURE_3DNOWPREFETCH,
695 "m" (*(const char *)x));
ae2e15eb
GOC
696}
697
4d46a89e
IM
698static inline void spin_lock_prefetch(const void *x)
699{
700 prefetchw(x);
701}
702
d9e05cc5
AL
703#define TOP_OF_INIT_STACK ((unsigned long)&init_stack + sizeof(init_stack) - \
704 TOP_OF_KERNEL_STACK_PADDING)
705
2f66dcc9
GOC
706#ifdef CONFIG_X86_32
707/*
708 * User space process size: 3GB (default).
709 */
4d46a89e 710#define TASK_SIZE PAGE_OFFSET
d9517346 711#define TASK_SIZE_MAX TASK_SIZE
4d46a89e
IM
712#define STACK_TOP TASK_SIZE
713#define STACK_TOP_MAX STACK_TOP
714
715#define INIT_THREAD { \
d9e05cc5 716 .sp0 = TOP_OF_INIT_STACK, \
4d46a89e
IM
717 .sysenter_cs = __KERNEL_CS, \
718 .io_bitmap_ptr = NULL, \
2f66dcc9
GOC
719}
720
2f66dcc9
GOC
721extern unsigned long thread_saved_pc(struct task_struct *tsk);
722
2f66dcc9 723/*
5c39403e 724 * TOP_OF_KERNEL_STACK_PADDING reserves 8 bytes on top of the ring0 stack.
2f66dcc9 725 * This is necessary to guarantee that the entire "struct pt_regs"
b595076a 726 * is accessible even if the CPU haven't stored the SS/ESP registers
2f66dcc9
GOC
727 * on the stack (interrupt gate does not save these registers
728 * when switching to the same priv ring).
729 * Therefore beware: accessing the ss/esp fields of the
730 * "struct pt_regs" is possible, but they may contain the
731 * completely wrong values.
732 */
5c39403e
DV
733#define task_pt_regs(task) \
734({ \
735 unsigned long __ptr = (unsigned long)task_stack_page(task); \
736 __ptr += THREAD_SIZE - TOP_OF_KERNEL_STACK_PADDING; \
737 ((struct pt_regs *)__ptr) - 1; \
2f66dcc9
GOC
738})
739
4d46a89e 740#define KSTK_ESP(task) (task_pt_regs(task)->sp)
2f66dcc9
GOC
741
742#else
743/*
07114f0f
AL
744 * User space process size. 47bits minus one guard page. The guard
745 * page is necessary on Intel CPUs: if a SYSCALL instruction is at
746 * the highest possible canonical userspace address, then that
747 * syscall will enter the kernel with a non-canonical return
748 * address, and SYSRET will explode dangerously. We avoid this
749 * particular problem by preventing anything from being mapped
750 * at the maximum canonical address.
2f66dcc9 751 */
d9517346 752#define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
2f66dcc9
GOC
753
754/* This decides where the kernel will search for a free chunk of vm
755 * space during mmap's.
756 */
4d46a89e
IM
757#define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
758 0xc0000000 : 0xFFFFe000)
2f66dcc9 759
6bd33008 760#define TASK_SIZE (test_thread_flag(TIF_ADDR32) ? \
d9517346 761 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
6bd33008 762#define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
d9517346 763 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
2f66dcc9 764
922a70d3 765#define STACK_TOP TASK_SIZE
d9517346 766#define STACK_TOP_MAX TASK_SIZE_MAX
922a70d3 767
2f66dcc9 768#define INIT_THREAD { \
d9e05cc5 769 .sp0 = TOP_OF_INIT_STACK \
2f66dcc9
GOC
770}
771
2f66dcc9
GOC
772/*
773 * Return saved PC of a blocked thread.
774 * What is this good for? it will be always the scheduler or ret_from_fork.
775 */
75edb54a 776#define thread_saved_pc(t) READ_ONCE_NOCHECK(*(unsigned long *)((t)->thread.sp - 8))
2f66dcc9 777
4d46a89e 778#define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
89240ba0 779extern unsigned long KSTK_ESP(struct task_struct *task);
d046ff8b 780
2f66dcc9
GOC
781#endif /* CONFIG_X86_64 */
782
513ad84b
IM
783extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
784 unsigned long new_sp);
785
4d46a89e
IM
786/*
787 * This decides where the kernel will search for a free chunk of vm
683e0253
GOC
788 * space during mmap's.
789 */
790#define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
791
4d46a89e 792#define KSTK_EIP(task) (task_pt_regs(task)->ip)
683e0253 793
529e25f6
EB
794/* Get/set a process' ability to use the timestamp counter instruction */
795#define GET_TSC_CTL(adr) get_tsc_mode((adr))
796#define SET_TSC_CTL(val) set_tsc_mode((val))
797
798extern int get_tsc_mode(unsigned long adr);
799extern int set_tsc_mode(unsigned int val);
800
fe3d197f 801/* Register/unregister a process' MPX related resource */
46a6e0cf
DH
802#define MPX_ENABLE_MANAGEMENT() mpx_enable_management()
803#define MPX_DISABLE_MANAGEMENT() mpx_disable_management()
fe3d197f
DH
804
805#ifdef CONFIG_X86_INTEL_MPX
46a6e0cf
DH
806extern int mpx_enable_management(void);
807extern int mpx_disable_management(void);
fe3d197f 808#else
46a6e0cf 809static inline int mpx_enable_management(void)
fe3d197f
DH
810{
811 return -EINVAL;
812}
46a6e0cf 813static inline int mpx_disable_management(void)
fe3d197f
DH
814{
815 return -EINVAL;
816}
817#endif /* CONFIG_X86_INTEL_MPX */
818
8b84c8df 819extern u16 amd_get_nb_id(int cpu);
cc2749e4 820extern u32 amd_get_nodes_per_socket(void);
6a812691 821
96e39ac0
JW
822static inline uint32_t hypervisor_cpuid_base(const char *sig, uint32_t leaves)
823{
824 uint32_t base, eax, signature[3];
825
826 for (base = 0x40000000; base < 0x40010000; base += 0x100) {
827 cpuid(base, &eax, &signature[0], &signature[1], &signature[2]);
828
829 if (!memcmp(sig, signature, 12) &&
830 (leaves == 0 || ((eax - base) >= leaves)))
831 return base;
832 }
833
834 return 0;
835}
836
f05e798a
DH
837extern unsigned long arch_align_stack(unsigned long sp);
838extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
839
840void default_idle(void);
6a377ddc
LB
841#ifdef CONFIG_XEN
842bool xen_set_default_idle(void);
843#else
844#define xen_set_default_idle 0
845#endif
f05e798a
DH
846
847void stop_this_cpu(void *dummy);
4d067d8e 848void df_debug(struct pt_regs *regs, long error_code);
1965aae3 849#endif /* _ASM_X86_PROCESSOR_H */