]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/include/asm/processor.h
selftests/x86/vm86: Fix entry_from_vm86 test on 64-bit kernels
[mirror_ubuntu-artful-kernel.git] / arch / x86 / include / asm / processor.h
CommitLineData
1965aae3
PA
1#ifndef _ASM_X86_PROCESSOR_H
2#define _ASM_X86_PROCESSOR_H
c758ecf6 3
053de044
GOC
4#include <asm/processor-flags.h>
5
683e0253
GOC
6/* Forward declaration, a strange C thing */
7struct task_struct;
8struct mm_struct;
9
2f66dcc9
GOC
10#include <asm/vm86.h>
11#include <asm/math_emu.h>
12#include <asm/segment.h>
2f66dcc9
GOC
13#include <asm/types.h>
14#include <asm/sigcontext.h>
15#include <asm/current.h>
16#include <asm/cpufeature.h>
2f66dcc9 17#include <asm/page.h>
54321d94 18#include <asm/pgtable_types.h>
5300db88 19#include <asm/percpu.h>
2f66dcc9
GOC
20#include <asm/msr.h>
21#include <asm/desc_defs.h>
bd61643e 22#include <asm/nops.h>
f05e798a 23#include <asm/special_insns.h>
14b9675a 24#include <asm/fpu/types.h>
4d46a89e 25
2f66dcc9 26#include <linux/personality.h>
5300db88
GOC
27#include <linux/cpumask.h>
28#include <linux/cache.h>
2f66dcc9 29#include <linux/threads.h>
5cbc19a9 30#include <linux/math64.h>
faa4602e 31#include <linux/err.h>
f05e798a
DH
32#include <linux/irqflags.h>
33
34/*
35 * We handle most unaligned accesses in hardware. On the other hand
36 * unaligned DMA can be quite expensive on some Nehalem processors.
37 *
38 * Based on this we disable the IP header alignment in network drivers.
39 */
40#define NET_IP_ALIGN 0
c72dcf83 41
b332828c 42#define HBP_NUM 4
0ccb8acc
GOC
43/*
44 * Default implementation of macro that returns current
45 * instruction pointer ("program counter").
46 */
47static inline void *current_text_addr(void)
48{
49 void *pc;
4d46a89e
IM
50
51 asm volatile("mov $1f, %0; 1:":"=r" (pc));
52
0ccb8acc
GOC
53 return pc;
54}
55
b8c1b8ea
IM
56/*
57 * These alignment constraints are for performance in the vSMP case,
58 * but in the task_struct case we must also meet hardware imposed
59 * alignment requirements of the FPU state:
60 */
dbcb4660 61#ifdef CONFIG_X86_VSMP
4d46a89e
IM
62# define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
63# define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
dbcb4660 64#else
b8c1b8ea 65# define ARCH_MIN_TASKALIGN __alignof__(union fpregs_state)
4d46a89e 66# define ARCH_MIN_MMSTRUCT_ALIGN 0
dbcb4660
GOC
67#endif
68
e0ba94f1
AS
69enum tlb_infos {
70 ENTRIES,
71 NR_INFO
72};
73
74extern u16 __read_mostly tlb_lli_4k[NR_INFO];
75extern u16 __read_mostly tlb_lli_2m[NR_INFO];
76extern u16 __read_mostly tlb_lli_4m[NR_INFO];
77extern u16 __read_mostly tlb_lld_4k[NR_INFO];
78extern u16 __read_mostly tlb_lld_2m[NR_INFO];
79extern u16 __read_mostly tlb_lld_4m[NR_INFO];
dd360393 80extern u16 __read_mostly tlb_lld_1g[NR_INFO];
c4211f42 81
5300db88
GOC
82/*
83 * CPU type and hardware bug flags. Kept separately for each CPU.
84 * Members of this structure are referenced in head.S, so think twice
85 * before touching them. [mj]
86 */
87
88struct cpuinfo_x86 {
4d46a89e
IM
89 __u8 x86; /* CPU family */
90 __u8 x86_vendor; /* CPU vendor */
91 __u8 x86_model;
92 __u8 x86_mask;
5300db88 93#ifdef CONFIG_X86_32
4d46a89e
IM
94 char wp_works_ok; /* It doesn't on 386's */
95
96 /* Problems on some 486Dx4's and old 386's: */
4d46a89e 97 char rfu;
4d46a89e 98 char pad0;
60e019eb 99 char pad1;
5300db88 100#else
4d46a89e 101 /* Number of 4K pages in DTLB/ITLB combined(in pages): */
b1882e68 102 int x86_tlbsize;
13c6c532 103#endif
4d46a89e
IM
104 __u8 x86_virt_bits;
105 __u8 x86_phys_bits;
106 /* CPUID returned core id bits: */
107 __u8 x86_coreid_bits;
108 /* Max extended CPUID function supported: */
109 __u32 extended_cpuid_level;
4d46a89e
IM
110 /* Maximum supported CPUID level, -1=no CPUID: */
111 int cpuid_level;
65fc985b 112 __u32 x86_capability[NCAPINTS + NBUGINTS];
4d46a89e
IM
113 char x86_vendor_id[16];
114 char x86_model_id[64];
115 /* in KB - valid for CPUS which support this call: */
116 int x86_cache_size;
117 int x86_cache_alignment; /* In bytes */
cbc82b17
PWJ
118 /* Cache QoS architectural values: */
119 int x86_cache_max_rmid; /* max index */
120 int x86_cache_occ_scale; /* scale to bytes */
4d46a89e
IM
121 int x86_power;
122 unsigned long loops_per_jiffy;
4d46a89e
IM
123 /* cpuid returned max cores value: */
124 u16 x86_max_cores;
125 u16 apicid;
01aaea1a 126 u16 initial_apicid;
4d46a89e 127 u16 x86_clflush_size;
4d46a89e
IM
128 /* number of cores as seen by the OS: */
129 u16 booted_cores;
130 /* Physical processor id: */
131 u16 phys_proc_id;
132 /* Core id: */
133 u16 cpu_core_id;
6057b4d3
AH
134 /* Compute unit id */
135 u8 compute_unit_id;
4d46a89e
IM
136 /* Index into per_cpu list: */
137 u16 cpu_index;
506ed6b5 138 u32 microcode;
2c773dd3 139};
5300db88 140
4d46a89e
IM
141#define X86_VENDOR_INTEL 0
142#define X86_VENDOR_CYRIX 1
143#define X86_VENDOR_AMD 2
144#define X86_VENDOR_UMC 3
4d46a89e
IM
145#define X86_VENDOR_CENTAUR 5
146#define X86_VENDOR_TRANSMETA 7
147#define X86_VENDOR_NSC 8
148#define X86_VENDOR_NUM 9
149
150#define X86_VENDOR_UNKNOWN 0xff
5300db88 151
1a53905a
GOC
152/*
153 * capabilities of CPUs
154 */
4d46a89e
IM
155extern struct cpuinfo_x86 boot_cpu_data;
156extern struct cpuinfo_x86 new_cpu_data;
157
158extern struct tss_struct doublefault_tss;
3e0c3737
YL
159extern __u32 cpu_caps_cleared[NCAPINTS];
160extern __u32 cpu_caps_set[NCAPINTS];
5300db88
GOC
161
162#ifdef CONFIG_SMP
2c773dd3 163DECLARE_PER_CPU_READ_MOSTLY(struct cpuinfo_x86, cpu_info);
5300db88 164#define cpu_data(cpu) per_cpu(cpu_info, cpu)
5300db88 165#else
7b543a53 166#define cpu_info boot_cpu_data
5300db88 167#define cpu_data(cpu) boot_cpu_data
5300db88
GOC
168#endif
169
1c6c727d
JS
170extern const struct seq_operations cpuinfo_op;
171
4d46a89e
IM
172#define cache_line_size() (boot_cpu_data.x86_cache_alignment)
173
174extern void cpu_detect(struct cpuinfo_x86 *c);
1a53905a 175
f580366f 176extern void early_cpu_init(void);
1a53905a
GOC
177extern void identify_boot_cpu(void);
178extern void identify_secondary_cpu(struct cpuinfo_x86 *);
5300db88 179extern void print_cpu_info(struct cpuinfo_x86 *);
21c3fcf3 180void print_cpu_msr(struct cpuinfo_x86 *);
5300db88
GOC
181extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
182extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
04a15418 183extern void init_amd_cacheinfo(struct cpuinfo_x86 *c);
5300db88 184
bbb65d2d 185extern void detect_extended_topology(struct cpuinfo_x86 *c);
1a53905a 186extern void detect_ht(struct cpuinfo_x86 *c);
1a53905a 187
d288e1cf
FY
188#ifdef CONFIG_X86_32
189extern int have_cpuid_p(void);
190#else
191static inline int have_cpuid_p(void)
192{
193 return 1;
194}
195#endif
c758ecf6 196static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
4d46a89e 197 unsigned int *ecx, unsigned int *edx)
c758ecf6
GOC
198{
199 /* ecx is often an input as well as an output. */
45a94d7c 200 asm volatile("cpuid"
cca2e6f8
JP
201 : "=a" (*eax),
202 "=b" (*ebx),
203 "=c" (*ecx),
204 "=d" (*edx)
506ed6b5
AK
205 : "0" (*eax), "2" (*ecx)
206 : "memory");
c758ecf6
GOC
207}
208
c72dcf83
GOC
209static inline void load_cr3(pgd_t *pgdir)
210{
211 write_cr3(__pa(pgdir));
212}
c758ecf6 213
ca241c75
GOC
214#ifdef CONFIG_X86_32
215/* This is the TSS defined by the hardware. */
216struct x86_hw_tss {
4d46a89e
IM
217 unsigned short back_link, __blh;
218 unsigned long sp0;
219 unsigned short ss0, __ss0h;
cf9328cc 220 unsigned long sp1;
76e4c490
AL
221
222 /*
cf9328cc
AL
223 * We don't use ring 1, so ss1 is a convenient scratch space in
224 * the same cacheline as sp0. We use ss1 to cache the value in
225 * MSR_IA32_SYSENTER_CS. When we context switch
226 * MSR_IA32_SYSENTER_CS, we first check if the new value being
227 * written matches ss1, and, if it's not, then we wrmsr the new
228 * value and update ss1.
76e4c490 229 *
cf9328cc
AL
230 * The only reason we context switch MSR_IA32_SYSENTER_CS is
231 * that we set it to zero in vm86 tasks to avoid corrupting the
232 * stack if we were to go through the sysenter path from vm86
233 * mode.
76e4c490 234 */
76e4c490
AL
235 unsigned short ss1; /* MSR_IA32_SYSENTER_CS */
236
237 unsigned short __ss1h;
4d46a89e
IM
238 unsigned long sp2;
239 unsigned short ss2, __ss2h;
240 unsigned long __cr3;
241 unsigned long ip;
242 unsigned long flags;
243 unsigned long ax;
244 unsigned long cx;
245 unsigned long dx;
246 unsigned long bx;
247 unsigned long sp;
248 unsigned long bp;
249 unsigned long si;
250 unsigned long di;
251 unsigned short es, __esh;
252 unsigned short cs, __csh;
253 unsigned short ss, __ssh;
254 unsigned short ds, __dsh;
255 unsigned short fs, __fsh;
256 unsigned short gs, __gsh;
257 unsigned short ldt, __ldth;
258 unsigned short trace;
259 unsigned short io_bitmap_base;
260
ca241c75
GOC
261} __attribute__((packed));
262#else
263struct x86_hw_tss {
4d46a89e
IM
264 u32 reserved1;
265 u64 sp0;
266 u64 sp1;
267 u64 sp2;
268 u64 reserved2;
269 u64 ist[7];
270 u32 reserved3;
271 u32 reserved4;
272 u16 reserved5;
273 u16 io_bitmap_base;
274
ca241c75
GOC
275} __attribute__((packed)) ____cacheline_aligned;
276#endif
277
278/*
4d46a89e 279 * IO-bitmap sizes:
ca241c75 280 */
4d46a89e
IM
281#define IO_BITMAP_BITS 65536
282#define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
283#define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
284#define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
285#define INVALID_IO_BITMAP_OFFSET 0x8000
ca241c75
GOC
286
287struct tss_struct {
4d46a89e
IM
288 /*
289 * The hardware state:
290 */
291 struct x86_hw_tss x86_tss;
ca241c75
GOC
292
293 /*
294 * The extra 1 is there because the CPU will access an
295 * additional byte beyond the end of the IO permission
296 * bitmap. The extra byte must be all 1 bits, and must
297 * be within the limit.
298 */
4d46a89e 299 unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
4d46a89e 300
ca241c75 301 /*
d828c71f 302 * Space for the temporary SYSENTER stack:
ca241c75 303 */
d828c71f 304 unsigned long SYSENTER_stack[64];
4d46a89e 305
84e65b0a 306} ____cacheline_aligned;
ca241c75 307
24933b82 308DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, cpu_tss);
ca241c75 309
a7fcf28d
AL
310#ifdef CONFIG_X86_32
311DECLARE_PER_CPU(unsigned long, cpu_current_top_of_stack);
312#endif
313
4d46a89e
IM
314/*
315 * Save the original ist values for checking stack pointers during debugging
316 */
1a53905a 317struct orig_ist {
4d46a89e 318 unsigned long ist[7];
1a53905a
GOC
319};
320
fe676203 321#ifdef CONFIG_X86_64
2f66dcc9 322DECLARE_PER_CPU(struct orig_ist, orig_ist);
26f80bd6 323
947e76cd
BG
324union irq_stack_union {
325 char irq_stack[IRQ_STACK_SIZE];
326 /*
327 * GCC hardcodes the stack canary as %gs:40. Since the
328 * irq_stack is the object at %gs:0, we reserve the bottom
329 * 48 bytes of the irq stack for the canary.
330 */
331 struct {
332 char gs_base[40];
333 unsigned long stack_canary;
334 };
335};
336
277d5b40 337DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union) __visible;
2add8e23
BG
338DECLARE_INIT_PER_CPU(irq_stack_union);
339
26f80bd6 340DECLARE_PER_CPU(char *, irq_stack_ptr);
9766cdbc 341DECLARE_PER_CPU(unsigned int, irq_count);
9766cdbc 342extern asmlinkage void ignore_sysret(void);
60a5317f
TH
343#else /* X86_64 */
344#ifdef CONFIG_CC_STACKPROTECTOR
1ea0d14e
JF
345/*
346 * Make sure stack canary segment base is cached-aligned:
347 * "For Intel Atom processors, avoid non zero segment base address
348 * that is not aligned to cache line boundary at all cost."
349 * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
350 */
351struct stack_canary {
352 char __pad[20]; /* canary at %gs:20 */
353 unsigned long canary;
354};
53f82452 355DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
96a388de 356#endif
198d208d
SR
357/*
358 * per-CPU IRQ handling stacks
359 */
360struct irq_stack {
361 u32 stack[THREAD_SIZE/sizeof(u32)];
362} __aligned(THREAD_SIZE);
363
364DECLARE_PER_CPU(struct irq_stack *, hardirq_stack);
365DECLARE_PER_CPU(struct irq_stack *, softirq_stack);
60a5317f 366#endif /* X86_64 */
c758ecf6 367
61c4628b 368extern unsigned int xstate_size;
683e0253 369
24f1e32c
FW
370struct perf_event;
371
cb38d377 372struct thread_struct {
4d46a89e
IM
373 /* Cached TLS descriptors: */
374 struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
375 unsigned long sp0;
376 unsigned long sp;
cb38d377 377#ifdef CONFIG_X86_32
4d46a89e 378 unsigned long sysenter_cs;
cb38d377 379#else
4d46a89e
IM
380 unsigned short es;
381 unsigned short ds;
382 unsigned short fsindex;
383 unsigned short gsindex;
cb38d377 384#endif
0c23590f 385#ifdef CONFIG_X86_32
4d46a89e 386 unsigned long ip;
0c23590f 387#endif
d756f4ad 388#ifdef CONFIG_X86_64
4d46a89e 389 unsigned long fs;
d756f4ad 390#endif
4d46a89e 391 unsigned long gs;
c5bedc68 392
24f1e32c
FW
393 /* Save middle states of ptrace breakpoints */
394 struct perf_event *ptrace_bps[HBP_NUM];
395 /* Debug status used for traps, single steps, etc... */
396 unsigned long debugreg6;
326264a0
FW
397 /* Keep track of the exact dr7 value set by the user */
398 unsigned long ptrace_dr7;
4d46a89e
IM
399 /* Fault info: */
400 unsigned long cr2;
51e7dc70 401 unsigned long trap_nr;
4d46a89e 402 unsigned long error_code;
cb38d377 403#ifdef CONFIG_X86_32
4d46a89e 404 /* Virtual 86 mode info */
ed0b2edb 405 struct vm86plus_struct __user *vm86_info;
cb38d377 406 unsigned long screen_bitmap;
4d46a89e
IM
407 unsigned long v86flags;
408 unsigned long v86mask;
409 unsigned long saved_sp0;
cb38d377 410#endif
4d46a89e
IM
411 /* IO permissions: */
412 unsigned long *io_bitmap_ptr;
413 unsigned long iopl;
414 /* Max allowed port in the bitmap, in bytes: */
415 unsigned io_bitmap_max;
0c8c0f03
DH
416
417 /* Floating point and extended processor state */
418 struct fpu fpu;
419 /*
420 * WARNING: 'fpu' is dynamically-sized. It *MUST* be at
421 * the end.
422 */
cb38d377
GOC
423};
424
62d7d7ed
GOC
425/*
426 * Set IOPL bits in EFLAGS from given mask
427 */
428static inline void native_set_iopl_mask(unsigned mask)
429{
430#ifdef CONFIG_X86_32
431 unsigned int reg;
4d46a89e 432
cca2e6f8
JP
433 asm volatile ("pushfl;"
434 "popl %0;"
435 "andl %1, %0;"
436 "orl %2, %0;"
437 "pushl %0;"
438 "popfl"
439 : "=&r" (reg)
440 : "i" (~X86_EFLAGS_IOPL), "r" (mask));
62d7d7ed
GOC
441#endif
442}
443
4d46a89e
IM
444static inline void
445native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
7818a1e0
GOC
446{
447 tss->x86_tss.sp0 = thread->sp0;
448#ifdef CONFIG_X86_32
4d46a89e 449 /* Only happens when SEP is enabled, no need to test "SEP"arately: */
7818a1e0
GOC
450 if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
451 tss->x86_tss.ss1 = thread->sysenter_cs;
452 wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
453 }
454#endif
455}
1b46cbe0 456
e801f864
GOC
457static inline void native_swapgs(void)
458{
459#ifdef CONFIG_X86_64
460 asm volatile("swapgs" ::: "memory");
461#endif
462}
463
a7fcf28d 464static inline unsigned long current_top_of_stack(void)
8ef46a67 465{
a7fcf28d 466#ifdef CONFIG_X86_64
24933b82 467 return this_cpu_read_stable(cpu_tss.x86_tss.sp0);
a7fcf28d
AL
468#else
469 /* sp0 on x86_32 is special in and around vm86 mode. */
470 return this_cpu_read_stable(cpu_current_top_of_stack);
471#endif
8ef46a67
AL
472}
473
7818a1e0
GOC
474#ifdef CONFIG_PARAVIRT
475#include <asm/paravirt.h>
476#else
4d46a89e
IM
477#define __cpuid native_cpuid
478#define paravirt_enabled() 0
1b46cbe0 479
cca2e6f8
JP
480static inline void load_sp0(struct tss_struct *tss,
481 struct thread_struct *thread)
7818a1e0
GOC
482{
483 native_load_sp0(tss, thread);
484}
485
62d7d7ed 486#define set_iopl_mask native_set_iopl_mask
1b46cbe0
GOC
487#endif /* CONFIG_PARAVIRT */
488
fc87e906 489typedef struct {
4d46a89e 490 unsigned long seg;
fc87e906
GOC
491} mm_segment_t;
492
493
683e0253
GOC
494/* Free all resources held by a thread. */
495extern void release_thread(struct task_struct *);
496
683e0253 497unsigned long get_wchan(struct task_struct *p);
c758ecf6
GOC
498
499/*
500 * Generic CPUID function
501 * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
502 * resulting in stale register contents being returned.
503 */
504static inline void cpuid(unsigned int op,
505 unsigned int *eax, unsigned int *ebx,
506 unsigned int *ecx, unsigned int *edx)
507{
508 *eax = op;
509 *ecx = 0;
510 __cpuid(eax, ebx, ecx, edx);
511}
512
513/* Some CPUID calls want 'count' to be placed in ecx */
514static inline void cpuid_count(unsigned int op, int count,
515 unsigned int *eax, unsigned int *ebx,
516 unsigned int *ecx, unsigned int *edx)
517{
518 *eax = op;
519 *ecx = count;
520 __cpuid(eax, ebx, ecx, edx);
521}
522
523/*
524 * CPUID functions returning a single datum
525 */
526static inline unsigned int cpuid_eax(unsigned int op)
527{
528 unsigned int eax, ebx, ecx, edx;
529
530 cpuid(op, &eax, &ebx, &ecx, &edx);
4d46a89e 531
c758ecf6
GOC
532 return eax;
533}
4d46a89e 534
c758ecf6
GOC
535static inline unsigned int cpuid_ebx(unsigned int op)
536{
537 unsigned int eax, ebx, ecx, edx;
538
539 cpuid(op, &eax, &ebx, &ecx, &edx);
4d46a89e 540
c758ecf6
GOC
541 return ebx;
542}
4d46a89e 543
c758ecf6
GOC
544static inline unsigned int cpuid_ecx(unsigned int op)
545{
546 unsigned int eax, ebx, ecx, edx;
547
548 cpuid(op, &eax, &ebx, &ecx, &edx);
4d46a89e 549
c758ecf6
GOC
550 return ecx;
551}
4d46a89e 552
c758ecf6
GOC
553static inline unsigned int cpuid_edx(unsigned int op)
554{
555 unsigned int eax, ebx, ecx, edx;
556
557 cpuid(op, &eax, &ebx, &ecx, &edx);
4d46a89e 558
c758ecf6
GOC
559 return edx;
560}
561
683e0253
GOC
562/* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
563static inline void rep_nop(void)
564{
cca2e6f8 565 asm volatile("rep; nop" ::: "memory");
683e0253
GOC
566}
567
4d46a89e
IM
568static inline void cpu_relax(void)
569{
570 rep_nop();
571}
572
3a6bfbc9
DB
573#define cpu_relax_lowlatency() cpu_relax()
574
5367b688 575/* Stop speculative execution and prefetching of modified code. */
683e0253
GOC
576static inline void sync_core(void)
577{
578 int tmp;
4d46a89e 579
eb068e78 580#ifdef CONFIG_M486
45c39fb0
PA
581 /*
582 * Do a CPUID if available, otherwise do a jump. The jump
583 * can conveniently enough be the jump around CPUID.
584 */
585 asm volatile("cmpl %2,%1\n\t"
586 "jl 1f\n\t"
587 "cpuid\n"
588 "1:"
589 : "=a" (tmp)
590 : "rm" (boot_cpu_data.cpuid_level), "ri" (0), "0" (1)
591 : "ebx", "ecx", "edx", "memory");
592#else
593 /*
594 * CPUID is a barrier to speculative execution.
595 * Prefetched instructions are automatically
596 * invalidated when modified.
597 */
598 asm volatile("cpuid"
599 : "=a" (tmp)
600 : "0" (1)
601 : "ebx", "ecx", "edx", "memory");
5367b688 602#endif
683e0253
GOC
603}
604
683e0253 605extern void select_idle_routine(const struct cpuinfo_x86 *c);
02c68a02 606extern void init_amd_e400_c1e_mask(void);
683e0253 607
4d46a89e 608extern unsigned long boot_option_idle_override;
02c68a02 609extern bool amd_e400_c1e_detected;
683e0253 610
d1896049 611enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
69fb3676 612 IDLE_POLL};
d1896049 613
1a53905a
GOC
614extern void enable_sep_cpu(void);
615extern int sysenter_setup(void);
616
29c84391 617extern void early_trap_init(void);
8170e6be 618void early_trap_pf_init(void);
29c84391 619
1a53905a 620/* Defined in head.S */
4d46a89e 621extern struct desc_ptr early_gdt_descr;
1a53905a
GOC
622
623extern void cpu_set_gdt(int);
552be871 624extern void switch_to_new_gdt(int);
11e3a840 625extern void load_percpu_segment(int);
1a53905a 626extern void cpu_init(void);
1a53905a 627
c2724775
MM
628static inline unsigned long get_debugctlmsr(void)
629{
ea8e61b7 630 unsigned long debugctlmsr = 0;
c2724775
MM
631
632#ifndef CONFIG_X86_DEBUGCTLMSR
633 if (boot_cpu_data.x86 < 6)
634 return 0;
635#endif
636 rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
637
ea8e61b7 638 return debugctlmsr;
c2724775
MM
639}
640
5b0e5084
JB
641static inline void update_debugctlmsr(unsigned long debugctlmsr)
642{
643#ifndef CONFIG_X86_DEBUGCTLMSR
644 if (boot_cpu_data.x86 < 6)
645 return;
646#endif
647 wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
648}
649
9bd1190a
ON
650extern void set_task_blockstep(struct task_struct *task, bool on);
651
4d46a89e
IM
652/*
653 * from system description table in BIOS. Mostly for MCA use, but
654 * others may find it useful:
655 */
656extern unsigned int machine_id;
657extern unsigned int machine_submodel_id;
658extern unsigned int BIOS_revision;
1a53905a 659
4d46a89e
IM
660/* Boot loader type from the setup header: */
661extern int bootloader_type;
5031296c 662extern int bootloader_version;
1a53905a 663
4d46a89e 664extern char ignore_fpu_irq;
683e0253
GOC
665
666#define HAVE_ARCH_PICK_MMAP_LAYOUT 1
667#define ARCH_HAS_PREFETCHW
668#define ARCH_HAS_SPINLOCK_PREFETCH
669
ae2e15eb 670#ifdef CONFIG_X86_32
a930dc45 671# define BASE_PREFETCH ""
4d46a89e 672# define ARCH_HAS_PREFETCH
ae2e15eb 673#else
a930dc45 674# define BASE_PREFETCH "prefetcht0 %P1"
ae2e15eb
GOC
675#endif
676
4d46a89e
IM
677/*
678 * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
679 *
680 * It's not worth to care about 3dnow prefetches for the K6
681 * because they are microcoded there and very slow.
682 */
ae2e15eb
GOC
683static inline void prefetch(const void *x)
684{
a930dc45 685 alternative_input(BASE_PREFETCH, "prefetchnta %P1",
ae2e15eb 686 X86_FEATURE_XMM,
a930dc45 687 "m" (*(const char *)x));
ae2e15eb
GOC
688}
689
4d46a89e
IM
690/*
691 * 3dnow prefetch to get an exclusive cache line.
692 * Useful for spinlocks to avoid one state transition in the
693 * cache coherency protocol:
694 */
ae2e15eb
GOC
695static inline void prefetchw(const void *x)
696{
a930dc45
BP
697 alternative_input(BASE_PREFETCH, "prefetchw %P1",
698 X86_FEATURE_3DNOWPREFETCH,
699 "m" (*(const char *)x));
ae2e15eb
GOC
700}
701
4d46a89e
IM
702static inline void spin_lock_prefetch(const void *x)
703{
704 prefetchw(x);
705}
706
d9e05cc5
AL
707#define TOP_OF_INIT_STACK ((unsigned long)&init_stack + sizeof(init_stack) - \
708 TOP_OF_KERNEL_STACK_PADDING)
709
2f66dcc9
GOC
710#ifdef CONFIG_X86_32
711/*
712 * User space process size: 3GB (default).
713 */
4d46a89e 714#define TASK_SIZE PAGE_OFFSET
d9517346 715#define TASK_SIZE_MAX TASK_SIZE
4d46a89e
IM
716#define STACK_TOP TASK_SIZE
717#define STACK_TOP_MAX STACK_TOP
718
719#define INIT_THREAD { \
d9e05cc5 720 .sp0 = TOP_OF_INIT_STACK, \
4d46a89e
IM
721 .vm86_info = NULL, \
722 .sysenter_cs = __KERNEL_CS, \
723 .io_bitmap_ptr = NULL, \
2f66dcc9
GOC
724}
725
2f66dcc9
GOC
726extern unsigned long thread_saved_pc(struct task_struct *tsk);
727
2f66dcc9 728/*
5c39403e 729 * TOP_OF_KERNEL_STACK_PADDING reserves 8 bytes on top of the ring0 stack.
2f66dcc9 730 * This is necessary to guarantee that the entire "struct pt_regs"
b595076a 731 * is accessible even if the CPU haven't stored the SS/ESP registers
2f66dcc9
GOC
732 * on the stack (interrupt gate does not save these registers
733 * when switching to the same priv ring).
734 * Therefore beware: accessing the ss/esp fields of the
735 * "struct pt_regs" is possible, but they may contain the
736 * completely wrong values.
737 */
5c39403e
DV
738#define task_pt_regs(task) \
739({ \
740 unsigned long __ptr = (unsigned long)task_stack_page(task); \
741 __ptr += THREAD_SIZE - TOP_OF_KERNEL_STACK_PADDING; \
742 ((struct pt_regs *)__ptr) - 1; \
2f66dcc9
GOC
743})
744
4d46a89e 745#define KSTK_ESP(task) (task_pt_regs(task)->sp)
2f66dcc9
GOC
746
747#else
748/*
07114f0f
AL
749 * User space process size. 47bits minus one guard page. The guard
750 * page is necessary on Intel CPUs: if a SYSCALL instruction is at
751 * the highest possible canonical userspace address, then that
752 * syscall will enter the kernel with a non-canonical return
753 * address, and SYSRET will explode dangerously. We avoid this
754 * particular problem by preventing anything from being mapped
755 * at the maximum canonical address.
2f66dcc9 756 */
d9517346 757#define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
2f66dcc9
GOC
758
759/* This decides where the kernel will search for a free chunk of vm
760 * space during mmap's.
761 */
4d46a89e
IM
762#define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
763 0xc0000000 : 0xFFFFe000)
2f66dcc9 764
6bd33008 765#define TASK_SIZE (test_thread_flag(TIF_ADDR32) ? \
d9517346 766 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
6bd33008 767#define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
d9517346 768 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
2f66dcc9 769
922a70d3 770#define STACK_TOP TASK_SIZE
d9517346 771#define STACK_TOP_MAX TASK_SIZE_MAX
922a70d3 772
2f66dcc9 773#define INIT_THREAD { \
d9e05cc5 774 .sp0 = TOP_OF_INIT_STACK \
2f66dcc9
GOC
775}
776
2f66dcc9
GOC
777/*
778 * Return saved PC of a blocked thread.
779 * What is this good for? it will be always the scheduler or ret_from_fork.
780 */
4d46a89e 781#define thread_saved_pc(t) (*(unsigned long *)((t)->thread.sp - 8))
2f66dcc9 782
4d46a89e 783#define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
89240ba0 784extern unsigned long KSTK_ESP(struct task_struct *task);
d046ff8b 785
2f66dcc9
GOC
786#endif /* CONFIG_X86_64 */
787
513ad84b
IM
788extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
789 unsigned long new_sp);
790
4d46a89e
IM
791/*
792 * This decides where the kernel will search for a free chunk of vm
683e0253
GOC
793 * space during mmap's.
794 */
795#define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
796
4d46a89e 797#define KSTK_EIP(task) (task_pt_regs(task)->ip)
683e0253 798
529e25f6
EB
799/* Get/set a process' ability to use the timestamp counter instruction */
800#define GET_TSC_CTL(adr) get_tsc_mode((adr))
801#define SET_TSC_CTL(val) set_tsc_mode((val))
802
803extern int get_tsc_mode(unsigned long adr);
804extern int set_tsc_mode(unsigned int val);
805
fe3d197f 806/* Register/unregister a process' MPX related resource */
46a6e0cf
DH
807#define MPX_ENABLE_MANAGEMENT() mpx_enable_management()
808#define MPX_DISABLE_MANAGEMENT() mpx_disable_management()
fe3d197f
DH
809
810#ifdef CONFIG_X86_INTEL_MPX
46a6e0cf
DH
811extern int mpx_enable_management(void);
812extern int mpx_disable_management(void);
fe3d197f 813#else
46a6e0cf 814static inline int mpx_enable_management(void)
fe3d197f
DH
815{
816 return -EINVAL;
817}
46a6e0cf 818static inline int mpx_disable_management(void)
fe3d197f
DH
819{
820 return -EINVAL;
821}
822#endif /* CONFIG_X86_INTEL_MPX */
823
8b84c8df 824extern u16 amd_get_nb_id(int cpu);
cc2749e4 825extern u32 amd_get_nodes_per_socket(void);
6a812691 826
96e39ac0
JW
827static inline uint32_t hypervisor_cpuid_base(const char *sig, uint32_t leaves)
828{
829 uint32_t base, eax, signature[3];
830
831 for (base = 0x40000000; base < 0x40010000; base += 0x100) {
832 cpuid(base, &eax, &signature[0], &signature[1], &signature[2]);
833
834 if (!memcmp(sig, signature, 12) &&
835 (leaves == 0 || ((eax - base) >= leaves)))
836 return base;
837 }
838
839 return 0;
840}
841
f05e798a
DH
842extern unsigned long arch_align_stack(unsigned long sp);
843extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
844
845void default_idle(void);
6a377ddc
LB
846#ifdef CONFIG_XEN
847bool xen_set_default_idle(void);
848#else
849#define xen_set_default_idle 0
850#endif
f05e798a
DH
851
852void stop_this_cpu(void *dummy);
4d067d8e 853void df_debug(struct pt_regs *regs, long error_code);
1965aae3 854#endif /* _ASM_X86_PROCESSOR_H */