]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/include/asm/processor.h
x86, mpx: Decode MPX instruction to get bound violation information
[mirror_ubuntu-artful-kernel.git] / arch / x86 / include / asm / processor.h
CommitLineData
1965aae3
PA
1#ifndef _ASM_X86_PROCESSOR_H
2#define _ASM_X86_PROCESSOR_H
c758ecf6 3
053de044
GOC
4#include <asm/processor-flags.h>
5
683e0253
GOC
6/* Forward declaration, a strange C thing */
7struct task_struct;
8struct mm_struct;
9
2f66dcc9
GOC
10#include <asm/vm86.h>
11#include <asm/math_emu.h>
12#include <asm/segment.h>
2f66dcc9
GOC
13#include <asm/types.h>
14#include <asm/sigcontext.h>
15#include <asm/current.h>
16#include <asm/cpufeature.h>
2f66dcc9 17#include <asm/page.h>
54321d94 18#include <asm/pgtable_types.h>
5300db88 19#include <asm/percpu.h>
2f66dcc9
GOC
20#include <asm/msr.h>
21#include <asm/desc_defs.h>
bd61643e 22#include <asm/nops.h>
f05e798a 23#include <asm/special_insns.h>
4d46a89e 24
2f66dcc9 25#include <linux/personality.h>
5300db88
GOC
26#include <linux/cpumask.h>
27#include <linux/cache.h>
2f66dcc9 28#include <linux/threads.h>
5cbc19a9 29#include <linux/math64.h>
faa4602e 30#include <linux/err.h>
f05e798a
DH
31#include <linux/irqflags.h>
32
33/*
34 * We handle most unaligned accesses in hardware. On the other hand
35 * unaligned DMA can be quite expensive on some Nehalem processors.
36 *
37 * Based on this we disable the IP header alignment in network drivers.
38 */
39#define NET_IP_ALIGN 0
c72dcf83 40
b332828c 41#define HBP_NUM 4
0ccb8acc
GOC
42/*
43 * Default implementation of macro that returns current
44 * instruction pointer ("program counter").
45 */
46static inline void *current_text_addr(void)
47{
48 void *pc;
4d46a89e
IM
49
50 asm volatile("mov $1f, %0; 1:":"=r" (pc));
51
0ccb8acc
GOC
52 return pc;
53}
54
dbcb4660 55#ifdef CONFIG_X86_VSMP
4d46a89e
IM
56# define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
57# define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
dbcb4660 58#else
4d46a89e
IM
59# define ARCH_MIN_TASKALIGN 16
60# define ARCH_MIN_MMSTRUCT_ALIGN 0
dbcb4660
GOC
61#endif
62
e0ba94f1
AS
63enum tlb_infos {
64 ENTRIES,
65 NR_INFO
66};
67
68extern u16 __read_mostly tlb_lli_4k[NR_INFO];
69extern u16 __read_mostly tlb_lli_2m[NR_INFO];
70extern u16 __read_mostly tlb_lli_4m[NR_INFO];
71extern u16 __read_mostly tlb_lld_4k[NR_INFO];
72extern u16 __read_mostly tlb_lld_2m[NR_INFO];
73extern u16 __read_mostly tlb_lld_4m[NR_INFO];
dd360393 74extern u16 __read_mostly tlb_lld_1g[NR_INFO];
c4211f42 75
5300db88
GOC
76/*
77 * CPU type and hardware bug flags. Kept separately for each CPU.
78 * Members of this structure are referenced in head.S, so think twice
79 * before touching them. [mj]
80 */
81
82struct cpuinfo_x86 {
4d46a89e
IM
83 __u8 x86; /* CPU family */
84 __u8 x86_vendor; /* CPU vendor */
85 __u8 x86_model;
86 __u8 x86_mask;
5300db88 87#ifdef CONFIG_X86_32
4d46a89e
IM
88 char wp_works_ok; /* It doesn't on 386's */
89
90 /* Problems on some 486Dx4's and old 386's: */
4d46a89e 91 char rfu;
4d46a89e 92 char pad0;
60e019eb 93 char pad1;
5300db88 94#else
4d46a89e 95 /* Number of 4K pages in DTLB/ITLB combined(in pages): */
b1882e68 96 int x86_tlbsize;
13c6c532 97#endif
4d46a89e
IM
98 __u8 x86_virt_bits;
99 __u8 x86_phys_bits;
100 /* CPUID returned core id bits: */
101 __u8 x86_coreid_bits;
102 /* Max extended CPUID function supported: */
103 __u32 extended_cpuid_level;
4d46a89e
IM
104 /* Maximum supported CPUID level, -1=no CPUID: */
105 int cpuid_level;
65fc985b 106 __u32 x86_capability[NCAPINTS + NBUGINTS];
4d46a89e
IM
107 char x86_vendor_id[16];
108 char x86_model_id[64];
109 /* in KB - valid for CPUS which support this call: */
110 int x86_cache_size;
111 int x86_cache_alignment; /* In bytes */
112 int x86_power;
113 unsigned long loops_per_jiffy;
4d46a89e
IM
114 /* cpuid returned max cores value: */
115 u16 x86_max_cores;
116 u16 apicid;
01aaea1a 117 u16 initial_apicid;
4d46a89e 118 u16 x86_clflush_size;
4d46a89e
IM
119 /* number of cores as seen by the OS: */
120 u16 booted_cores;
121 /* Physical processor id: */
122 u16 phys_proc_id;
123 /* Core id: */
124 u16 cpu_core_id;
6057b4d3
AH
125 /* Compute unit id */
126 u8 compute_unit_id;
4d46a89e
IM
127 /* Index into per_cpu list: */
128 u16 cpu_index;
506ed6b5 129 u32 microcode;
5300db88
GOC
130} __attribute__((__aligned__(SMP_CACHE_BYTES)));
131
4d46a89e
IM
132#define X86_VENDOR_INTEL 0
133#define X86_VENDOR_CYRIX 1
134#define X86_VENDOR_AMD 2
135#define X86_VENDOR_UMC 3
4d46a89e
IM
136#define X86_VENDOR_CENTAUR 5
137#define X86_VENDOR_TRANSMETA 7
138#define X86_VENDOR_NSC 8
139#define X86_VENDOR_NUM 9
140
141#define X86_VENDOR_UNKNOWN 0xff
5300db88 142
1a53905a
GOC
143/*
144 * capabilities of CPUs
145 */
4d46a89e
IM
146extern struct cpuinfo_x86 boot_cpu_data;
147extern struct cpuinfo_x86 new_cpu_data;
148
149extern struct tss_struct doublefault_tss;
3e0c3737
YL
150extern __u32 cpu_caps_cleared[NCAPINTS];
151extern __u32 cpu_caps_set[NCAPINTS];
5300db88
GOC
152
153#ifdef CONFIG_SMP
9b8de747 154DECLARE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
5300db88 155#define cpu_data(cpu) per_cpu(cpu_info, cpu)
5300db88 156#else
7b543a53 157#define cpu_info boot_cpu_data
5300db88 158#define cpu_data(cpu) boot_cpu_data
5300db88
GOC
159#endif
160
1c6c727d
JS
161extern const struct seq_operations cpuinfo_op;
162
4d46a89e
IM
163#define cache_line_size() (boot_cpu_data.x86_cache_alignment)
164
165extern void cpu_detect(struct cpuinfo_x86 *c);
148f9bb8 166extern void fpu_detect(struct cpuinfo_x86 *c);
1a53905a 167
f580366f 168extern void early_cpu_init(void);
1a53905a
GOC
169extern void identify_boot_cpu(void);
170extern void identify_secondary_cpu(struct cpuinfo_x86 *);
5300db88 171extern void print_cpu_info(struct cpuinfo_x86 *);
21c3fcf3 172void print_cpu_msr(struct cpuinfo_x86 *);
5300db88
GOC
173extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
174extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
04a15418 175extern void init_amd_cacheinfo(struct cpuinfo_x86 *c);
5300db88 176
bbb65d2d 177extern void detect_extended_topology(struct cpuinfo_x86 *c);
1a53905a 178extern void detect_ht(struct cpuinfo_x86 *c);
1a53905a 179
d288e1cf
FY
180#ifdef CONFIG_X86_32
181extern int have_cpuid_p(void);
182#else
183static inline int have_cpuid_p(void)
184{
185 return 1;
186}
187#endif
c758ecf6 188static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
4d46a89e 189 unsigned int *ecx, unsigned int *edx)
c758ecf6
GOC
190{
191 /* ecx is often an input as well as an output. */
45a94d7c 192 asm volatile("cpuid"
cca2e6f8
JP
193 : "=a" (*eax),
194 "=b" (*ebx),
195 "=c" (*ecx),
196 "=d" (*edx)
506ed6b5
AK
197 : "0" (*eax), "2" (*ecx)
198 : "memory");
c758ecf6
GOC
199}
200
c72dcf83
GOC
201static inline void load_cr3(pgd_t *pgdir)
202{
203 write_cr3(__pa(pgdir));
204}
c758ecf6 205
ca241c75
GOC
206#ifdef CONFIG_X86_32
207/* This is the TSS defined by the hardware. */
208struct x86_hw_tss {
4d46a89e
IM
209 unsigned short back_link, __blh;
210 unsigned long sp0;
211 unsigned short ss0, __ss0h;
212 unsigned long sp1;
213 /* ss1 caches MSR_IA32_SYSENTER_CS: */
214 unsigned short ss1, __ss1h;
215 unsigned long sp2;
216 unsigned short ss2, __ss2h;
217 unsigned long __cr3;
218 unsigned long ip;
219 unsigned long flags;
220 unsigned long ax;
221 unsigned long cx;
222 unsigned long dx;
223 unsigned long bx;
224 unsigned long sp;
225 unsigned long bp;
226 unsigned long si;
227 unsigned long di;
228 unsigned short es, __esh;
229 unsigned short cs, __csh;
230 unsigned short ss, __ssh;
231 unsigned short ds, __dsh;
232 unsigned short fs, __fsh;
233 unsigned short gs, __gsh;
234 unsigned short ldt, __ldth;
235 unsigned short trace;
236 unsigned short io_bitmap_base;
237
ca241c75
GOC
238} __attribute__((packed));
239#else
240struct x86_hw_tss {
4d46a89e
IM
241 u32 reserved1;
242 u64 sp0;
243 u64 sp1;
244 u64 sp2;
245 u64 reserved2;
246 u64 ist[7];
247 u32 reserved3;
248 u32 reserved4;
249 u16 reserved5;
250 u16 io_bitmap_base;
251
ca241c75
GOC
252} __attribute__((packed)) ____cacheline_aligned;
253#endif
254
255/*
4d46a89e 256 * IO-bitmap sizes:
ca241c75 257 */
4d46a89e
IM
258#define IO_BITMAP_BITS 65536
259#define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
260#define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
261#define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
262#define INVALID_IO_BITMAP_OFFSET 0x8000
ca241c75
GOC
263
264struct tss_struct {
4d46a89e
IM
265 /*
266 * The hardware state:
267 */
268 struct x86_hw_tss x86_tss;
ca241c75
GOC
269
270 /*
271 * The extra 1 is there because the CPU will access an
272 * additional byte beyond the end of the IO permission
273 * bitmap. The extra byte must be all 1 bits, and must
274 * be within the limit.
275 */
4d46a89e 276 unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
4d46a89e 277
ca241c75 278 /*
4d46a89e 279 * .. and then another 0x100 bytes for the emergency kernel stack:
ca241c75 280 */
4d46a89e
IM
281 unsigned long stack[64];
282
84e65b0a 283} ____cacheline_aligned;
ca241c75 284
9b8de747 285DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss);
ca241c75 286
4d46a89e
IM
287/*
288 * Save the original ist values for checking stack pointers during debugging
289 */
1a53905a 290struct orig_ist {
4d46a89e 291 unsigned long ist[7];
1a53905a
GOC
292};
293
99f8ecdf 294#define MXCSR_DEFAULT 0x1f80
46265df0 295
99f8ecdf 296struct i387_fsave_struct {
ca9cda2f
IM
297 u32 cwd; /* FPU Control Word */
298 u32 swd; /* FPU Status Word */
299 u32 twd; /* FPU Tag Word */
300 u32 fip; /* FPU IP Offset */
301 u32 fcs; /* FPU IP Selector */
302 u32 foo; /* FPU Operand Pointer Offset */
303 u32 fos; /* FPU Operand Pointer Selector */
304
305 /* 8*10 bytes for each FP-reg = 80 bytes: */
4d46a89e 306 u32 st_space[20];
ca9cda2f
IM
307
308 /* Software status information [not touched by FSAVE ]: */
4d46a89e 309 u32 status;
46265df0
GOC
310};
311
46265df0 312struct i387_fxsave_struct {
ca9cda2f
IM
313 u16 cwd; /* Control Word */
314 u16 swd; /* Status Word */
315 u16 twd; /* Tag Word */
316 u16 fop; /* Last Instruction Opcode */
99f8ecdf
RM
317 union {
318 struct {
ca9cda2f
IM
319 u64 rip; /* Instruction Pointer */
320 u64 rdp; /* Data Pointer */
99f8ecdf
RM
321 };
322 struct {
ca9cda2f
IM
323 u32 fip; /* FPU IP Offset */
324 u32 fcs; /* FPU IP Selector */
325 u32 foo; /* FPU Operand Offset */
326 u32 fos; /* FPU Operand Selector */
99f8ecdf
RM
327 };
328 };
ca9cda2f
IM
329 u32 mxcsr; /* MXCSR Register State */
330 u32 mxcsr_mask; /* MXCSR Mask */
331
332 /* 8*16 bytes for each FP-reg = 128 bytes: */
4d46a89e 333 u32 st_space[32];
ca9cda2f
IM
334
335 /* 16*16 bytes for each XMM-reg = 256 bytes: */
4d46a89e 336 u32 xmm_space[64];
ca9cda2f 337
bdd8caba
SS
338 u32 padding[12];
339
340 union {
341 u32 padding1[12];
342 u32 sw_reserved[12];
343 };
4d46a89e 344
46265df0
GOC
345} __attribute__((aligned(16)));
346
99f8ecdf 347struct i387_soft_struct {
4d46a89e
IM
348 u32 cwd;
349 u32 swd;
350 u32 twd;
351 u32 fip;
352 u32 fcs;
353 u32 foo;
354 u32 fos;
355 /* 8*10 bytes for each FP-reg = 80 bytes: */
356 u32 st_space[20];
357 u8 ftop;
358 u8 changed;
359 u8 lookahead;
360 u8 no_update;
361 u8 rm;
362 u8 alimit;
ae6af41f 363 struct math_emu_info *info;
4d46a89e 364 u32 entry_eip;
99f8ecdf
RM
365};
366
a30469e7
SS
367struct ymmh_struct {
368 /* 16 * 16 bytes for each YMMH-reg = 256 bytes */
369 u32 ymmh_space[64];
370};
371
741e3902 372/* We don't support LWP yet: */
e7d820a5 373struct lwp_struct {
741e3902 374 u8 reserved[128];
e7d820a5
QR
375};
376
c04e051c
DH
377struct bndreg {
378 u64 lower_bound;
379 u64 upper_bound;
e7d820a5
QR
380} __packed;
381
62e7759b
DH
382struct bndcsr {
383 u64 bndcfgu;
384 u64 bndstatus;
e7d820a5
QR
385} __packed;
386
dc1e35c6
SS
387struct xsave_hdr_struct {
388 u64 xstate_bv;
0b29643a
FY
389 u64 xcomp_bv;
390 u64 reserved[6];
dc1e35c6
SS
391} __attribute__((packed));
392
393struct xsave_struct {
394 struct i387_fxsave_struct i387;
395 struct xsave_hdr_struct xsave_hdr;
a30469e7 396 struct ymmh_struct ymmh;
e7d820a5 397 struct lwp_struct lwp;
c04e051c 398 struct bndreg bndreg[4];
62e7759b 399 struct bndcsr bndcsr;
dc1e35c6
SS
400 /* new processor state extensions will go here */
401} __attribute__ ((packed, aligned (64)));
402
61c4628b 403union thread_xstate {
99f8ecdf 404 struct i387_fsave_struct fsave;
46265df0 405 struct i387_fxsave_struct fxsave;
4d46a89e 406 struct i387_soft_struct soft;
b359e8a4 407 struct xsave_struct xsave;
46265df0
GOC
408};
409
86603283 410struct fpu {
7e16838d
LT
411 unsigned int last_cpu;
412 unsigned int has_fpu;
86603283
AK
413 union thread_xstate *state;
414};
415
fe676203 416#ifdef CONFIG_X86_64
2f66dcc9 417DECLARE_PER_CPU(struct orig_ist, orig_ist);
26f80bd6 418
947e76cd
BG
419union irq_stack_union {
420 char irq_stack[IRQ_STACK_SIZE];
421 /*
422 * GCC hardcodes the stack canary as %gs:40. Since the
423 * irq_stack is the object at %gs:0, we reserve the bottom
424 * 48 bytes of the irq stack for the canary.
425 */
426 struct {
427 char gs_base[40];
428 unsigned long stack_canary;
429 };
430};
431
277d5b40 432DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union) __visible;
2add8e23
BG
433DECLARE_INIT_PER_CPU(irq_stack_union);
434
26f80bd6 435DECLARE_PER_CPU(char *, irq_stack_ptr);
9766cdbc 436DECLARE_PER_CPU(unsigned int, irq_count);
9766cdbc 437extern asmlinkage void ignore_sysret(void);
60a5317f
TH
438#else /* X86_64 */
439#ifdef CONFIG_CC_STACKPROTECTOR
1ea0d14e
JF
440/*
441 * Make sure stack canary segment base is cached-aligned:
442 * "For Intel Atom processors, avoid non zero segment base address
443 * that is not aligned to cache line boundary at all cost."
444 * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
445 */
446struct stack_canary {
447 char __pad[20]; /* canary at %gs:20 */
448 unsigned long canary;
449};
53f82452 450DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
96a388de 451#endif
198d208d
SR
452/*
453 * per-CPU IRQ handling stacks
454 */
455struct irq_stack {
456 u32 stack[THREAD_SIZE/sizeof(u32)];
457} __aligned(THREAD_SIZE);
458
459DECLARE_PER_CPU(struct irq_stack *, hardirq_stack);
460DECLARE_PER_CPU(struct irq_stack *, softirq_stack);
60a5317f 461#endif /* X86_64 */
c758ecf6 462
61c4628b 463extern unsigned int xstate_size;
aa283f49
SS
464extern void free_thread_xstate(struct task_struct *);
465extern struct kmem_cache *task_xstate_cachep;
683e0253 466
24f1e32c
FW
467struct perf_event;
468
cb38d377 469struct thread_struct {
4d46a89e
IM
470 /* Cached TLS descriptors: */
471 struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
472 unsigned long sp0;
473 unsigned long sp;
cb38d377 474#ifdef CONFIG_X86_32
4d46a89e 475 unsigned long sysenter_cs;
cb38d377 476#else
4d46a89e
IM
477 unsigned long usersp; /* Copy from PDA */
478 unsigned short es;
479 unsigned short ds;
480 unsigned short fsindex;
481 unsigned short gsindex;
cb38d377 482#endif
0c23590f 483#ifdef CONFIG_X86_32
4d46a89e 484 unsigned long ip;
0c23590f 485#endif
d756f4ad 486#ifdef CONFIG_X86_64
4d46a89e 487 unsigned long fs;
d756f4ad 488#endif
4d46a89e 489 unsigned long gs;
24f1e32c
FW
490 /* Save middle states of ptrace breakpoints */
491 struct perf_event *ptrace_bps[HBP_NUM];
492 /* Debug status used for traps, single steps, etc... */
493 unsigned long debugreg6;
326264a0
FW
494 /* Keep track of the exact dr7 value set by the user */
495 unsigned long ptrace_dr7;
4d46a89e
IM
496 /* Fault info: */
497 unsigned long cr2;
51e7dc70 498 unsigned long trap_nr;
4d46a89e 499 unsigned long error_code;
61c4628b 500 /* floating point and extended processor state */
86603283 501 struct fpu fpu;
cb38d377 502#ifdef CONFIG_X86_32
4d46a89e 503 /* Virtual 86 mode info */
cb38d377
GOC
504 struct vm86_struct __user *vm86_info;
505 unsigned long screen_bitmap;
4d46a89e
IM
506 unsigned long v86flags;
507 unsigned long v86mask;
508 unsigned long saved_sp0;
509 unsigned int saved_fs;
510 unsigned int saved_gs;
cb38d377 511#endif
4d46a89e
IM
512 /* IO permissions: */
513 unsigned long *io_bitmap_ptr;
514 unsigned long iopl;
515 /* Max allowed port in the bitmap, in bytes: */
516 unsigned io_bitmap_max;
c375f15a
VG
517 /*
518 * fpu_counter contains the number of consecutive context switches
519 * that the FPU is used. If this is over a threshold, the lazy fpu
520 * saving becomes unlazy to save the trap. This is an unsigned char
521 * so that after 256 times the counter wraps and the behavior turns
522 * lazy again; this to deal with bursty apps that only use FPU for
523 * a short time
524 */
525 unsigned char fpu_counter;
cb38d377
GOC
526};
527
62d7d7ed
GOC
528/*
529 * Set IOPL bits in EFLAGS from given mask
530 */
531static inline void native_set_iopl_mask(unsigned mask)
532{
533#ifdef CONFIG_X86_32
534 unsigned int reg;
4d46a89e 535
cca2e6f8
JP
536 asm volatile ("pushfl;"
537 "popl %0;"
538 "andl %1, %0;"
539 "orl %2, %0;"
540 "pushl %0;"
541 "popfl"
542 : "=&r" (reg)
543 : "i" (~X86_EFLAGS_IOPL), "r" (mask));
62d7d7ed
GOC
544#endif
545}
546
4d46a89e
IM
547static inline void
548native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
7818a1e0
GOC
549{
550 tss->x86_tss.sp0 = thread->sp0;
551#ifdef CONFIG_X86_32
4d46a89e 552 /* Only happens when SEP is enabled, no need to test "SEP"arately: */
7818a1e0
GOC
553 if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
554 tss->x86_tss.ss1 = thread->sysenter_cs;
555 wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
556 }
557#endif
558}
1b46cbe0 559
e801f864
GOC
560static inline void native_swapgs(void)
561{
562#ifdef CONFIG_X86_64
563 asm volatile("swapgs" ::: "memory");
564#endif
565}
566
7818a1e0
GOC
567#ifdef CONFIG_PARAVIRT
568#include <asm/paravirt.h>
569#else
4d46a89e
IM
570#define __cpuid native_cpuid
571#define paravirt_enabled() 0
1b46cbe0 572
cca2e6f8
JP
573static inline void load_sp0(struct tss_struct *tss,
574 struct thread_struct *thread)
7818a1e0
GOC
575{
576 native_load_sp0(tss, thread);
577}
578
62d7d7ed 579#define set_iopl_mask native_set_iopl_mask
1b46cbe0
GOC
580#endif /* CONFIG_PARAVIRT */
581
582/*
583 * Save the cr4 feature set we're using (ie
584 * Pentium 4MB enable and PPro Global page
585 * enable), so that any CPU's that boot up
586 * after us can get the correct flags.
587 */
cda846f1
JS
588extern unsigned long mmu_cr4_features;
589extern u32 *trampoline_cr4_features;
1b46cbe0
GOC
590
591static inline void set_in_cr4(unsigned long mask)
592{
2df7a6e9 593 unsigned long cr4;
4d46a89e 594
1b46cbe0 595 mmu_cr4_features |= mask;
cda846f1
JS
596 if (trampoline_cr4_features)
597 *trampoline_cr4_features = mmu_cr4_features;
1b46cbe0
GOC
598 cr4 = read_cr4();
599 cr4 |= mask;
600 write_cr4(cr4);
601}
602
603static inline void clear_in_cr4(unsigned long mask)
604{
2df7a6e9 605 unsigned long cr4;
4d46a89e 606
1b46cbe0 607 mmu_cr4_features &= ~mask;
cda846f1
JS
608 if (trampoline_cr4_features)
609 *trampoline_cr4_features = mmu_cr4_features;
1b46cbe0
GOC
610 cr4 = read_cr4();
611 cr4 &= ~mask;
612 write_cr4(cr4);
613}
614
fc87e906 615typedef struct {
4d46a89e 616 unsigned long seg;
fc87e906
GOC
617} mm_segment_t;
618
619
683e0253
GOC
620/* Free all resources held by a thread. */
621extern void release_thread(struct task_struct *);
622
683e0253 623unsigned long get_wchan(struct task_struct *p);
c758ecf6
GOC
624
625/*
626 * Generic CPUID function
627 * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
628 * resulting in stale register contents being returned.
629 */
630static inline void cpuid(unsigned int op,
631 unsigned int *eax, unsigned int *ebx,
632 unsigned int *ecx, unsigned int *edx)
633{
634 *eax = op;
635 *ecx = 0;
636 __cpuid(eax, ebx, ecx, edx);
637}
638
639/* Some CPUID calls want 'count' to be placed in ecx */
640static inline void cpuid_count(unsigned int op, int count,
641 unsigned int *eax, unsigned int *ebx,
642 unsigned int *ecx, unsigned int *edx)
643{
644 *eax = op;
645 *ecx = count;
646 __cpuid(eax, ebx, ecx, edx);
647}
648
649/*
650 * CPUID functions returning a single datum
651 */
652static inline unsigned int cpuid_eax(unsigned int op)
653{
654 unsigned int eax, ebx, ecx, edx;
655
656 cpuid(op, &eax, &ebx, &ecx, &edx);
4d46a89e 657
c758ecf6
GOC
658 return eax;
659}
4d46a89e 660
c758ecf6
GOC
661static inline unsigned int cpuid_ebx(unsigned int op)
662{
663 unsigned int eax, ebx, ecx, edx;
664
665 cpuid(op, &eax, &ebx, &ecx, &edx);
4d46a89e 666
c758ecf6
GOC
667 return ebx;
668}
4d46a89e 669
c758ecf6
GOC
670static inline unsigned int cpuid_ecx(unsigned int op)
671{
672 unsigned int eax, ebx, ecx, edx;
673
674 cpuid(op, &eax, &ebx, &ecx, &edx);
4d46a89e 675
c758ecf6
GOC
676 return ecx;
677}
4d46a89e 678
c758ecf6
GOC
679static inline unsigned int cpuid_edx(unsigned int op)
680{
681 unsigned int eax, ebx, ecx, edx;
682
683 cpuid(op, &eax, &ebx, &ecx, &edx);
4d46a89e 684
c758ecf6
GOC
685 return edx;
686}
687
683e0253
GOC
688/* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
689static inline void rep_nop(void)
690{
cca2e6f8 691 asm volatile("rep; nop" ::: "memory");
683e0253
GOC
692}
693
4d46a89e
IM
694static inline void cpu_relax(void)
695{
696 rep_nop();
697}
698
3a6bfbc9
DB
699#define cpu_relax_lowlatency() cpu_relax()
700
5367b688 701/* Stop speculative execution and prefetching of modified code. */
683e0253
GOC
702static inline void sync_core(void)
703{
704 int tmp;
4d46a89e 705
eb068e78 706#ifdef CONFIG_M486
45c39fb0
PA
707 /*
708 * Do a CPUID if available, otherwise do a jump. The jump
709 * can conveniently enough be the jump around CPUID.
710 */
711 asm volatile("cmpl %2,%1\n\t"
712 "jl 1f\n\t"
713 "cpuid\n"
714 "1:"
715 : "=a" (tmp)
716 : "rm" (boot_cpu_data.cpuid_level), "ri" (0), "0" (1)
717 : "ebx", "ecx", "edx", "memory");
718#else
719 /*
720 * CPUID is a barrier to speculative execution.
721 * Prefetched instructions are automatically
722 * invalidated when modified.
723 */
724 asm volatile("cpuid"
725 : "=a" (tmp)
726 : "0" (1)
727 : "ebx", "ecx", "edx", "memory");
5367b688 728#endif
683e0253
GOC
729}
730
683e0253 731extern void select_idle_routine(const struct cpuinfo_x86 *c);
02c68a02 732extern void init_amd_e400_c1e_mask(void);
683e0253 733
4d46a89e 734extern unsigned long boot_option_idle_override;
02c68a02 735extern bool amd_e400_c1e_detected;
683e0253 736
d1896049 737enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
69fb3676 738 IDLE_POLL};
d1896049 739
1a53905a
GOC
740extern void enable_sep_cpu(void);
741extern int sysenter_setup(void);
742
29c84391 743extern void early_trap_init(void);
8170e6be 744void early_trap_pf_init(void);
29c84391 745
1a53905a 746/* Defined in head.S */
4d46a89e 747extern struct desc_ptr early_gdt_descr;
1a53905a
GOC
748
749extern void cpu_set_gdt(int);
552be871 750extern void switch_to_new_gdt(int);
11e3a840 751extern void load_percpu_segment(int);
1a53905a 752extern void cpu_init(void);
1a53905a 753
c2724775
MM
754static inline unsigned long get_debugctlmsr(void)
755{
ea8e61b7 756 unsigned long debugctlmsr = 0;
c2724775
MM
757
758#ifndef CONFIG_X86_DEBUGCTLMSR
759 if (boot_cpu_data.x86 < 6)
760 return 0;
761#endif
762 rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
763
ea8e61b7 764 return debugctlmsr;
c2724775
MM
765}
766
5b0e5084
JB
767static inline void update_debugctlmsr(unsigned long debugctlmsr)
768{
769#ifndef CONFIG_X86_DEBUGCTLMSR
770 if (boot_cpu_data.x86 < 6)
771 return;
772#endif
773 wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
774}
775
9bd1190a
ON
776extern void set_task_blockstep(struct task_struct *task, bool on);
777
4d46a89e
IM
778/*
779 * from system description table in BIOS. Mostly for MCA use, but
780 * others may find it useful:
781 */
782extern unsigned int machine_id;
783extern unsigned int machine_submodel_id;
784extern unsigned int BIOS_revision;
1a53905a 785
4d46a89e
IM
786/* Boot loader type from the setup header: */
787extern int bootloader_type;
5031296c 788extern int bootloader_version;
1a53905a 789
4d46a89e 790extern char ignore_fpu_irq;
683e0253
GOC
791
792#define HAVE_ARCH_PICK_MMAP_LAYOUT 1
793#define ARCH_HAS_PREFETCHW
794#define ARCH_HAS_SPINLOCK_PREFETCH
795
ae2e15eb 796#ifdef CONFIG_X86_32
4d46a89e
IM
797# define BASE_PREFETCH ASM_NOP4
798# define ARCH_HAS_PREFETCH
ae2e15eb 799#else
4d46a89e 800# define BASE_PREFETCH "prefetcht0 (%1)"
ae2e15eb
GOC
801#endif
802
4d46a89e
IM
803/*
804 * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
805 *
806 * It's not worth to care about 3dnow prefetches for the K6
807 * because they are microcoded there and very slow.
808 */
ae2e15eb
GOC
809static inline void prefetch(const void *x)
810{
811 alternative_input(BASE_PREFETCH,
812 "prefetchnta (%1)",
813 X86_FEATURE_XMM,
814 "r" (x));
815}
816
4d46a89e
IM
817/*
818 * 3dnow prefetch to get an exclusive cache line.
819 * Useful for spinlocks to avoid one state transition in the
820 * cache coherency protocol:
821 */
ae2e15eb
GOC
822static inline void prefetchw(const void *x)
823{
824 alternative_input(BASE_PREFETCH,
825 "prefetchw (%1)",
826 X86_FEATURE_3DNOW,
827 "r" (x));
828}
829
4d46a89e
IM
830static inline void spin_lock_prefetch(const void *x)
831{
832 prefetchw(x);
833}
834
2f66dcc9
GOC
835#ifdef CONFIG_X86_32
836/*
837 * User space process size: 3GB (default).
838 */
4d46a89e 839#define TASK_SIZE PAGE_OFFSET
d9517346 840#define TASK_SIZE_MAX TASK_SIZE
4d46a89e
IM
841#define STACK_TOP TASK_SIZE
842#define STACK_TOP_MAX STACK_TOP
843
844#define INIT_THREAD { \
845 .sp0 = sizeof(init_stack) + (long)&init_stack, \
846 .vm86_info = NULL, \
847 .sysenter_cs = __KERNEL_CS, \
848 .io_bitmap_ptr = NULL, \
2f66dcc9
GOC
849}
850
851/*
852 * Note that the .io_bitmap member must be extra-big. This is because
853 * the CPU will access an additional byte beyond the end of the IO
854 * permission bitmap. The extra byte must be all 1 bits, and must
855 * be within the limit.
856 */
4d46a89e
IM
857#define INIT_TSS { \
858 .x86_tss = { \
2f66dcc9 859 .sp0 = sizeof(init_stack) + (long)&init_stack, \
4d46a89e
IM
860 .ss0 = __KERNEL_DS, \
861 .ss1 = __KERNEL_CS, \
862 .io_bitmap_base = INVALID_IO_BITMAP_OFFSET, \
863 }, \
864 .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 }, \
2f66dcc9
GOC
865}
866
2f66dcc9
GOC
867extern unsigned long thread_saved_pc(struct task_struct *tsk);
868
869#define THREAD_SIZE_LONGS (THREAD_SIZE/sizeof(unsigned long))
870#define KSTK_TOP(info) \
871({ \
872 unsigned long *__ptr = (unsigned long *)(info); \
873 (unsigned long)(&__ptr[THREAD_SIZE_LONGS]); \
874})
875
876/*
877 * The below -8 is to reserve 8 bytes on top of the ring0 stack.
878 * This is necessary to guarantee that the entire "struct pt_regs"
b595076a 879 * is accessible even if the CPU haven't stored the SS/ESP registers
2f66dcc9
GOC
880 * on the stack (interrupt gate does not save these registers
881 * when switching to the same priv ring).
882 * Therefore beware: accessing the ss/esp fields of the
883 * "struct pt_regs" is possible, but they may contain the
884 * completely wrong values.
885 */
886#define task_pt_regs(task) \
887({ \
888 struct pt_regs *__regs__; \
889 __regs__ = (struct pt_regs *)(KSTK_TOP(task_stack_page(task))-8); \
890 __regs__ - 1; \
891})
892
4d46a89e 893#define KSTK_ESP(task) (task_pt_regs(task)->sp)
2f66dcc9
GOC
894
895#else
896/*
897 * User space process size. 47bits minus one guard page.
898 */
d9517346 899#define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
2f66dcc9
GOC
900
901/* This decides where the kernel will search for a free chunk of vm
902 * space during mmap's.
903 */
4d46a89e
IM
904#define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
905 0xc0000000 : 0xFFFFe000)
2f66dcc9 906
6bd33008 907#define TASK_SIZE (test_thread_flag(TIF_ADDR32) ? \
d9517346 908 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
6bd33008 909#define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
d9517346 910 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
2f66dcc9 911
922a70d3 912#define STACK_TOP TASK_SIZE
d9517346 913#define STACK_TOP_MAX TASK_SIZE_MAX
922a70d3 914
2f66dcc9
GOC
915#define INIT_THREAD { \
916 .sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
917}
918
919#define INIT_TSS { \
920 .x86_tss.sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
921}
922
2f66dcc9
GOC
923/*
924 * Return saved PC of a blocked thread.
925 * What is this good for? it will be always the scheduler or ret_from_fork.
926 */
4d46a89e 927#define thread_saved_pc(t) (*(unsigned long *)((t)->thread.sp - 8))
2f66dcc9 928
4d46a89e 929#define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
89240ba0 930extern unsigned long KSTK_ESP(struct task_struct *task);
d046ff8b
L
931
932/*
933 * User space RSP while inside the SYSCALL fast path
934 */
935DECLARE_PER_CPU(unsigned long, old_rsp);
936
2f66dcc9
GOC
937#endif /* CONFIG_X86_64 */
938
513ad84b
IM
939extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
940 unsigned long new_sp);
941
4d46a89e
IM
942/*
943 * This decides where the kernel will search for a free chunk of vm
683e0253
GOC
944 * space during mmap's.
945 */
946#define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
947
4d46a89e 948#define KSTK_EIP(task) (task_pt_regs(task)->ip)
683e0253 949
529e25f6
EB
950/* Get/set a process' ability to use the timestamp counter instruction */
951#define GET_TSC_CTL(adr) get_tsc_mode((adr))
952#define SET_TSC_CTL(val) set_tsc_mode((val))
953
954extern int get_tsc_mode(unsigned long adr);
955extern int set_tsc_mode(unsigned int val);
956
8b84c8df 957extern u16 amd_get_nb_id(int cpu);
6a812691 958
96e39ac0
JW
959static inline uint32_t hypervisor_cpuid_base(const char *sig, uint32_t leaves)
960{
961 uint32_t base, eax, signature[3];
962
963 for (base = 0x40000000; base < 0x40010000; base += 0x100) {
964 cpuid(base, &eax, &signature[0], &signature[1], &signature[2]);
965
966 if (!memcmp(sig, signature, 12) &&
967 (leaves == 0 || ((eax - base) >= leaves)))
968 return base;
969 }
970
971 return 0;
972}
973
f05e798a
DH
974extern unsigned long arch_align_stack(unsigned long sp);
975extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
976
977void default_idle(void);
6a377ddc
LB
978#ifdef CONFIG_XEN
979bool xen_set_default_idle(void);
980#else
981#define xen_set_default_idle 0
982#endif
f05e798a
DH
983
984void stop_this_cpu(void *dummy);
4d067d8e 985void df_debug(struct pt_regs *regs, long error_code);
1965aae3 986#endif /* _ASM_X86_PROCESSOR_H */