]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/include/uapi/asm/msr-index.h
intel_idle: export both C1 and C1E
[mirror_ubuntu-artful-kernel.git] / arch / x86 / include / uapi / asm / msr-index.h
CommitLineData
1965aae3
PA
1#ifndef _ASM_X86_MSR_INDEX_H
2#define _ASM_X86_MSR_INDEX_H
4bc5aa91
PA
3
4/* CPU model specific register (MSR) numbers */
5
6/* x86-64 specific MSRs */
7#define MSR_EFER 0xc0000080 /* extended feature register */
8#define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */
9#define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */
10#define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */
11#define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */
12#define MSR_FS_BASE 0xc0000100 /* 64bit FS base */
13#define MSR_GS_BASE 0xc0000101 /* 64bit GS base */
14#define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */
5df97400 15#define MSR_TSC_AUX 0xc0000103 /* Auxiliary TSC */
4bc5aa91
PA
16
17/* EFER bits: */
18#define _EFER_SCE 0 /* SYSCALL/SYSRET */
19#define _EFER_LME 8 /* Long mode enable */
20#define _EFER_LMA 10 /* Long mode active (read-only) */
21#define _EFER_NX 11 /* No execute enable */
9962d032 22#define _EFER_SVME 12 /* Enable virtualization */
eec4b140 23#define _EFER_LMSLE 13 /* Long Mode Segment Limit Enable */
d2062693 24#define _EFER_FFXSR 14 /* Enable Fast FXSAVE/FXRSTOR */
4bc5aa91
PA
25
26#define EFER_SCE (1<<_EFER_SCE)
27#define EFER_LME (1<<_EFER_LME)
28#define EFER_LMA (1<<_EFER_LMA)
29#define EFER_NX (1<<_EFER_NX)
9962d032 30#define EFER_SVME (1<<_EFER_SVME)
eec4b140 31#define EFER_LMSLE (1<<_EFER_LMSLE)
d2062693 32#define EFER_FFXSR (1<<_EFER_FFXSR)
4bc5aa91
PA
33
34/* Intel MSRs. Some also available on other CPUs */
35#define MSR_IA32_PERFCTR0 0x000000c1
36#define MSR_IA32_PERFCTR1 0x000000c2
37#define MSR_FSB_FREQ 0x000000cd
9c63a650 38#define MSR_NHM_PLATFORM_INFO 0x000000ce
4bc5aa91 39
14796fca
LB
40#define MSR_NHM_SNB_PKG_CST_CFG_CTL 0x000000e2
41#define NHM_C3_AUTO_DEMOTE (1UL << 25)
42#define NHM_C1_AUTO_DEMOTE (1UL << 26)
bfb53ccf 43#define ATM_LNC_C6_AUTO_DEMOTE (1UL << 25)
9c63a650
LB
44#define SNB_C1_AUTO_UNDEMOTE (1UL << 27)
45#define SNB_C3_AUTO_UNDEMOTE (1UL << 28)
14796fca 46
4bc5aa91
PA
47#define MSR_MTRRcap 0x000000fe
48#define MSR_IA32_BBL_CR_CTL 0x00000119
91c9c3ed 49#define MSR_IA32_BBL_CR_CTL3 0x0000011e
4bc5aa91
PA
50
51#define MSR_IA32_SYSENTER_CS 0x00000174
52#define MSR_IA32_SYSENTER_ESP 0x00000175
53#define MSR_IA32_SYSENTER_EIP 0x00000176
54
55#define MSR_IA32_MCG_CAP 0x00000179
56#define MSR_IA32_MCG_STATUS 0x0000017a
57#define MSR_IA32_MCG_CTL 0x0000017b
58
a7e3ed1e
AK
59#define MSR_OFFCORE_RSP_0 0x000001a6
60#define MSR_OFFCORE_RSP_1 0x000001a7
9c63a650
LB
61#define MSR_NHM_TURBO_RATIO_LIMIT 0x000001ad
62#define MSR_IVT_TURBO_RATIO_LIMIT 0x000001ae
a7e3ed1e 63
225ce539
SE
64#define MSR_LBR_SELECT 0x000001c8
65#define MSR_LBR_TOS 0x000001c9
66#define MSR_LBR_NHM_FROM 0x00000680
67#define MSR_LBR_NHM_TO 0x000006c0
68#define MSR_LBR_CORE_FROM 0x00000040
69#define MSR_LBR_CORE_TO 0x00000060
70
4bc5aa91
PA
71#define MSR_IA32_PEBS_ENABLE 0x000003f1
72#define MSR_IA32_DS_AREA 0x00000600
73#define MSR_IA32_PERF_CAPABILITIES 0x00000345
74
75#define MSR_MTRRfix64K_00000 0x00000250
76#define MSR_MTRRfix16K_80000 0x00000258
77#define MSR_MTRRfix16K_A0000 0x00000259
78#define MSR_MTRRfix4K_C0000 0x00000268
79#define MSR_MTRRfix4K_C8000 0x00000269
80#define MSR_MTRRfix4K_D0000 0x0000026a
81#define MSR_MTRRfix4K_D8000 0x0000026b
82#define MSR_MTRRfix4K_E0000 0x0000026c
83#define MSR_MTRRfix4K_E8000 0x0000026d
84#define MSR_MTRRfix4K_F0000 0x0000026e
85#define MSR_MTRRfix4K_F8000 0x0000026f
86#define MSR_MTRRdefType 0x000002ff
87
2e5d9c85 88#define MSR_IA32_CR_PAT 0x00000277
89
4bc5aa91
PA
90#define MSR_IA32_DEBUGCTLMSR 0x000001d9
91#define MSR_IA32_LASTBRANCHFROMIP 0x000001db
92#define MSR_IA32_LASTBRANCHTOIP 0x000001dc
93#define MSR_IA32_LASTINTFROMIP 0x000001dd
94#define MSR_IA32_LASTINTTOIP 0x000001de
95
d2499d8b 96/* DEBUGCTLMSR bits (others vary by model): */
7c5ecaf7
PZ
97#define DEBUGCTLMSR_LBR (1UL << 0) /* last branch recording */
98#define DEBUGCTLMSR_BTF (1UL << 1) /* single-step on branches */
99#define DEBUGCTLMSR_TR (1UL << 6)
100#define DEBUGCTLMSR_BTS (1UL << 7)
101#define DEBUGCTLMSR_BTINT (1UL << 8)
102#define DEBUGCTLMSR_BTS_OFF_OS (1UL << 9)
103#define DEBUGCTLMSR_BTS_OFF_USR (1UL << 10)
104#define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI (1UL << 11)
d2499d8b 105
67920418
LB
106#define MSR_IA32_POWER_CTL 0x000001fc
107
4bc5aa91
PA
108#define MSR_IA32_MC0_CTL 0x00000400
109#define MSR_IA32_MC0_STATUS 0x00000401
110#define MSR_IA32_MC0_ADDR 0x00000402
111#define MSR_IA32_MC0_MISC 0x00000403
112
9c63a650
LB
113/* C-state Residency Counters */
114#define MSR_PKG_C3_RESIDENCY 0x000003f8
115#define MSR_PKG_C6_RESIDENCY 0x000003f9
116#define MSR_PKG_C7_RESIDENCY 0x000003fa
117#define MSR_CORE_C3_RESIDENCY 0x000003fc
118#define MSR_CORE_C6_RESIDENCY 0x000003fd
119#define MSR_CORE_C7_RESIDENCY 0x000003fe
120#define MSR_PKG_C2_RESIDENCY 0x0000060d
121
3fc808aa
LB
122/* Run Time Average Power Limiting (RAPL) Interface */
123
124#define MSR_RAPL_POWER_UNIT 0x00000606
125
126#define MSR_PKG_POWER_LIMIT 0x00000610
127#define MSR_PKG_ENERGY_STATUS 0x00000611
128#define MSR_PKG_PERF_STATUS 0x00000613
129#define MSR_PKG_POWER_INFO 0x00000614
130
131#define MSR_DRAM_POWER_LIMIT 0x00000618
132#define MSR_DRAM_ENERGY_STATUS 0x00000619
133#define MSR_DRAM_PERF_STATUS 0x0000061b
134#define MSR_DRAM_POWER_INFO 0x0000061c
135
136#define MSR_PP0_POWER_LIMIT 0x00000638
137#define MSR_PP0_ENERGY_STATUS 0x00000639
138#define MSR_PP0_POLICY 0x0000063a
139#define MSR_PP0_PERF_STATUS 0x0000063b
140
141#define MSR_PP1_POWER_LIMIT 0x00000640
142#define MSR_PP1_ENERGY_STATUS 0x00000641
143#define MSR_PP1_POLICY 0x00000642
144
5bbc097d
JR
145#define MSR_AMD64_MC0_MASK 0xc0010044
146
a2d32bcb
AK
147#define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x))
148#define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x))
149#define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x))
150#define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x))
151
5bbc097d
JR
152#define MSR_AMD64_MCx_MASK(x) (MSR_AMD64_MC0_MASK + (x))
153
03195c6b
AK
154/* These are consecutive and not in the normal 4er MCE bank block */
155#define MSR_IA32_MC0_CTL2 0x00000280
a2d32bcb
AK
156#define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x))
157
4bc5aa91
PA
158#define MSR_P6_PERFCTR0 0x000000c1
159#define MSR_P6_PERFCTR1 0x000000c2
160#define MSR_P6_EVNTSEL0 0x00000186
161#define MSR_P6_EVNTSEL1 0x00000187
162
e717bf4e
VW
163#define MSR_KNC_PERFCTR0 0x00000020
164#define MSR_KNC_PERFCTR1 0x00000021
165#define MSR_KNC_EVNTSEL0 0x00000028
166#define MSR_KNC_EVNTSEL1 0x00000029
167
4f8a6b1a 168/* AMD64 MSRs. Not complete. See the architecture manual for a more
4bc5aa91 169 complete list. */
4f8a6b1a 170
29d0887f 171#define MSR_AMD64_PATCH_LEVEL 0x0000008b
fbc0db76 172#define MSR_AMD64_TSC_RATIO 0xc0000104
12db648c 173#define MSR_AMD64_NB_CFG 0xc001001f
29d0887f 174#define MSR_AMD64_PATCH_LOADER 0xc0010020
035a02c1
AH
175#define MSR_AMD64_OSVW_ID_LENGTH 0xc0010140
176#define MSR_AMD64_OSVW_STATUS 0xc0010141
67ec6607 177#define MSR_AMD64_DC_CFG 0xc0011022
4f8a6b1a
SE
178#define MSR_AMD64_IBSFETCHCTL 0xc0011030
179#define MSR_AMD64_IBSFETCHLINAD 0xc0011031
180#define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032
b7074f1f
RR
181#define MSR_AMD64_IBSFETCH_REG_COUNT 3
182#define MSR_AMD64_IBSFETCH_REG_MASK ((1UL<<MSR_AMD64_IBSFETCH_REG_COUNT)-1)
4f8a6b1a
SE
183#define MSR_AMD64_IBSOPCTL 0xc0011033
184#define MSR_AMD64_IBSOPRIP 0xc0011034
185#define MSR_AMD64_IBSOPDATA 0xc0011035
186#define MSR_AMD64_IBSOPDATA2 0xc0011036
187#define MSR_AMD64_IBSOPDATA3 0xc0011037
188#define MSR_AMD64_IBSDCLINAD 0xc0011038
189#define MSR_AMD64_IBSDCPHYSAD 0xc0011039
b7074f1f
RR
190#define MSR_AMD64_IBSOP_REG_COUNT 7
191#define MSR_AMD64_IBSOP_REG_MASK ((1UL<<MSR_AMD64_IBSOP_REG_COUNT)-1)
4f8a6b1a 192#define MSR_AMD64_IBSCTL 0xc001103a
25da6950 193#define MSR_AMD64_IBSBRTARGET 0xc001103b
b7074f1f 194#define MSR_AMD64_IBS_REG_COUNT_MAX 8 /* includes MSR_AMD64_IBSBRTARGET */
4f8a6b1a 195
da169f5d
RR
196/* Fam 15h MSRs */
197#define MSR_F15H_PERF_CTL 0xc0010200
198#define MSR_F15H_PERF_CTR 0xc0010201
199
2274c33e
YL
200/* Fam 10h MSRs */
201#define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058
202#define FAM10H_MMIO_CONF_ENABLE (1<<0)
203#define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf
204#define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2
37db6c8f 205#define FAM10H_MMIO_CONF_BASE_MASK 0xfffffffULL
2274c33e 206#define FAM10H_MMIO_CONF_BASE_SHIFT 20
9d260ebc 207#define MSR_FAM10H_NODE_ID 0xc001100c
2274c33e 208
4f8a6b1a
SE
209/* K8 MSRs */
210#define MSR_K8_TOP_MEM1 0xc001001a
211#define MSR_K8_TOP_MEM2 0xc001001d
212#define MSR_K8_SYSCFG 0xc0010010
aa83f3f2
TG
213#define MSR_K8_INT_PENDING_MSG 0xc0010055
214/* C1E active bits in int pending message */
215#define K8_INTP_C1E_ACTIVE_MASK 0x18000000
8346ea17 216#define MSR_K8_TSEG_ADDR 0xc0010112
4f8a6b1a
SE
217#define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */
218#define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */
219#define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */
220
221/* K7 MSRs */
4bc5aa91
PA
222#define MSR_K7_EVNTSEL0 0xc0010000
223#define MSR_K7_PERFCTR0 0xc0010004
224#define MSR_K7_EVNTSEL1 0xc0010001
225#define MSR_K7_PERFCTR1 0xc0010005
226#define MSR_K7_EVNTSEL2 0xc0010002
227#define MSR_K7_PERFCTR2 0xc0010006
228#define MSR_K7_EVNTSEL3 0xc0010003
229#define MSR_K7_PERFCTR3 0xc0010007
4bc5aa91 230#define MSR_K7_CLK_CTL 0xc001001b
4bc5aa91 231#define MSR_K7_HWCR 0xc0010015
4bc5aa91
PA
232#define MSR_K7_FID_VID_CTL 0xc0010041
233#define MSR_K7_FID_VID_STATUS 0xc0010042
4bc5aa91
PA
234
235/* K6 MSRs */
4bc5aa91
PA
236#define MSR_K6_WHCR 0xc0000082
237#define MSR_K6_UWCCR 0xc0000085
238#define MSR_K6_EPMR 0xc0000086
239#define MSR_K6_PSOR 0xc0000087
240#define MSR_K6_PFIR 0xc0000088
241
242/* Centaur-Hauls/IDT defined MSRs. */
243#define MSR_IDT_FCR1 0x00000107
244#define MSR_IDT_FCR2 0x00000108
245#define MSR_IDT_FCR3 0x00000109
246#define MSR_IDT_FCR4 0x0000010a
247
248#define MSR_IDT_MCR0 0x00000110
249#define MSR_IDT_MCR1 0x00000111
250#define MSR_IDT_MCR2 0x00000112
251#define MSR_IDT_MCR3 0x00000113
252#define MSR_IDT_MCR4 0x00000114
253#define MSR_IDT_MCR5 0x00000115
254#define MSR_IDT_MCR6 0x00000116
255#define MSR_IDT_MCR7 0x00000117
256#define MSR_IDT_MCR_CTRL 0x00000120
257
258/* VIA Cyrix defined MSRs*/
259#define MSR_VIA_FCR 0x00001107
260#define MSR_VIA_LONGHAUL 0x0000110a
261#define MSR_VIA_RNG 0x0000110b
262#define MSR_VIA_BCR2 0x00001147
263
264/* Transmeta defined MSRs */
265#define MSR_TMTA_LONGRUN_CTRL 0x80868010
266#define MSR_TMTA_LONGRUN_FLAGS 0x80868011
267#define MSR_TMTA_LRTI_READOUT 0x80868018
268#define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a
269
270/* Intel defined MSRs. */
271#define MSR_IA32_P5_MC_ADDR 0x00000000
272#define MSR_IA32_P5_MC_TYPE 0x00000001
273#define MSR_IA32_TSC 0x00000010
274#define MSR_IA32_PLATFORM_ID 0x00000017
275#define MSR_IA32_EBL_CR_POWERON 0x0000002a
b9a52c4b 276#define MSR_EBC_FREQUENCY_ID 0x0000002c
315a6558 277#define MSR_IA32_FEATURE_CONTROL 0x0000003a
ba904635 278#define MSR_IA32_TSC_ADJUST 0x0000003b
4bc5aa91 279
cafd6659
SW
280#define FEATURE_CONTROL_LOCKED (1<<0)
281#define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1<<1)
282#define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
defed7ed 283
4bc5aa91
PA
284#define MSR_IA32_APICBASE 0x0000001b
285#define MSR_IA32_APICBASE_BSP (1<<8)
286#define MSR_IA32_APICBASE_ENABLE (1<<11)
287#define MSR_IA32_APICBASE_BASE (0xfffff<<12)
288
b90dfb04
LJ
289#define MSR_IA32_TSCDEADLINE 0x000006e0
290
4bc5aa91
PA
291#define MSR_IA32_UCODE_WRITE 0x00000079
292#define MSR_IA32_UCODE_REV 0x0000008b
293
294#define MSR_IA32_PERF_STATUS 0x00000198
295#define MSR_IA32_PERF_CTL 0x00000199
f594065f 296#define MSR_AMD_PSTATE_DEF_BASE 0xc0010064
3dc9a633
MG
297#define MSR_AMD_PERF_STATUS 0xc0010063
298#define MSR_AMD_PERF_CTL 0xc0010062
4bc5aa91
PA
299
300#define MSR_IA32_MPERF 0x000000e7
301#define MSR_IA32_APERF 0x000000e8
302
303#define MSR_IA32_THERM_CONTROL 0x0000019a
304#define MSR_IA32_THERM_INTERRUPT 0x0000019b
ba2d0f2b 305
9792db61
FY
306#define THERM_INT_HIGH_ENABLE (1 << 0)
307#define THERM_INT_LOW_ENABLE (1 << 1)
308#define THERM_INT_PLN_ENABLE (1 << 24)
ba2d0f2b 309
4bc5aa91 310#define MSR_IA32_THERM_STATUS 0x0000019c
ba2d0f2b
TG
311
312#define THERM_STATUS_PROCHOT (1 << 0)
9792db61 313#define THERM_STATUS_POWER_LIMIT (1 << 10)
ba2d0f2b 314
f3a0867b
BZ
315#define MSR_THERM2_CTL 0x0000019d
316
317#define MSR_THERM2_CTL_TM_SELECT (1ULL << 16)
318
4bc5aa91
PA
319#define MSR_IA32_MISC_ENABLE 0x000001a0
320
a321cedb
CE
321#define MSR_IA32_TEMPERATURE_TARGET 0x000001a2
322
23016bf0 323#define MSR_IA32_ENERGY_PERF_BIAS 0x000001b0
abe48b10
LB
324#define ENERGY_PERF_BIAS_PERFORMANCE 0
325#define ENERGY_PERF_BIAS_NORMAL 6
4bb82178 326#define ENERGY_PERF_BIAS_POWERSAVE 15
23016bf0 327
9792db61
FY
328#define MSR_IA32_PACKAGE_THERM_STATUS 0x000001b1
329
330#define PACKAGE_THERM_STATUS_PROCHOT (1 << 0)
331#define PACKAGE_THERM_STATUS_POWER_LIMIT (1 << 10)
332
333#define MSR_IA32_PACKAGE_THERM_INTERRUPT 0x000001b2
334
335#define PACKAGE_THERM_INT_HIGH_ENABLE (1 << 0)
336#define PACKAGE_THERM_INT_LOW_ENABLE (1 << 1)
337#define PACKAGE_THERM_INT_PLN_ENABLE (1 << 24)
338
9e76a97e
D
339/* Thermal Thresholds Support */
340#define THERM_INT_THRESHOLD0_ENABLE (1 << 15)
341#define THERM_SHIFT_THRESHOLD0 8
342#define THERM_MASK_THRESHOLD0 (0x7f << THERM_SHIFT_THRESHOLD0)
343#define THERM_INT_THRESHOLD1_ENABLE (1 << 23)
344#define THERM_SHIFT_THRESHOLD1 16
345#define THERM_MASK_THRESHOLD1 (0x7f << THERM_SHIFT_THRESHOLD1)
346#define THERM_STATUS_THRESHOLD0 (1 << 6)
347#define THERM_LOG_THRESHOLD0 (1 << 7)
348#define THERM_STATUS_THRESHOLD1 (1 << 8)
349#define THERM_LOG_THRESHOLD1 (1 << 9)
350
bdf21a49
PA
351/* MISC_ENABLE bits: architectural */
352#define MSR_IA32_MISC_ENABLE_FAST_STRING (1ULL << 0)
353#define MSR_IA32_MISC_ENABLE_TCC (1ULL << 1)
354#define MSR_IA32_MISC_ENABLE_EMON (1ULL << 7)
355#define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL (1ULL << 11)
356#define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL (1ULL << 12)
357#define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP (1ULL << 16)
358#define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << 18)
359#define MSR_IA32_MISC_ENABLE_LIMIT_CPUID (1ULL << 22)
360#define MSR_IA32_MISC_ENABLE_XTPR_DISABLE (1ULL << 23)
361#define MSR_IA32_MISC_ENABLE_XD_DISABLE (1ULL << 34)
362
363/* MISC_ENABLE bits: model-specific, meaning may vary from core to core */
364#define MSR_IA32_MISC_ENABLE_X87_COMPAT (1ULL << 2)
365#define MSR_IA32_MISC_ENABLE_TM1 (1ULL << 3)
366#define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE (1ULL << 4)
367#define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE (1ULL << 6)
368#define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK (1ULL << 8)
369#define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE (1ULL << 9)
370#define MSR_IA32_MISC_ENABLE_FERR (1ULL << 10)
371#define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX (1ULL << 10)
372#define MSR_IA32_MISC_ENABLE_TM2 (1ULL << 13)
373#define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE (1ULL << 19)
374#define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK (1ULL << 20)
375#define MSR_IA32_MISC_ENABLE_L1D_CONTEXT (1ULL << 24)
376#define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE (1ULL << 37)
377#define MSR_IA32_MISC_ENABLE_TURBO_DISABLE (1ULL << 38)
378#define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE (1ULL << 39)
379
279f1461
SS
380#define MSR_IA32_TSC_DEADLINE 0x000006E0
381
4bc5aa91
PA
382/* P4/Xeon+ specific */
383#define MSR_IA32_MCG_EAX 0x00000180
384#define MSR_IA32_MCG_EBX 0x00000181
385#define MSR_IA32_MCG_ECX 0x00000182
386#define MSR_IA32_MCG_EDX 0x00000183
387#define MSR_IA32_MCG_ESI 0x00000184
388#define MSR_IA32_MCG_EDI 0x00000185
389#define MSR_IA32_MCG_EBP 0x00000186
390#define MSR_IA32_MCG_ESP 0x00000187
391#define MSR_IA32_MCG_EFLAGS 0x00000188
392#define MSR_IA32_MCG_EIP 0x00000189
393#define MSR_IA32_MCG_RESERVED 0x0000018a
394
395/* Pentium IV performance counter MSRs */
396#define MSR_P4_BPU_PERFCTR0 0x00000300
397#define MSR_P4_BPU_PERFCTR1 0x00000301
398#define MSR_P4_BPU_PERFCTR2 0x00000302
399#define MSR_P4_BPU_PERFCTR3 0x00000303
400#define MSR_P4_MS_PERFCTR0 0x00000304
401#define MSR_P4_MS_PERFCTR1 0x00000305
402#define MSR_P4_MS_PERFCTR2 0x00000306
403#define MSR_P4_MS_PERFCTR3 0x00000307
404#define MSR_P4_FLAME_PERFCTR0 0x00000308
405#define MSR_P4_FLAME_PERFCTR1 0x00000309
406#define MSR_P4_FLAME_PERFCTR2 0x0000030a
407#define MSR_P4_FLAME_PERFCTR3 0x0000030b
408#define MSR_P4_IQ_PERFCTR0 0x0000030c
409#define MSR_P4_IQ_PERFCTR1 0x0000030d
410#define MSR_P4_IQ_PERFCTR2 0x0000030e
411#define MSR_P4_IQ_PERFCTR3 0x0000030f
412#define MSR_P4_IQ_PERFCTR4 0x00000310
413#define MSR_P4_IQ_PERFCTR5 0x00000311
414#define MSR_P4_BPU_CCCR0 0x00000360
415#define MSR_P4_BPU_CCCR1 0x00000361
416#define MSR_P4_BPU_CCCR2 0x00000362
417#define MSR_P4_BPU_CCCR3 0x00000363
418#define MSR_P4_MS_CCCR0 0x00000364
419#define MSR_P4_MS_CCCR1 0x00000365
420#define MSR_P4_MS_CCCR2 0x00000366
421#define MSR_P4_MS_CCCR3 0x00000367
422#define MSR_P4_FLAME_CCCR0 0x00000368
423#define MSR_P4_FLAME_CCCR1 0x00000369
424#define MSR_P4_FLAME_CCCR2 0x0000036a
425#define MSR_P4_FLAME_CCCR3 0x0000036b
426#define MSR_P4_IQ_CCCR0 0x0000036c
427#define MSR_P4_IQ_CCCR1 0x0000036d
428#define MSR_P4_IQ_CCCR2 0x0000036e
429#define MSR_P4_IQ_CCCR3 0x0000036f
430#define MSR_P4_IQ_CCCR4 0x00000370
431#define MSR_P4_IQ_CCCR5 0x00000371
432#define MSR_P4_ALF_ESCR0 0x000003ca
433#define MSR_P4_ALF_ESCR1 0x000003cb
434#define MSR_P4_BPU_ESCR0 0x000003b2
435#define MSR_P4_BPU_ESCR1 0x000003b3
436#define MSR_P4_BSU_ESCR0 0x000003a0
437#define MSR_P4_BSU_ESCR1 0x000003a1
438#define MSR_P4_CRU_ESCR0 0x000003b8
439#define MSR_P4_CRU_ESCR1 0x000003b9
440#define MSR_P4_CRU_ESCR2 0x000003cc
441#define MSR_P4_CRU_ESCR3 0x000003cd
442#define MSR_P4_CRU_ESCR4 0x000003e0
443#define MSR_P4_CRU_ESCR5 0x000003e1
444#define MSR_P4_DAC_ESCR0 0x000003a8
445#define MSR_P4_DAC_ESCR1 0x000003a9
446#define MSR_P4_FIRM_ESCR0 0x000003a4
447#define MSR_P4_FIRM_ESCR1 0x000003a5
448#define MSR_P4_FLAME_ESCR0 0x000003a6
449#define MSR_P4_FLAME_ESCR1 0x000003a7
450#define MSR_P4_FSB_ESCR0 0x000003a2
451#define MSR_P4_FSB_ESCR1 0x000003a3
452#define MSR_P4_IQ_ESCR0 0x000003ba
453#define MSR_P4_IQ_ESCR1 0x000003bb
454#define MSR_P4_IS_ESCR0 0x000003b4
455#define MSR_P4_IS_ESCR1 0x000003b5
456#define MSR_P4_ITLB_ESCR0 0x000003b6
457#define MSR_P4_ITLB_ESCR1 0x000003b7
458#define MSR_P4_IX_ESCR0 0x000003c8
459#define MSR_P4_IX_ESCR1 0x000003c9
460#define MSR_P4_MOB_ESCR0 0x000003aa
461#define MSR_P4_MOB_ESCR1 0x000003ab
462#define MSR_P4_MS_ESCR0 0x000003c0
463#define MSR_P4_MS_ESCR1 0x000003c1
464#define MSR_P4_PMH_ESCR0 0x000003ac
465#define MSR_P4_PMH_ESCR1 0x000003ad
466#define MSR_P4_RAT_ESCR0 0x000003bc
467#define MSR_P4_RAT_ESCR1 0x000003bd
468#define MSR_P4_SAAT_ESCR0 0x000003ae
469#define MSR_P4_SAAT_ESCR1 0x000003af
470#define MSR_P4_SSU_ESCR0 0x000003be
471#define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */
472
473#define MSR_P4_TBPU_ESCR0 0x000003c2
474#define MSR_P4_TBPU_ESCR1 0x000003c3
475#define MSR_P4_TC_ESCR0 0x000003c4
476#define MSR_P4_TC_ESCR1 0x000003c5
477#define MSR_P4_U2L_ESCR0 0x000003b0
478#define MSR_P4_U2L_ESCR1 0x000003b1
479
cb7d6b50
LM
480#define MSR_P4_PEBS_MATRIX_VERT 0x000003f2
481
4bc5aa91
PA
482/* Intel Core-based CPU performance counters */
483#define MSR_CORE_PERF_FIXED_CTR0 0x00000309
484#define MSR_CORE_PERF_FIXED_CTR1 0x0000030a
485#define MSR_CORE_PERF_FIXED_CTR2 0x0000030b
486#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d
487#define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e
488#define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f
489#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x00000390
490
491/* Geode defined MSRs */
492#define MSR_GEODE_BUSCONT_CONF0 0x00001900
493
315a6558
SY
494/* Intel VT MSRs */
495#define MSR_IA32_VMX_BASIC 0x00000480
496#define MSR_IA32_VMX_PINBASED_CTLS 0x00000481
497#define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482
498#define MSR_IA32_VMX_EXIT_CTLS 0x00000483
499#define MSR_IA32_VMX_ENTRY_CTLS 0x00000484
500#define MSR_IA32_VMX_MISC 0x00000485
501#define MSR_IA32_VMX_CR0_FIXED0 0x00000486
502#define MSR_IA32_VMX_CR0_FIXED1 0x00000487
503#define MSR_IA32_VMX_CR4_FIXED0 0x00000488
504#define MSR_IA32_VMX_CR4_FIXED1 0x00000489
505#define MSR_IA32_VMX_VMCS_ENUM 0x0000048a
506#define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b
507#define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c
b87a51ae
NHE
508#define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d
509#define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
510#define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f
511#define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490
512
513/* VMX_BASIC bits and bitmasks */
514#define VMX_BASIC_VMCS_SIZE_SHIFT 32
515#define VMX_BASIC_64 0x0001000000000000LLU
516#define VMX_BASIC_MEM_TYPE_SHIFT 50
517#define VMX_BASIC_MEM_TYPE_MASK 0x003c000000000000LLU
518#define VMX_BASIC_MEM_TYPE_WB 6LLU
519#define VMX_BASIC_INOUT 0x0040000000000000LLU
315a6558 520
9962d032
AG
521/* AMD-V MSRs */
522
523#define MSR_VM_CR 0xc0010114
0367b433 524#define MSR_VM_IGNNE 0xc0010115
9962d032
AG
525#define MSR_VM_HSAVE_PA 0xc0010117
526
1965aae3 527#endif /* _ASM_X86_MSR_INDEX_H */