]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - arch/x86/kernel/amd_iommu.c
x86/amd-iommu: Remove redundant device_flush_dte() calls
[mirror_ubuntu-hirsute-kernel.git] / arch / x86 / kernel / amd_iommu.c
CommitLineData
b6c02715 1/*
5d0d7156 2 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
b6c02715
JR
3 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
cb41ed85 21#include <linux/pci-ats.h>
a66022c4 22#include <linux/bitmap.h>
5a0e3ad6 23#include <linux/slab.h>
7f26508b 24#include <linux/debugfs.h>
b6c02715 25#include <linux/scatterlist.h>
51491367 26#include <linux/dma-mapping.h>
b6c02715 27#include <linux/iommu-helper.h>
c156e347 28#include <linux/iommu.h>
815b33fd 29#include <linux/delay.h>
b6c02715 30#include <asm/proto.h>
46a7fa27 31#include <asm/iommu.h>
1d9b16d1 32#include <asm/gart.h>
27c2127a 33#include <asm/dma.h>
6a9401a7 34#include <asm/amd_iommu_proto.h>
b6c02715 35#include <asm/amd_iommu_types.h>
c6da992e 36#include <asm/amd_iommu.h>
b6c02715
JR
37
38#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
39
815b33fd 40#define LOOP_TIMEOUT 100000
136f78a1 41
b6c02715
JR
42static DEFINE_RWLOCK(amd_iommu_devtable_lock);
43
bd60b735
JR
44/* A list of preallocated protection domains */
45static LIST_HEAD(iommu_pd_list);
46static DEFINE_SPINLOCK(iommu_pd_list_lock);
47
0feae533
JR
48/*
49 * Domain for untranslated devices - only allocated
50 * if iommu=pt passed on kernel cmd line.
51 */
52static struct protection_domain *pt_domain;
53
26961efe 54static struct iommu_ops amd_iommu_ops;
26961efe 55
431b2a20
JR
56/*
57 * general struct to manage commands send to an IOMMU
58 */
d6449536 59struct iommu_cmd {
b6c02715
JR
60 u32 data[4];
61};
62
04bfdd84 63static void update_domain(struct protection_domain *domain);
c1eee67b 64
15898bbc
JR
65/****************************************************************************
66 *
67 * Helper functions
68 *
69 ****************************************************************************/
70
71static inline u16 get_device_id(struct device *dev)
72{
73 struct pci_dev *pdev = to_pci_dev(dev);
74
75 return calc_devid(pdev->bus->number, pdev->devfn);
76}
77
657cbb6b
JR
78static struct iommu_dev_data *get_dev_data(struct device *dev)
79{
80 return dev->archdata.iommu;
81}
82
71c70984
JR
83/*
84 * In this function the list of preallocated protection domains is traversed to
85 * find the domain for a specific device
86 */
87static struct dma_ops_domain *find_protection_domain(u16 devid)
88{
89 struct dma_ops_domain *entry, *ret = NULL;
90 unsigned long flags;
91 u16 alias = amd_iommu_alias_table[devid];
92
93 if (list_empty(&iommu_pd_list))
94 return NULL;
95
96 spin_lock_irqsave(&iommu_pd_list_lock, flags);
97
98 list_for_each_entry(entry, &iommu_pd_list, list) {
99 if (entry->target_dev == devid ||
100 entry->target_dev == alias) {
101 ret = entry;
102 break;
103 }
104 }
105
106 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
107
108 return ret;
109}
110
98fc5a69
JR
111/*
112 * This function checks if the driver got a valid device from the caller to
113 * avoid dereferencing invalid pointers.
114 */
115static bool check_device(struct device *dev)
116{
117 u16 devid;
118
119 if (!dev || !dev->dma_mask)
120 return false;
121
122 /* No device or no PCI device */
339d3261 123 if (dev->bus != &pci_bus_type)
98fc5a69
JR
124 return false;
125
126 devid = get_device_id(dev);
127
128 /* Out of our scope? */
129 if (devid > amd_iommu_last_bdf)
130 return false;
131
132 if (amd_iommu_rlookup_table[devid] == NULL)
133 return false;
134
135 return true;
136}
137
657cbb6b
JR
138static int iommu_init_device(struct device *dev)
139{
140 struct iommu_dev_data *dev_data;
141 struct pci_dev *pdev;
142 u16 devid, alias;
143
144 if (dev->archdata.iommu)
145 return 0;
146
147 dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL);
148 if (!dev_data)
149 return -ENOMEM;
150
b00d3bcf
JR
151 dev_data->dev = dev;
152
657cbb6b
JR
153 devid = get_device_id(dev);
154 alias = amd_iommu_alias_table[devid];
155 pdev = pci_get_bus_and_slot(PCI_BUS(alias), alias & 0xff);
156 if (pdev)
157 dev_data->alias = &pdev->dev;
26018874
JR
158 else {
159 kfree(dev_data);
160 return -ENOTSUPP;
161 }
657cbb6b 162
24100055
JR
163 atomic_set(&dev_data->bind, 0);
164
657cbb6b
JR
165 dev->archdata.iommu = dev_data;
166
167
168 return 0;
169}
170
26018874
JR
171static void iommu_ignore_device(struct device *dev)
172{
173 u16 devid, alias;
174
175 devid = get_device_id(dev);
176 alias = amd_iommu_alias_table[devid];
177
178 memset(&amd_iommu_dev_table[devid], 0, sizeof(struct dev_table_entry));
179 memset(&amd_iommu_dev_table[alias], 0, sizeof(struct dev_table_entry));
180
181 amd_iommu_rlookup_table[devid] = NULL;
182 amd_iommu_rlookup_table[alias] = NULL;
183}
184
657cbb6b
JR
185static void iommu_uninit_device(struct device *dev)
186{
187 kfree(dev->archdata.iommu);
188}
b7cc9554
JR
189
190void __init amd_iommu_uninit_devices(void)
191{
192 struct pci_dev *pdev = NULL;
193
194 for_each_pci_dev(pdev) {
195
196 if (!check_device(&pdev->dev))
197 continue;
198
199 iommu_uninit_device(&pdev->dev);
200 }
201}
202
203int __init amd_iommu_init_devices(void)
204{
205 struct pci_dev *pdev = NULL;
206 int ret = 0;
207
208 for_each_pci_dev(pdev) {
209
210 if (!check_device(&pdev->dev))
211 continue;
212
213 ret = iommu_init_device(&pdev->dev);
26018874
JR
214 if (ret == -ENOTSUPP)
215 iommu_ignore_device(&pdev->dev);
216 else if (ret)
b7cc9554
JR
217 goto out_free;
218 }
219
220 return 0;
221
222out_free:
223
224 amd_iommu_uninit_devices();
225
226 return ret;
227}
7f26508b
JR
228#ifdef CONFIG_AMD_IOMMU_STATS
229
230/*
231 * Initialization code for statistics collection
232 */
233
da49f6df 234DECLARE_STATS_COUNTER(compl_wait);
0f2a86f2 235DECLARE_STATS_COUNTER(cnt_map_single);
146a6917 236DECLARE_STATS_COUNTER(cnt_unmap_single);
d03f067a 237DECLARE_STATS_COUNTER(cnt_map_sg);
55877a6b 238DECLARE_STATS_COUNTER(cnt_unmap_sg);
c8f0fb36 239DECLARE_STATS_COUNTER(cnt_alloc_coherent);
5d31ee7e 240DECLARE_STATS_COUNTER(cnt_free_coherent);
c1858976 241DECLARE_STATS_COUNTER(cross_page);
f57d98ae 242DECLARE_STATS_COUNTER(domain_flush_single);
18811f55 243DECLARE_STATS_COUNTER(domain_flush_all);
5774f7c5 244DECLARE_STATS_COUNTER(alloced_io_mem);
8ecaf8f1 245DECLARE_STATS_COUNTER(total_map_requests);
da49f6df 246
7f26508b 247static struct dentry *stats_dir;
7f26508b
JR
248static struct dentry *de_fflush;
249
250static void amd_iommu_stats_add(struct __iommu_counter *cnt)
251{
252 if (stats_dir == NULL)
253 return;
254
255 cnt->dent = debugfs_create_u64(cnt->name, 0444, stats_dir,
256 &cnt->value);
257}
258
259static void amd_iommu_stats_init(void)
260{
261 stats_dir = debugfs_create_dir("amd-iommu", NULL);
262 if (stats_dir == NULL)
263 return;
264
7f26508b
JR
265 de_fflush = debugfs_create_bool("fullflush", 0444, stats_dir,
266 (u32 *)&amd_iommu_unmap_flush);
da49f6df
JR
267
268 amd_iommu_stats_add(&compl_wait);
0f2a86f2 269 amd_iommu_stats_add(&cnt_map_single);
146a6917 270 amd_iommu_stats_add(&cnt_unmap_single);
d03f067a 271 amd_iommu_stats_add(&cnt_map_sg);
55877a6b 272 amd_iommu_stats_add(&cnt_unmap_sg);
c8f0fb36 273 amd_iommu_stats_add(&cnt_alloc_coherent);
5d31ee7e 274 amd_iommu_stats_add(&cnt_free_coherent);
c1858976 275 amd_iommu_stats_add(&cross_page);
f57d98ae 276 amd_iommu_stats_add(&domain_flush_single);
18811f55 277 amd_iommu_stats_add(&domain_flush_all);
5774f7c5 278 amd_iommu_stats_add(&alloced_io_mem);
8ecaf8f1 279 amd_iommu_stats_add(&total_map_requests);
7f26508b
JR
280}
281
282#endif
283
a80dc3e0
JR
284/****************************************************************************
285 *
286 * Interrupt handling functions
287 *
288 ****************************************************************************/
289
e3e59876
JR
290static void dump_dte_entry(u16 devid)
291{
292 int i;
293
294 for (i = 0; i < 8; ++i)
295 pr_err("AMD-Vi: DTE[%d]: %08x\n", i,
296 amd_iommu_dev_table[devid].data[i]);
297}
298
945b4ac4
JR
299static void dump_command(unsigned long phys_addr)
300{
301 struct iommu_cmd *cmd = phys_to_virt(phys_addr);
302 int i;
303
304 for (i = 0; i < 4; ++i)
305 pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
306}
307
a345b23b 308static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
90008ee4
JR
309{
310 u32 *event = __evt;
311 int type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
312 int devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
313 int domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
314 int flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
315 u64 address = (u64)(((u64)event[3]) << 32) | event[2];
316
4c6f40d4 317 printk(KERN_ERR "AMD-Vi: Event logged [");
90008ee4
JR
318
319 switch (type) {
320 case EVENT_TYPE_ILL_DEV:
321 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
322 "address=0x%016llx flags=0x%04x]\n",
323 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
324 address, flags);
e3e59876 325 dump_dte_entry(devid);
90008ee4
JR
326 break;
327 case EVENT_TYPE_IO_FAULT:
328 printk("IO_PAGE_FAULT device=%02x:%02x.%x "
329 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
330 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
331 domid, address, flags);
332 break;
333 case EVENT_TYPE_DEV_TAB_ERR:
334 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
335 "address=0x%016llx flags=0x%04x]\n",
336 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
337 address, flags);
338 break;
339 case EVENT_TYPE_PAGE_TAB_ERR:
340 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
341 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
342 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
343 domid, address, flags);
344 break;
345 case EVENT_TYPE_ILL_CMD:
346 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
945b4ac4 347 dump_command(address);
90008ee4
JR
348 break;
349 case EVENT_TYPE_CMD_HARD_ERR:
350 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
351 "flags=0x%04x]\n", address, flags);
352 break;
353 case EVENT_TYPE_IOTLB_INV_TO:
354 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
355 "address=0x%016llx]\n",
356 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
357 address);
358 break;
359 case EVENT_TYPE_INV_DEV_REQ:
360 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
361 "address=0x%016llx flags=0x%04x]\n",
362 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
363 address, flags);
364 break;
365 default:
366 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
367 }
368}
369
370static void iommu_poll_events(struct amd_iommu *iommu)
371{
372 u32 head, tail;
373 unsigned long flags;
374
375 spin_lock_irqsave(&iommu->lock, flags);
376
377 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
378 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
379
380 while (head != tail) {
a345b23b 381 iommu_print_event(iommu, iommu->evt_buf + head);
90008ee4
JR
382 head = (head + EVENT_ENTRY_SIZE) % iommu->evt_buf_size;
383 }
384
385 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
386
387 spin_unlock_irqrestore(&iommu->lock, flags);
388}
389
72fe00f0 390irqreturn_t amd_iommu_int_thread(int irq, void *data)
a80dc3e0 391{
90008ee4
JR
392 struct amd_iommu *iommu;
393
3bd22172 394 for_each_iommu(iommu)
90008ee4
JR
395 iommu_poll_events(iommu);
396
397 return IRQ_HANDLED;
a80dc3e0
JR
398}
399
72fe00f0
JR
400irqreturn_t amd_iommu_int_handler(int irq, void *data)
401{
402 return IRQ_WAKE_THREAD;
403}
404
431b2a20
JR
405/****************************************************************************
406 *
407 * IOMMU command queuing functions
408 *
409 ****************************************************************************/
410
ac0ea6e9
JR
411static int wait_on_sem(volatile u64 *sem)
412{
413 int i = 0;
414
415 while (*sem == 0 && i < LOOP_TIMEOUT) {
416 udelay(1);
417 i += 1;
418 }
419
420 if (i == LOOP_TIMEOUT) {
421 pr_alert("AMD-Vi: Completion-Wait loop timed out\n");
422 return -EIO;
423 }
424
425 return 0;
426}
427
428static void copy_cmd_to_buffer(struct amd_iommu *iommu,
429 struct iommu_cmd *cmd,
430 u32 tail)
a19ae1ec 431{
a19ae1ec
JR
432 u8 *target;
433
8a7c5ef3 434 target = iommu->cmd_buf + tail;
ac0ea6e9
JR
435 tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
436
437 /* Copy command to buffer */
438 memcpy(target, cmd, sizeof(*cmd));
439
440 /* Tell the IOMMU about it */
a19ae1ec 441 writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
ac0ea6e9 442}
a19ae1ec 443
815b33fd 444static void build_completion_wait(struct iommu_cmd *cmd, u64 address)
ded46737 445{
815b33fd
JR
446 WARN_ON(address & 0x7ULL);
447
ded46737 448 memset(cmd, 0, sizeof(*cmd));
815b33fd
JR
449 cmd->data[0] = lower_32_bits(__pa(address)) | CMD_COMPL_WAIT_STORE_MASK;
450 cmd->data[1] = upper_32_bits(__pa(address));
451 cmd->data[2] = 1;
ded46737
JR
452 CMD_SET_TYPE(cmd, CMD_COMPL_WAIT);
453}
454
94fe79e2
JR
455static void build_inv_dte(struct iommu_cmd *cmd, u16 devid)
456{
457 memset(cmd, 0, sizeof(*cmd));
458 cmd->data[0] = devid;
459 CMD_SET_TYPE(cmd, CMD_INV_DEV_ENTRY);
460}
461
11b6402c
JR
462static void build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
463 size_t size, u16 domid, int pde)
464{
465 u64 pages;
466 int s;
467
468 pages = iommu_num_pages(address, size, PAGE_SIZE);
469 s = 0;
470
471 if (pages > 1) {
472 /*
473 * If we have to flush more than one page, flush all
474 * TLB entries for this domain
475 */
476 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
477 s = 1;
478 }
479
480 address &= PAGE_MASK;
481
482 memset(cmd, 0, sizeof(*cmd));
483 cmd->data[1] |= domid;
484 cmd->data[2] = lower_32_bits(address);
485 cmd->data[3] = upper_32_bits(address);
486 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
487 if (s) /* size bit - we flush more than one 4kb page */
488 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
489 if (pde) /* PDE bit - we wan't flush everything not only the PTEs */
490 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
491}
492
cb41ed85
JR
493static void build_inv_iotlb_pages(struct iommu_cmd *cmd, u16 devid, int qdep,
494 u64 address, size_t size)
495{
496 u64 pages;
497 int s;
498
499 pages = iommu_num_pages(address, size, PAGE_SIZE);
500 s = 0;
501
502 if (pages > 1) {
503 /*
504 * If we have to flush more than one page, flush all
505 * TLB entries for this domain
506 */
507 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
508 s = 1;
509 }
510
511 address &= PAGE_MASK;
512
513 memset(cmd, 0, sizeof(*cmd));
514 cmd->data[0] = devid;
515 cmd->data[0] |= (qdep & 0xff) << 24;
516 cmd->data[1] = devid;
517 cmd->data[2] = lower_32_bits(address);
518 cmd->data[3] = upper_32_bits(address);
519 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
520 if (s)
521 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
522}
523
58fc7f14
JR
524static void build_inv_all(struct iommu_cmd *cmd)
525{
526 memset(cmd, 0, sizeof(*cmd));
527 CMD_SET_TYPE(cmd, CMD_INV_ALL);
a19ae1ec
JR
528}
529
431b2a20 530/*
431b2a20 531 * Writes the command to the IOMMUs command buffer and informs the
ac0ea6e9 532 * hardware about the new command.
431b2a20 533 */
d6449536 534static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
a19ae1ec 535{
ac0ea6e9 536 u32 left, tail, head, next_tail;
a19ae1ec 537 unsigned long flags;
a19ae1ec 538
549c90dc 539 WARN_ON(iommu->cmd_buf_size & CMD_BUFFER_UNINITIALIZED);
ac0ea6e9
JR
540
541again:
a19ae1ec 542 spin_lock_irqsave(&iommu->lock, flags);
a19ae1ec 543
ac0ea6e9
JR
544 head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
545 tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
546 next_tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
547 left = (head - next_tail) % iommu->cmd_buf_size;
a19ae1ec 548
ac0ea6e9
JR
549 if (left <= 2) {
550 struct iommu_cmd sync_cmd;
551 volatile u64 sem = 0;
552 int ret;
8d201968 553
ac0ea6e9
JR
554 build_completion_wait(&sync_cmd, (u64)&sem);
555 copy_cmd_to_buffer(iommu, &sync_cmd, tail);
da49f6df 556
ac0ea6e9
JR
557 spin_unlock_irqrestore(&iommu->lock, flags);
558
559 if ((ret = wait_on_sem(&sem)) != 0)
560 return ret;
561
562 goto again;
8d201968
JR
563 }
564
ac0ea6e9
JR
565 copy_cmd_to_buffer(iommu, cmd, tail);
566
567 /* We need to sync now to make sure all commands are processed */
815b33fd 568 iommu->need_sync = true;
ac0ea6e9 569
a19ae1ec 570 spin_unlock_irqrestore(&iommu->lock, flags);
8d201968 571
815b33fd 572 return 0;
8d201968
JR
573}
574
575/*
576 * This function queues a completion wait command into the command
577 * buffer of an IOMMU
578 */
a19ae1ec 579static int iommu_completion_wait(struct amd_iommu *iommu)
8d201968
JR
580{
581 struct iommu_cmd cmd;
815b33fd 582 volatile u64 sem = 0;
ac0ea6e9 583 int ret;
8d201968 584
09ee17eb 585 if (!iommu->need_sync)
815b33fd 586 return 0;
09ee17eb 587
815b33fd 588 build_completion_wait(&cmd, (u64)&sem);
a19ae1ec 589
815b33fd 590 ret = iommu_queue_command(iommu, &cmd);
a19ae1ec 591 if (ret)
815b33fd 592 return ret;
8d201968 593
ac0ea6e9 594 return wait_on_sem(&sem);
8d201968
JR
595}
596
d8c13085 597static int iommu_flush_dte(struct amd_iommu *iommu, u16 devid)
a19ae1ec 598{
d8c13085 599 struct iommu_cmd cmd;
a19ae1ec 600
d8c13085 601 build_inv_dte(&cmd, devid);
7e4f88da 602
d8c13085
JR
603 return iommu_queue_command(iommu, &cmd);
604}
09ee17eb 605
7d0c5cc5
JR
606static void iommu_flush_dte_all(struct amd_iommu *iommu)
607{
608 u32 devid;
09ee17eb 609
7d0c5cc5
JR
610 for (devid = 0; devid <= 0xffff; ++devid)
611 iommu_flush_dte(iommu, devid);
a19ae1ec 612
7d0c5cc5
JR
613 iommu_completion_wait(iommu);
614}
84df8175 615
7d0c5cc5
JR
616/*
617 * This function uses heavy locking and may disable irqs for some time. But
618 * this is no issue because it is only called during resume.
619 */
620static void iommu_flush_tlb_all(struct amd_iommu *iommu)
621{
622 u32 dom_id;
a19ae1ec 623
7d0c5cc5
JR
624 for (dom_id = 0; dom_id <= 0xffff; ++dom_id) {
625 struct iommu_cmd cmd;
626 build_inv_iommu_pages(&cmd, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
627 dom_id, 1);
628 iommu_queue_command(iommu, &cmd);
629 }
8eed9833 630
7d0c5cc5 631 iommu_completion_wait(iommu);
a19ae1ec
JR
632}
633
58fc7f14 634static void iommu_flush_all(struct amd_iommu *iommu)
0518a3a4 635{
58fc7f14 636 struct iommu_cmd cmd;
0518a3a4 637
58fc7f14 638 build_inv_all(&cmd);
0518a3a4 639
58fc7f14
JR
640 iommu_queue_command(iommu, &cmd);
641 iommu_completion_wait(iommu);
642}
643
7d0c5cc5
JR
644void iommu_flush_all_caches(struct amd_iommu *iommu)
645{
58fc7f14
JR
646 if (iommu_feature(iommu, FEATURE_IA)) {
647 iommu_flush_all(iommu);
648 } else {
649 iommu_flush_dte_all(iommu);
650 iommu_flush_tlb_all(iommu);
0518a3a4
JR
651 }
652}
653
431b2a20 654/*
cb41ed85 655 * Command send function for flushing on-device TLB
431b2a20 656 */
cb41ed85 657static int device_flush_iotlb(struct device *dev, u64 address, size_t size)
3fa43655 658{
cb41ed85 659 struct pci_dev *pdev = to_pci_dev(dev);
3fa43655 660 struct amd_iommu *iommu;
b00d3bcf 661 struct iommu_cmd cmd;
3fa43655 662 u16 devid;
cb41ed85 663 int qdep;
3fa43655 664
cb41ed85 665 qdep = pci_ats_queue_depth(pdev);
3fa43655
JR
666 devid = get_device_id(dev);
667 iommu = amd_iommu_rlookup_table[devid];
668
cb41ed85 669 build_inv_iotlb_pages(&cmd, devid, qdep, address, size);
b00d3bcf
JR
670
671 return iommu_queue_command(iommu, &cmd);
3fa43655
JR
672}
673
431b2a20 674/*
431b2a20 675 * Command send function for invalidating a device table entry
431b2a20 676 */
d8c13085 677static int device_flush_dte(struct device *dev)
a19ae1ec 678{
3fa43655 679 struct amd_iommu *iommu;
cb41ed85 680 struct pci_dev *pdev;
3fa43655 681 u16 devid;
ee2fa743 682 int ret;
a19ae1ec 683
cb41ed85 684 pdev = to_pci_dev(dev);
3fa43655
JR
685 devid = get_device_id(dev);
686 iommu = amd_iommu_rlookup_table[devid];
a19ae1ec 687
cb41ed85
JR
688 ret = iommu_flush_dte(iommu, devid);
689 if (ret)
690 return ret;
691
692 if (pci_ats_enabled(pdev))
693 ret = device_flush_iotlb(dev, 0, ~0UL);
ee2fa743 694
ee2fa743 695 return ret;
a19ae1ec
JR
696}
697
431b2a20
JR
698/*
699 * TLB invalidation function which is called from the mapping functions.
700 * It invalidates a single PTE if the range to flush is within a single
701 * page. Otherwise it flushes the whole TLB of the IOMMU.
702 */
17b124bf
JR
703static void __domain_flush_pages(struct protection_domain *domain,
704 u64 address, size_t size, int pde)
a19ae1ec 705{
cb41ed85 706 struct iommu_dev_data *dev_data;
11b6402c
JR
707 struct iommu_cmd cmd;
708 int ret = 0, i;
a19ae1ec 709
11b6402c 710 build_inv_iommu_pages(&cmd, address, size, domain->id, pde);
999ba417 711
6de8ad9b
JR
712 for (i = 0; i < amd_iommus_present; ++i) {
713 if (!domain->dev_iommu[i])
714 continue;
715
716 /*
717 * Devices of this domain are behind this IOMMU
718 * We need a TLB flush
719 */
11b6402c 720 ret |= iommu_queue_command(amd_iommus[i], &cmd);
6de8ad9b
JR
721 }
722
cb41ed85
JR
723 list_for_each_entry(dev_data, &domain->dev_list, list) {
724 struct pci_dev *pdev = to_pci_dev(dev_data->dev);
725
726 if (!pci_ats_enabled(pdev))
727 continue;
728
729 ret |= device_flush_iotlb(dev_data->dev, address, size);
730 }
731
11b6402c 732 WARN_ON(ret);
6de8ad9b
JR
733}
734
17b124bf
JR
735static void domain_flush_pages(struct protection_domain *domain,
736 u64 address, size_t size)
6de8ad9b 737{
17b124bf 738 __domain_flush_pages(domain, address, size, 0);
a19ae1ec 739}
b6c02715 740
1c655773 741/* Flush the whole IO/TLB for a given protection domain */
17b124bf 742static void domain_flush_tlb(struct protection_domain *domain)
1c655773 743{
17b124bf 744 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
1c655773
JR
745}
746
42a49f96 747/* Flush the whole IO/TLB for a given protection domain - including PDE */
17b124bf 748static void domain_flush_tlb_pde(struct protection_domain *domain)
42a49f96 749{
17b124bf 750 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
42a49f96
CW
751}
752
17b124bf 753static void domain_flush_complete(struct protection_domain *domain)
b00d3bcf 754{
17b124bf 755 int i;
18811f55 756
17b124bf
JR
757 for (i = 0; i < amd_iommus_present; ++i) {
758 if (!domain->dev_iommu[i])
759 continue;
bfd1be18 760
17b124bf
JR
761 /*
762 * Devices of this domain are behind this IOMMU
763 * We need to wait for completion of all commands.
764 */
765 iommu_completion_wait(amd_iommus[i]);
bfd1be18 766 }
e394d72a
JR
767}
768
b00d3bcf 769
09b42804 770/*
b00d3bcf 771 * This function flushes the DTEs for all devices in domain
09b42804 772 */
17b124bf 773static void domain_flush_devices(struct protection_domain *domain)
e394d72a 774{
b00d3bcf 775 struct iommu_dev_data *dev_data;
09b42804
JR
776 unsigned long flags;
777
b00d3bcf 778 spin_lock_irqsave(&domain->lock, flags);
b26e81b8 779
b00d3bcf 780 list_for_each_entry(dev_data, &domain->dev_list, list)
d8c13085 781 device_flush_dte(dev_data->dev);
b26e81b8 782
b00d3bcf 783 spin_unlock_irqrestore(&domain->lock, flags);
a345b23b
JR
784}
785
431b2a20
JR
786/****************************************************************************
787 *
788 * The functions below are used the create the page table mappings for
789 * unity mapped regions.
790 *
791 ****************************************************************************/
792
308973d3
JR
793/*
794 * This function is used to add another level to an IO page table. Adding
795 * another level increases the size of the address space by 9 bits to a size up
796 * to 64 bits.
797 */
798static bool increase_address_space(struct protection_domain *domain,
799 gfp_t gfp)
800{
801 u64 *pte;
802
803 if (domain->mode == PAGE_MODE_6_LEVEL)
804 /* address space already 64 bit large */
805 return false;
806
807 pte = (void *)get_zeroed_page(gfp);
808 if (!pte)
809 return false;
810
811 *pte = PM_LEVEL_PDE(domain->mode,
812 virt_to_phys(domain->pt_root));
813 domain->pt_root = pte;
814 domain->mode += 1;
815 domain->updated = true;
816
817 return true;
818}
819
820static u64 *alloc_pte(struct protection_domain *domain,
821 unsigned long address,
cbb9d729 822 unsigned long page_size,
308973d3
JR
823 u64 **pte_page,
824 gfp_t gfp)
825{
cbb9d729 826 int level, end_lvl;
308973d3 827 u64 *pte, *page;
cbb9d729
JR
828
829 BUG_ON(!is_power_of_2(page_size));
308973d3
JR
830
831 while (address > PM_LEVEL_SIZE(domain->mode))
832 increase_address_space(domain, gfp);
833
cbb9d729
JR
834 level = domain->mode - 1;
835 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
836 address = PAGE_SIZE_ALIGN(address, page_size);
837 end_lvl = PAGE_SIZE_LEVEL(page_size);
308973d3
JR
838
839 while (level > end_lvl) {
840 if (!IOMMU_PTE_PRESENT(*pte)) {
841 page = (u64 *)get_zeroed_page(gfp);
842 if (!page)
843 return NULL;
844 *pte = PM_LEVEL_PDE(level, virt_to_phys(page));
845 }
846
cbb9d729
JR
847 /* No level skipping support yet */
848 if (PM_PTE_LEVEL(*pte) != level)
849 return NULL;
850
308973d3
JR
851 level -= 1;
852
853 pte = IOMMU_PTE_PAGE(*pte);
854
855 if (pte_page && level == end_lvl)
856 *pte_page = pte;
857
858 pte = &pte[PM_LEVEL_INDEX(level, address)];
859 }
860
861 return pte;
862}
863
864/*
865 * This function checks if there is a PTE for a given dma address. If
866 * there is one, it returns the pointer to it.
867 */
24cd7723 868static u64 *fetch_pte(struct protection_domain *domain, unsigned long address)
308973d3
JR
869{
870 int level;
871 u64 *pte;
872
24cd7723
JR
873 if (address > PM_LEVEL_SIZE(domain->mode))
874 return NULL;
875
876 level = domain->mode - 1;
877 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
308973d3 878
24cd7723
JR
879 while (level > 0) {
880
881 /* Not Present */
308973d3
JR
882 if (!IOMMU_PTE_PRESENT(*pte))
883 return NULL;
884
24cd7723
JR
885 /* Large PTE */
886 if (PM_PTE_LEVEL(*pte) == 0x07) {
887 unsigned long pte_mask, __pte;
888
889 /*
890 * If we have a series of large PTEs, make
891 * sure to return a pointer to the first one.
892 */
893 pte_mask = PTE_PAGE_SIZE(*pte);
894 pte_mask = ~((PAGE_SIZE_PTE_COUNT(pte_mask) << 3) - 1);
895 __pte = ((unsigned long)pte) & pte_mask;
896
897 return (u64 *)__pte;
898 }
899
900 /* No level skipping support yet */
901 if (PM_PTE_LEVEL(*pte) != level)
902 return NULL;
903
308973d3
JR
904 level -= 1;
905
24cd7723 906 /* Walk to the next level */
308973d3
JR
907 pte = IOMMU_PTE_PAGE(*pte);
908 pte = &pte[PM_LEVEL_INDEX(level, address)];
308973d3
JR
909 }
910
911 return pte;
912}
913
431b2a20
JR
914/*
915 * Generic mapping functions. It maps a physical address into a DMA
916 * address space. It allocates the page table pages if necessary.
917 * In the future it can be extended to a generic mapping function
918 * supporting all features of AMD IOMMU page tables like level skipping
919 * and full 64 bit address spaces.
920 */
38e817fe
JR
921static int iommu_map_page(struct protection_domain *dom,
922 unsigned long bus_addr,
923 unsigned long phys_addr,
abdc5eb3 924 int prot,
cbb9d729 925 unsigned long page_size)
bd0e5211 926{
8bda3092 927 u64 __pte, *pte;
cbb9d729 928 int i, count;
abdc5eb3 929
bad1cac2 930 if (!(prot & IOMMU_PROT_MASK))
bd0e5211
JR
931 return -EINVAL;
932
cbb9d729
JR
933 bus_addr = PAGE_ALIGN(bus_addr);
934 phys_addr = PAGE_ALIGN(phys_addr);
935 count = PAGE_SIZE_PTE_COUNT(page_size);
936 pte = alloc_pte(dom, bus_addr, page_size, NULL, GFP_KERNEL);
937
938 for (i = 0; i < count; ++i)
939 if (IOMMU_PTE_PRESENT(pte[i]))
940 return -EBUSY;
bd0e5211 941
cbb9d729
JR
942 if (page_size > PAGE_SIZE) {
943 __pte = PAGE_SIZE_PTE(phys_addr, page_size);
944 __pte |= PM_LEVEL_ENC(7) | IOMMU_PTE_P | IOMMU_PTE_FC;
945 } else
946 __pte = phys_addr | IOMMU_PTE_P | IOMMU_PTE_FC;
bd0e5211 947
bd0e5211
JR
948 if (prot & IOMMU_PROT_IR)
949 __pte |= IOMMU_PTE_IR;
950 if (prot & IOMMU_PROT_IW)
951 __pte |= IOMMU_PTE_IW;
952
cbb9d729
JR
953 for (i = 0; i < count; ++i)
954 pte[i] = __pte;
bd0e5211 955
04bfdd84
JR
956 update_domain(dom);
957
bd0e5211
JR
958 return 0;
959}
960
24cd7723
JR
961static unsigned long iommu_unmap_page(struct protection_domain *dom,
962 unsigned long bus_addr,
963 unsigned long page_size)
eb74ff6c 964{
24cd7723
JR
965 unsigned long long unmap_size, unmapped;
966 u64 *pte;
967
968 BUG_ON(!is_power_of_2(page_size));
969
970 unmapped = 0;
eb74ff6c 971
24cd7723
JR
972 while (unmapped < page_size) {
973
974 pte = fetch_pte(dom, bus_addr);
975
976 if (!pte) {
977 /*
978 * No PTE for this address
979 * move forward in 4kb steps
980 */
981 unmap_size = PAGE_SIZE;
982 } else if (PM_PTE_LEVEL(*pte) == 0) {
983 /* 4kb PTE found for this address */
984 unmap_size = PAGE_SIZE;
985 *pte = 0ULL;
986 } else {
987 int count, i;
988
989 /* Large PTE found which maps this address */
990 unmap_size = PTE_PAGE_SIZE(*pte);
991 count = PAGE_SIZE_PTE_COUNT(unmap_size);
992 for (i = 0; i < count; i++)
993 pte[i] = 0ULL;
994 }
995
996 bus_addr = (bus_addr & ~(unmap_size - 1)) + unmap_size;
997 unmapped += unmap_size;
998 }
999
1000 BUG_ON(!is_power_of_2(unmapped));
eb74ff6c 1001
24cd7723 1002 return unmapped;
eb74ff6c 1003}
eb74ff6c 1004
431b2a20
JR
1005/*
1006 * This function checks if a specific unity mapping entry is needed for
1007 * this specific IOMMU.
1008 */
bd0e5211
JR
1009static int iommu_for_unity_map(struct amd_iommu *iommu,
1010 struct unity_map_entry *entry)
1011{
1012 u16 bdf, i;
1013
1014 for (i = entry->devid_start; i <= entry->devid_end; ++i) {
1015 bdf = amd_iommu_alias_table[i];
1016 if (amd_iommu_rlookup_table[bdf] == iommu)
1017 return 1;
1018 }
1019
1020 return 0;
1021}
1022
431b2a20
JR
1023/*
1024 * This function actually applies the mapping to the page table of the
1025 * dma_ops domain.
1026 */
bd0e5211
JR
1027static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
1028 struct unity_map_entry *e)
1029{
1030 u64 addr;
1031 int ret;
1032
1033 for (addr = e->address_start; addr < e->address_end;
1034 addr += PAGE_SIZE) {
abdc5eb3 1035 ret = iommu_map_page(&dma_dom->domain, addr, addr, e->prot,
cbb9d729 1036 PAGE_SIZE);
bd0e5211
JR
1037 if (ret)
1038 return ret;
1039 /*
1040 * if unity mapping is in aperture range mark the page
1041 * as allocated in the aperture
1042 */
1043 if (addr < dma_dom->aperture_size)
c3239567 1044 __set_bit(addr >> PAGE_SHIFT,
384de729 1045 dma_dom->aperture[0]->bitmap);
bd0e5211
JR
1046 }
1047
1048 return 0;
1049}
1050
171e7b37
JR
1051/*
1052 * Init the unity mappings for a specific IOMMU in the system
1053 *
1054 * Basically iterates over all unity mapping entries and applies them to
1055 * the default domain DMA of that IOMMU if necessary.
1056 */
1057static int iommu_init_unity_mappings(struct amd_iommu *iommu)
1058{
1059 struct unity_map_entry *entry;
1060 int ret;
1061
1062 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
1063 if (!iommu_for_unity_map(iommu, entry))
1064 continue;
1065 ret = dma_ops_unity_map(iommu->default_dom, entry);
1066 if (ret)
1067 return ret;
1068 }
1069
1070 return 0;
1071}
1072
431b2a20
JR
1073/*
1074 * Inits the unity mappings required for a specific device
1075 */
bd0e5211
JR
1076static int init_unity_mappings_for_device(struct dma_ops_domain *dma_dom,
1077 u16 devid)
1078{
1079 struct unity_map_entry *e;
1080 int ret;
1081
1082 list_for_each_entry(e, &amd_iommu_unity_map, list) {
1083 if (!(devid >= e->devid_start && devid <= e->devid_end))
1084 continue;
1085 ret = dma_ops_unity_map(dma_dom, e);
1086 if (ret)
1087 return ret;
1088 }
1089
1090 return 0;
1091}
1092
431b2a20
JR
1093/****************************************************************************
1094 *
1095 * The next functions belong to the address allocator for the dma_ops
1096 * interface functions. They work like the allocators in the other IOMMU
1097 * drivers. Its basically a bitmap which marks the allocated pages in
1098 * the aperture. Maybe it could be enhanced in the future to a more
1099 * efficient allocator.
1100 *
1101 ****************************************************************************/
d3086444 1102
431b2a20 1103/*
384de729 1104 * The address allocator core functions.
431b2a20
JR
1105 *
1106 * called with domain->lock held
1107 */
384de729 1108
171e7b37
JR
1109/*
1110 * Used to reserve address ranges in the aperture (e.g. for exclusion
1111 * ranges.
1112 */
1113static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
1114 unsigned long start_page,
1115 unsigned int pages)
1116{
1117 unsigned int i, last_page = dom->aperture_size >> PAGE_SHIFT;
1118
1119 if (start_page + pages > last_page)
1120 pages = last_page - start_page;
1121
1122 for (i = start_page; i < start_page + pages; ++i) {
1123 int index = i / APERTURE_RANGE_PAGES;
1124 int page = i % APERTURE_RANGE_PAGES;
1125 __set_bit(page, dom->aperture[index]->bitmap);
1126 }
1127}
1128
9cabe89b
JR
1129/*
1130 * This function is used to add a new aperture range to an existing
1131 * aperture in case of dma_ops domain allocation or address allocation
1132 * failure.
1133 */
576175c2 1134static int alloc_new_range(struct dma_ops_domain *dma_dom,
9cabe89b
JR
1135 bool populate, gfp_t gfp)
1136{
1137 int index = dma_dom->aperture_size >> APERTURE_RANGE_SHIFT;
576175c2 1138 struct amd_iommu *iommu;
d91afd15 1139 unsigned long i;
9cabe89b 1140
f5e9705c
JR
1141#ifdef CONFIG_IOMMU_STRESS
1142 populate = false;
1143#endif
1144
9cabe89b
JR
1145 if (index >= APERTURE_MAX_RANGES)
1146 return -ENOMEM;
1147
1148 dma_dom->aperture[index] = kzalloc(sizeof(struct aperture_range), gfp);
1149 if (!dma_dom->aperture[index])
1150 return -ENOMEM;
1151
1152 dma_dom->aperture[index]->bitmap = (void *)get_zeroed_page(gfp);
1153 if (!dma_dom->aperture[index]->bitmap)
1154 goto out_free;
1155
1156 dma_dom->aperture[index]->offset = dma_dom->aperture_size;
1157
1158 if (populate) {
1159 unsigned long address = dma_dom->aperture_size;
1160 int i, num_ptes = APERTURE_RANGE_PAGES / 512;
1161 u64 *pte, *pte_page;
1162
1163 for (i = 0; i < num_ptes; ++i) {
cbb9d729 1164 pte = alloc_pte(&dma_dom->domain, address, PAGE_SIZE,
9cabe89b
JR
1165 &pte_page, gfp);
1166 if (!pte)
1167 goto out_free;
1168
1169 dma_dom->aperture[index]->pte_pages[i] = pte_page;
1170
1171 address += APERTURE_RANGE_SIZE / 64;
1172 }
1173 }
1174
1175 dma_dom->aperture_size += APERTURE_RANGE_SIZE;
1176
b595076a 1177 /* Initialize the exclusion range if necessary */
576175c2
JR
1178 for_each_iommu(iommu) {
1179 if (iommu->exclusion_start &&
1180 iommu->exclusion_start >= dma_dom->aperture[index]->offset
1181 && iommu->exclusion_start < dma_dom->aperture_size) {
1182 unsigned long startpage;
1183 int pages = iommu_num_pages(iommu->exclusion_start,
1184 iommu->exclusion_length,
1185 PAGE_SIZE);
1186 startpage = iommu->exclusion_start >> PAGE_SHIFT;
1187 dma_ops_reserve_addresses(dma_dom, startpage, pages);
1188 }
00cd122a
JR
1189 }
1190
1191 /*
1192 * Check for areas already mapped as present in the new aperture
1193 * range and mark those pages as reserved in the allocator. Such
1194 * mappings may already exist as a result of requested unity
1195 * mappings for devices.
1196 */
1197 for (i = dma_dom->aperture[index]->offset;
1198 i < dma_dom->aperture_size;
1199 i += PAGE_SIZE) {
24cd7723 1200 u64 *pte = fetch_pte(&dma_dom->domain, i);
00cd122a
JR
1201 if (!pte || !IOMMU_PTE_PRESENT(*pte))
1202 continue;
1203
1204 dma_ops_reserve_addresses(dma_dom, i << PAGE_SHIFT, 1);
1205 }
1206
04bfdd84
JR
1207 update_domain(&dma_dom->domain);
1208
9cabe89b
JR
1209 return 0;
1210
1211out_free:
04bfdd84
JR
1212 update_domain(&dma_dom->domain);
1213
9cabe89b
JR
1214 free_page((unsigned long)dma_dom->aperture[index]->bitmap);
1215
1216 kfree(dma_dom->aperture[index]);
1217 dma_dom->aperture[index] = NULL;
1218
1219 return -ENOMEM;
1220}
1221
384de729
JR
1222static unsigned long dma_ops_area_alloc(struct device *dev,
1223 struct dma_ops_domain *dom,
1224 unsigned int pages,
1225 unsigned long align_mask,
1226 u64 dma_mask,
1227 unsigned long start)
1228{
803b8cb4 1229 unsigned long next_bit = dom->next_address % APERTURE_RANGE_SIZE;
384de729
JR
1230 int max_index = dom->aperture_size >> APERTURE_RANGE_SHIFT;
1231 int i = start >> APERTURE_RANGE_SHIFT;
1232 unsigned long boundary_size;
1233 unsigned long address = -1;
1234 unsigned long limit;
1235
803b8cb4
JR
1236 next_bit >>= PAGE_SHIFT;
1237
384de729
JR
1238 boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
1239 PAGE_SIZE) >> PAGE_SHIFT;
1240
1241 for (;i < max_index; ++i) {
1242 unsigned long offset = dom->aperture[i]->offset >> PAGE_SHIFT;
1243
1244 if (dom->aperture[i]->offset >= dma_mask)
1245 break;
1246
1247 limit = iommu_device_max_index(APERTURE_RANGE_PAGES, offset,
1248 dma_mask >> PAGE_SHIFT);
1249
1250 address = iommu_area_alloc(dom->aperture[i]->bitmap,
1251 limit, next_bit, pages, 0,
1252 boundary_size, align_mask);
1253 if (address != -1) {
1254 address = dom->aperture[i]->offset +
1255 (address << PAGE_SHIFT);
803b8cb4 1256 dom->next_address = address + (pages << PAGE_SHIFT);
384de729
JR
1257 break;
1258 }
1259
1260 next_bit = 0;
1261 }
1262
1263 return address;
1264}
1265
d3086444
JR
1266static unsigned long dma_ops_alloc_addresses(struct device *dev,
1267 struct dma_ops_domain *dom,
6d4f343f 1268 unsigned int pages,
832a90c3
JR
1269 unsigned long align_mask,
1270 u64 dma_mask)
d3086444 1271{
d3086444 1272 unsigned long address;
d3086444 1273
fe16f088
JR
1274#ifdef CONFIG_IOMMU_STRESS
1275 dom->next_address = 0;
1276 dom->need_flush = true;
1277#endif
d3086444 1278
384de729 1279 address = dma_ops_area_alloc(dev, dom, pages, align_mask,
803b8cb4 1280 dma_mask, dom->next_address);
d3086444 1281
1c655773 1282 if (address == -1) {
803b8cb4 1283 dom->next_address = 0;
384de729
JR
1284 address = dma_ops_area_alloc(dev, dom, pages, align_mask,
1285 dma_mask, 0);
1c655773
JR
1286 dom->need_flush = true;
1287 }
d3086444 1288
384de729 1289 if (unlikely(address == -1))
8fd524b3 1290 address = DMA_ERROR_CODE;
d3086444
JR
1291
1292 WARN_ON((address + (PAGE_SIZE*pages)) > dom->aperture_size);
1293
1294 return address;
1295}
1296
431b2a20
JR
1297/*
1298 * The address free function.
1299 *
1300 * called with domain->lock held
1301 */
d3086444
JR
1302static void dma_ops_free_addresses(struct dma_ops_domain *dom,
1303 unsigned long address,
1304 unsigned int pages)
1305{
384de729
JR
1306 unsigned i = address >> APERTURE_RANGE_SHIFT;
1307 struct aperture_range *range = dom->aperture[i];
80be308d 1308
384de729
JR
1309 BUG_ON(i >= APERTURE_MAX_RANGES || range == NULL);
1310
47bccd6b
JR
1311#ifdef CONFIG_IOMMU_STRESS
1312 if (i < 4)
1313 return;
1314#endif
80be308d 1315
803b8cb4 1316 if (address >= dom->next_address)
80be308d 1317 dom->need_flush = true;
384de729
JR
1318
1319 address = (address % APERTURE_RANGE_SIZE) >> PAGE_SHIFT;
803b8cb4 1320
a66022c4 1321 bitmap_clear(range->bitmap, address, pages);
384de729 1322
d3086444
JR
1323}
1324
431b2a20
JR
1325/****************************************************************************
1326 *
1327 * The next functions belong to the domain allocation. A domain is
1328 * allocated for every IOMMU as the default domain. If device isolation
1329 * is enabled, every device get its own domain. The most important thing
1330 * about domains is the page table mapping the DMA address space they
1331 * contain.
1332 *
1333 ****************************************************************************/
1334
aeb26f55
JR
1335/*
1336 * This function adds a protection domain to the global protection domain list
1337 */
1338static void add_domain_to_list(struct protection_domain *domain)
1339{
1340 unsigned long flags;
1341
1342 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1343 list_add(&domain->list, &amd_iommu_pd_list);
1344 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1345}
1346
1347/*
1348 * This function removes a protection domain to the global
1349 * protection domain list
1350 */
1351static void del_domain_from_list(struct protection_domain *domain)
1352{
1353 unsigned long flags;
1354
1355 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1356 list_del(&domain->list);
1357 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1358}
1359
ec487d1a
JR
1360static u16 domain_id_alloc(void)
1361{
1362 unsigned long flags;
1363 int id;
1364
1365 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1366 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1367 BUG_ON(id == 0);
1368 if (id > 0 && id < MAX_DOMAIN_ID)
1369 __set_bit(id, amd_iommu_pd_alloc_bitmap);
1370 else
1371 id = 0;
1372 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1373
1374 return id;
1375}
1376
a2acfb75
JR
1377static void domain_id_free(int id)
1378{
1379 unsigned long flags;
1380
1381 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1382 if (id > 0 && id < MAX_DOMAIN_ID)
1383 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
1384 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1385}
a2acfb75 1386
86db2e5d 1387static void free_pagetable(struct protection_domain *domain)
ec487d1a
JR
1388{
1389 int i, j;
1390 u64 *p1, *p2, *p3;
1391
86db2e5d 1392 p1 = domain->pt_root;
ec487d1a
JR
1393
1394 if (!p1)
1395 return;
1396
1397 for (i = 0; i < 512; ++i) {
1398 if (!IOMMU_PTE_PRESENT(p1[i]))
1399 continue;
1400
1401 p2 = IOMMU_PTE_PAGE(p1[i]);
3cc3d84b 1402 for (j = 0; j < 512; ++j) {
ec487d1a
JR
1403 if (!IOMMU_PTE_PRESENT(p2[j]))
1404 continue;
1405 p3 = IOMMU_PTE_PAGE(p2[j]);
1406 free_page((unsigned long)p3);
1407 }
1408
1409 free_page((unsigned long)p2);
1410 }
1411
1412 free_page((unsigned long)p1);
86db2e5d
JR
1413
1414 domain->pt_root = NULL;
ec487d1a
JR
1415}
1416
431b2a20
JR
1417/*
1418 * Free a domain, only used if something went wrong in the
1419 * allocation path and we need to free an already allocated page table
1420 */
ec487d1a
JR
1421static void dma_ops_domain_free(struct dma_ops_domain *dom)
1422{
384de729
JR
1423 int i;
1424
ec487d1a
JR
1425 if (!dom)
1426 return;
1427
aeb26f55
JR
1428 del_domain_from_list(&dom->domain);
1429
86db2e5d 1430 free_pagetable(&dom->domain);
ec487d1a 1431
384de729
JR
1432 for (i = 0; i < APERTURE_MAX_RANGES; ++i) {
1433 if (!dom->aperture[i])
1434 continue;
1435 free_page((unsigned long)dom->aperture[i]->bitmap);
1436 kfree(dom->aperture[i]);
1437 }
ec487d1a
JR
1438
1439 kfree(dom);
1440}
1441
431b2a20
JR
1442/*
1443 * Allocates a new protection domain usable for the dma_ops functions.
b595076a 1444 * It also initializes the page table and the address allocator data
431b2a20
JR
1445 * structures required for the dma_ops interface
1446 */
87a64d52 1447static struct dma_ops_domain *dma_ops_domain_alloc(void)
ec487d1a
JR
1448{
1449 struct dma_ops_domain *dma_dom;
ec487d1a
JR
1450
1451 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
1452 if (!dma_dom)
1453 return NULL;
1454
1455 spin_lock_init(&dma_dom->domain.lock);
1456
1457 dma_dom->domain.id = domain_id_alloc();
1458 if (dma_dom->domain.id == 0)
1459 goto free_dma_dom;
7c392cbe 1460 INIT_LIST_HEAD(&dma_dom->domain.dev_list);
8f7a017c 1461 dma_dom->domain.mode = PAGE_MODE_2_LEVEL;
ec487d1a 1462 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
9fdb19d6 1463 dma_dom->domain.flags = PD_DMA_OPS_MASK;
ec487d1a
JR
1464 dma_dom->domain.priv = dma_dom;
1465 if (!dma_dom->domain.pt_root)
1466 goto free_dma_dom;
ec487d1a 1467
1c655773 1468 dma_dom->need_flush = false;
bd60b735 1469 dma_dom->target_dev = 0xffff;
1c655773 1470
aeb26f55
JR
1471 add_domain_to_list(&dma_dom->domain);
1472
576175c2 1473 if (alloc_new_range(dma_dom, true, GFP_KERNEL))
ec487d1a 1474 goto free_dma_dom;
ec487d1a 1475
431b2a20 1476 /*
ec487d1a
JR
1477 * mark the first page as allocated so we never return 0 as
1478 * a valid dma-address. So we can use 0 as error value
431b2a20 1479 */
384de729 1480 dma_dom->aperture[0]->bitmap[0] = 1;
803b8cb4 1481 dma_dom->next_address = 0;
ec487d1a 1482
ec487d1a
JR
1483
1484 return dma_dom;
1485
1486free_dma_dom:
1487 dma_ops_domain_free(dma_dom);
1488
1489 return NULL;
1490}
1491
5b28df6f
JR
1492/*
1493 * little helper function to check whether a given protection domain is a
1494 * dma_ops domain
1495 */
1496static bool dma_ops_domain(struct protection_domain *domain)
1497{
1498 return domain->flags & PD_DMA_OPS_MASK;
1499}
1500
fd7b5535 1501static void set_dte_entry(u16 devid, struct protection_domain *domain, bool ats)
b20ac0d4 1502{
b20ac0d4 1503 u64 pte_root = virt_to_phys(domain->pt_root);
fd7b5535 1504 u32 flags = 0;
863c74eb 1505
38ddf41b
JR
1506 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
1507 << DEV_ENTRY_MODE_SHIFT;
1508 pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
b20ac0d4 1509
fd7b5535
JR
1510 if (ats)
1511 flags |= DTE_FLAG_IOTLB;
1512
1513 amd_iommu_dev_table[devid].data[3] |= flags;
1514 amd_iommu_dev_table[devid].data[2] = domain->id;
1515 amd_iommu_dev_table[devid].data[1] = upper_32_bits(pte_root);
1516 amd_iommu_dev_table[devid].data[0] = lower_32_bits(pte_root);
15898bbc
JR
1517}
1518
1519static void clear_dte_entry(u16 devid)
1520{
15898bbc
JR
1521 /* remove entry from the device table seen by the hardware */
1522 amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
1523 amd_iommu_dev_table[devid].data[1] = 0;
1524 amd_iommu_dev_table[devid].data[2] = 0;
1525
1526 amd_iommu_apply_erratum_63(devid);
7f760ddd
JR
1527}
1528
1529static void do_attach(struct device *dev, struct protection_domain *domain)
1530{
1531 struct iommu_dev_data *dev_data;
1532 struct amd_iommu *iommu;
fd7b5535
JR
1533 struct pci_dev *pdev;
1534 bool ats = false;
7f760ddd
JR
1535 u16 devid;
1536
1537 devid = get_device_id(dev);
1538 iommu = amd_iommu_rlookup_table[devid];
1539 dev_data = get_dev_data(dev);
fd7b5535
JR
1540 pdev = to_pci_dev(dev);
1541
1542 if (amd_iommu_iotlb_sup)
1543 ats = pci_ats_enabled(pdev);
7f760ddd
JR
1544
1545 /* Update data structures */
1546 dev_data->domain = domain;
1547 list_add(&dev_data->list, &domain->dev_list);
fd7b5535 1548 set_dte_entry(devid, domain, ats);
7f760ddd
JR
1549
1550 /* Do reference counting */
1551 domain->dev_iommu[iommu->index] += 1;
1552 domain->dev_cnt += 1;
1553
1554 /* Flush the DTE entry */
d8c13085 1555 device_flush_dte(dev);
7f760ddd
JR
1556}
1557
1558static void do_detach(struct device *dev)
1559{
1560 struct iommu_dev_data *dev_data;
1561 struct amd_iommu *iommu;
1562 u16 devid;
1563
1564 devid = get_device_id(dev);
1565 iommu = amd_iommu_rlookup_table[devid];
1566 dev_data = get_dev_data(dev);
15898bbc
JR
1567
1568 /* decrease reference counters */
7f760ddd
JR
1569 dev_data->domain->dev_iommu[iommu->index] -= 1;
1570 dev_data->domain->dev_cnt -= 1;
1571
1572 /* Update data structures */
1573 dev_data->domain = NULL;
1574 list_del(&dev_data->list);
1575 clear_dte_entry(devid);
15898bbc 1576
7f760ddd 1577 /* Flush the DTE entry */
d8c13085 1578 device_flush_dte(dev);
2b681faf
JR
1579}
1580
1581/*
1582 * If a device is not yet associated with a domain, this function does
1583 * assigns it visible for the hardware
1584 */
15898bbc
JR
1585static int __attach_device(struct device *dev,
1586 struct protection_domain *domain)
2b681faf 1587{
657cbb6b 1588 struct iommu_dev_data *dev_data, *alias_data;
84fe6c19 1589 int ret;
657cbb6b 1590
657cbb6b
JR
1591 dev_data = get_dev_data(dev);
1592 alias_data = get_dev_data(dev_data->alias);
7f760ddd 1593
657cbb6b
JR
1594 if (!alias_data)
1595 return -EINVAL;
15898bbc 1596
2b681faf
JR
1597 /* lock domain */
1598 spin_lock(&domain->lock);
1599
15898bbc 1600 /* Some sanity checks */
84fe6c19 1601 ret = -EBUSY;
657cbb6b
JR
1602 if (alias_data->domain != NULL &&
1603 alias_data->domain != domain)
84fe6c19 1604 goto out_unlock;
eba6ac60 1605
657cbb6b
JR
1606 if (dev_data->domain != NULL &&
1607 dev_data->domain != domain)
84fe6c19 1608 goto out_unlock;
15898bbc
JR
1609
1610 /* Do real assignment */
7f760ddd
JR
1611 if (dev_data->alias != dev) {
1612 alias_data = get_dev_data(dev_data->alias);
1613 if (alias_data->domain == NULL)
1614 do_attach(dev_data->alias, domain);
24100055
JR
1615
1616 atomic_inc(&alias_data->bind);
657cbb6b 1617 }
15898bbc 1618
7f760ddd
JR
1619 if (dev_data->domain == NULL)
1620 do_attach(dev, domain);
eba6ac60 1621
24100055
JR
1622 atomic_inc(&dev_data->bind);
1623
84fe6c19
JL
1624 ret = 0;
1625
1626out_unlock:
1627
eba6ac60
JR
1628 /* ready */
1629 spin_unlock(&domain->lock);
15898bbc 1630
84fe6c19 1631 return ret;
0feae533 1632}
b20ac0d4 1633
407d733e
JR
1634/*
1635 * If a device is not yet associated with a domain, this function does
1636 * assigns it visible for the hardware
1637 */
15898bbc
JR
1638static int attach_device(struct device *dev,
1639 struct protection_domain *domain)
0feae533 1640{
fd7b5535 1641 struct pci_dev *pdev = to_pci_dev(dev);
eba6ac60 1642 unsigned long flags;
15898bbc 1643 int ret;
eba6ac60 1644
fd7b5535
JR
1645 if (amd_iommu_iotlb_sup)
1646 pci_enable_ats(pdev, PAGE_SHIFT);
1647
eba6ac60 1648 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
15898bbc 1649 ret = __attach_device(dev, domain);
b20ac0d4
JR
1650 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1651
0feae533
JR
1652 /*
1653 * We might boot into a crash-kernel here. The crashed kernel
1654 * left the caches in the IOMMU dirty. So we have to flush
1655 * here to evict all dirty stuff.
1656 */
17b124bf 1657 domain_flush_tlb_pde(domain);
15898bbc
JR
1658
1659 return ret;
b20ac0d4
JR
1660}
1661
355bf553
JR
1662/*
1663 * Removes a device from a protection domain (unlocked)
1664 */
15898bbc 1665static void __detach_device(struct device *dev)
355bf553 1666{
657cbb6b 1667 struct iommu_dev_data *dev_data = get_dev_data(dev);
24100055 1668 struct iommu_dev_data *alias_data;
2ca76279 1669 struct protection_domain *domain;
7c392cbe 1670 unsigned long flags;
c4596114 1671
7f760ddd 1672 BUG_ON(!dev_data->domain);
355bf553 1673
2ca76279
JR
1674 domain = dev_data->domain;
1675
1676 spin_lock_irqsave(&domain->lock, flags);
24100055 1677
7f760ddd 1678 if (dev_data->alias != dev) {
24100055 1679 alias_data = get_dev_data(dev_data->alias);
7f760ddd
JR
1680 if (atomic_dec_and_test(&alias_data->bind))
1681 do_detach(dev_data->alias);
24100055
JR
1682 }
1683
7f760ddd
JR
1684 if (atomic_dec_and_test(&dev_data->bind))
1685 do_detach(dev);
1686
2ca76279 1687 spin_unlock_irqrestore(&domain->lock, flags);
21129f78
JR
1688
1689 /*
1690 * If we run in passthrough mode the device must be assigned to the
d3ad9373
JR
1691 * passthrough domain if it is detached from any other domain.
1692 * Make sure we can deassign from the pt_domain itself.
21129f78 1693 */
d3ad9373
JR
1694 if (iommu_pass_through &&
1695 (dev_data->domain == NULL && domain != pt_domain))
15898bbc 1696 __attach_device(dev, pt_domain);
355bf553
JR
1697}
1698
1699/*
1700 * Removes a device from a protection domain (with devtable_lock held)
1701 */
15898bbc 1702static void detach_device(struct device *dev)
355bf553 1703{
fd7b5535 1704 struct pci_dev *pdev = to_pci_dev(dev);
355bf553
JR
1705 unsigned long flags;
1706
1707 /* lock device table */
1708 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
15898bbc 1709 __detach_device(dev);
355bf553 1710 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
fd7b5535
JR
1711
1712 if (amd_iommu_iotlb_sup && pci_ats_enabled(pdev))
1713 pci_disable_ats(pdev);
355bf553 1714}
e275a2a0 1715
15898bbc
JR
1716/*
1717 * Find out the protection domain structure for a given PCI device. This
1718 * will give us the pointer to the page table root for example.
1719 */
1720static struct protection_domain *domain_for_device(struct device *dev)
1721{
1722 struct protection_domain *dom;
657cbb6b 1723 struct iommu_dev_data *dev_data, *alias_data;
15898bbc 1724 unsigned long flags;
6ec5ff4b 1725 u16 devid;
15898bbc 1726
657cbb6b 1727 devid = get_device_id(dev);
657cbb6b
JR
1728 dev_data = get_dev_data(dev);
1729 alias_data = get_dev_data(dev_data->alias);
1730 if (!alias_data)
1731 return NULL;
15898bbc
JR
1732
1733 read_lock_irqsave(&amd_iommu_devtable_lock, flags);
657cbb6b 1734 dom = dev_data->domain;
15898bbc 1735 if (dom == NULL &&
657cbb6b
JR
1736 alias_data->domain != NULL) {
1737 __attach_device(dev, alias_data->domain);
1738 dom = alias_data->domain;
15898bbc
JR
1739 }
1740
1741 read_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1742
1743 return dom;
1744}
1745
e275a2a0
JR
1746static int device_change_notifier(struct notifier_block *nb,
1747 unsigned long action, void *data)
1748{
1749 struct device *dev = data;
98fc5a69 1750 u16 devid;
e275a2a0
JR
1751 struct protection_domain *domain;
1752 struct dma_ops_domain *dma_domain;
1753 struct amd_iommu *iommu;
1ac4cbbc 1754 unsigned long flags;
e275a2a0 1755
98fc5a69
JR
1756 if (!check_device(dev))
1757 return 0;
e275a2a0 1758
98fc5a69
JR
1759 devid = get_device_id(dev);
1760 iommu = amd_iommu_rlookup_table[devid];
e275a2a0
JR
1761
1762 switch (action) {
c1eee67b 1763 case BUS_NOTIFY_UNBOUND_DRIVER:
657cbb6b
JR
1764
1765 domain = domain_for_device(dev);
1766
e275a2a0
JR
1767 if (!domain)
1768 goto out;
a1ca331c
JR
1769 if (iommu_pass_through)
1770 break;
15898bbc 1771 detach_device(dev);
1ac4cbbc
JR
1772 break;
1773 case BUS_NOTIFY_ADD_DEVICE:
657cbb6b
JR
1774
1775 iommu_init_device(dev);
1776
1777 domain = domain_for_device(dev);
1778
1ac4cbbc
JR
1779 /* allocate a protection domain if a device is added */
1780 dma_domain = find_protection_domain(devid);
1781 if (dma_domain)
1782 goto out;
87a64d52 1783 dma_domain = dma_ops_domain_alloc();
1ac4cbbc
JR
1784 if (!dma_domain)
1785 goto out;
1786 dma_domain->target_dev = devid;
1787
1788 spin_lock_irqsave(&iommu_pd_list_lock, flags);
1789 list_add_tail(&dma_domain->list, &iommu_pd_list);
1790 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
1791
e275a2a0 1792 break;
657cbb6b
JR
1793 case BUS_NOTIFY_DEL_DEVICE:
1794
1795 iommu_uninit_device(dev);
1796
e275a2a0
JR
1797 default:
1798 goto out;
1799 }
1800
e275a2a0
JR
1801 iommu_completion_wait(iommu);
1802
1803out:
1804 return 0;
1805}
1806
b25ae679 1807static struct notifier_block device_nb = {
e275a2a0
JR
1808 .notifier_call = device_change_notifier,
1809};
355bf553 1810
8638c491
JR
1811void amd_iommu_init_notifier(void)
1812{
1813 bus_register_notifier(&pci_bus_type, &device_nb);
1814}
1815
431b2a20
JR
1816/*****************************************************************************
1817 *
1818 * The next functions belong to the dma_ops mapping/unmapping code.
1819 *
1820 *****************************************************************************/
1821
1822/*
1823 * In the dma_ops path we only have the struct device. This function
1824 * finds the corresponding IOMMU, the protection domain and the
1825 * requestor id for a given device.
1826 * If the device is not yet associated with a domain this is also done
1827 * in this function.
1828 */
94f6d190 1829static struct protection_domain *get_domain(struct device *dev)
b20ac0d4 1830{
94f6d190 1831 struct protection_domain *domain;
b20ac0d4 1832 struct dma_ops_domain *dma_dom;
94f6d190 1833 u16 devid = get_device_id(dev);
b20ac0d4 1834
f99c0f1c 1835 if (!check_device(dev))
94f6d190 1836 return ERR_PTR(-EINVAL);
b20ac0d4 1837
94f6d190
JR
1838 domain = domain_for_device(dev);
1839 if (domain != NULL && !dma_ops_domain(domain))
1840 return ERR_PTR(-EBUSY);
f99c0f1c 1841
94f6d190
JR
1842 if (domain != NULL)
1843 return domain;
b20ac0d4 1844
15898bbc 1845 /* Device not bount yet - bind it */
94f6d190 1846 dma_dom = find_protection_domain(devid);
15898bbc 1847 if (!dma_dom)
94f6d190
JR
1848 dma_dom = amd_iommu_rlookup_table[devid]->default_dom;
1849 attach_device(dev, &dma_dom->domain);
15898bbc 1850 DUMP_printk("Using protection domain %d for device %s\n",
94f6d190 1851 dma_dom->domain.id, dev_name(dev));
f91ba190 1852
94f6d190 1853 return &dma_dom->domain;
b20ac0d4
JR
1854}
1855
04bfdd84
JR
1856static void update_device_table(struct protection_domain *domain)
1857{
492667da 1858 struct iommu_dev_data *dev_data;
04bfdd84 1859
492667da 1860 list_for_each_entry(dev_data, &domain->dev_list, list) {
fd7b5535 1861 struct pci_dev *pdev = to_pci_dev(dev_data->dev);
492667da 1862 u16 devid = get_device_id(dev_data->dev);
fd7b5535 1863 set_dte_entry(devid, domain, pci_ats_enabled(pdev));
04bfdd84
JR
1864 }
1865}
1866
1867static void update_domain(struct protection_domain *domain)
1868{
1869 if (!domain->updated)
1870 return;
1871
1872 update_device_table(domain);
17b124bf
JR
1873
1874 domain_flush_devices(domain);
1875 domain_flush_tlb_pde(domain);
04bfdd84
JR
1876
1877 domain->updated = false;
1878}
1879
8bda3092
JR
1880/*
1881 * This function fetches the PTE for a given address in the aperture
1882 */
1883static u64* dma_ops_get_pte(struct dma_ops_domain *dom,
1884 unsigned long address)
1885{
384de729 1886 struct aperture_range *aperture;
8bda3092
JR
1887 u64 *pte, *pte_page;
1888
384de729
JR
1889 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
1890 if (!aperture)
1891 return NULL;
1892
1893 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
8bda3092 1894 if (!pte) {
cbb9d729 1895 pte = alloc_pte(&dom->domain, address, PAGE_SIZE, &pte_page,
abdc5eb3 1896 GFP_ATOMIC);
384de729
JR
1897 aperture->pte_pages[APERTURE_PAGE_INDEX(address)] = pte_page;
1898 } else
8c8c143c 1899 pte += PM_LEVEL_INDEX(0, address);
8bda3092 1900
04bfdd84 1901 update_domain(&dom->domain);
8bda3092
JR
1902
1903 return pte;
1904}
1905
431b2a20
JR
1906/*
1907 * This is the generic map function. It maps one 4kb page at paddr to
1908 * the given address in the DMA address space for the domain.
1909 */
680525e0 1910static dma_addr_t dma_ops_domain_map(struct dma_ops_domain *dom,
cb76c322
JR
1911 unsigned long address,
1912 phys_addr_t paddr,
1913 int direction)
1914{
1915 u64 *pte, __pte;
1916
1917 WARN_ON(address > dom->aperture_size);
1918
1919 paddr &= PAGE_MASK;
1920
8bda3092 1921 pte = dma_ops_get_pte(dom, address);
53812c11 1922 if (!pte)
8fd524b3 1923 return DMA_ERROR_CODE;
cb76c322
JR
1924
1925 __pte = paddr | IOMMU_PTE_P | IOMMU_PTE_FC;
1926
1927 if (direction == DMA_TO_DEVICE)
1928 __pte |= IOMMU_PTE_IR;
1929 else if (direction == DMA_FROM_DEVICE)
1930 __pte |= IOMMU_PTE_IW;
1931 else if (direction == DMA_BIDIRECTIONAL)
1932 __pte |= IOMMU_PTE_IR | IOMMU_PTE_IW;
1933
1934 WARN_ON(*pte);
1935
1936 *pte = __pte;
1937
1938 return (dma_addr_t)address;
1939}
1940
431b2a20
JR
1941/*
1942 * The generic unmapping function for on page in the DMA address space.
1943 */
680525e0 1944static void dma_ops_domain_unmap(struct dma_ops_domain *dom,
cb76c322
JR
1945 unsigned long address)
1946{
384de729 1947 struct aperture_range *aperture;
cb76c322
JR
1948 u64 *pte;
1949
1950 if (address >= dom->aperture_size)
1951 return;
1952
384de729
JR
1953 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
1954 if (!aperture)
1955 return;
1956
1957 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
1958 if (!pte)
1959 return;
cb76c322 1960
8c8c143c 1961 pte += PM_LEVEL_INDEX(0, address);
cb76c322
JR
1962
1963 WARN_ON(!*pte);
1964
1965 *pte = 0ULL;
1966}
1967
431b2a20
JR
1968/*
1969 * This function contains common code for mapping of a physically
24f81160
JR
1970 * contiguous memory region into DMA address space. It is used by all
1971 * mapping functions provided with this IOMMU driver.
431b2a20
JR
1972 * Must be called with the domain lock held.
1973 */
cb76c322 1974static dma_addr_t __map_single(struct device *dev,
cb76c322
JR
1975 struct dma_ops_domain *dma_dom,
1976 phys_addr_t paddr,
1977 size_t size,
6d4f343f 1978 int dir,
832a90c3
JR
1979 bool align,
1980 u64 dma_mask)
cb76c322
JR
1981{
1982 dma_addr_t offset = paddr & ~PAGE_MASK;
53812c11 1983 dma_addr_t address, start, ret;
cb76c322 1984 unsigned int pages;
6d4f343f 1985 unsigned long align_mask = 0;
cb76c322
JR
1986 int i;
1987
e3c449f5 1988 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
cb76c322
JR
1989 paddr &= PAGE_MASK;
1990
8ecaf8f1
JR
1991 INC_STATS_COUNTER(total_map_requests);
1992
c1858976
JR
1993 if (pages > 1)
1994 INC_STATS_COUNTER(cross_page);
1995
6d4f343f
JR
1996 if (align)
1997 align_mask = (1UL << get_order(size)) - 1;
1998
11b83888 1999retry:
832a90c3
JR
2000 address = dma_ops_alloc_addresses(dev, dma_dom, pages, align_mask,
2001 dma_mask);
8fd524b3 2002 if (unlikely(address == DMA_ERROR_CODE)) {
11b83888
JR
2003 /*
2004 * setting next_address here will let the address
2005 * allocator only scan the new allocated range in the
2006 * first run. This is a small optimization.
2007 */
2008 dma_dom->next_address = dma_dom->aperture_size;
2009
576175c2 2010 if (alloc_new_range(dma_dom, false, GFP_ATOMIC))
11b83888
JR
2011 goto out;
2012
2013 /*
af901ca1 2014 * aperture was successfully enlarged by 128 MB, try
11b83888
JR
2015 * allocation again
2016 */
2017 goto retry;
2018 }
cb76c322
JR
2019
2020 start = address;
2021 for (i = 0; i < pages; ++i) {
680525e0 2022 ret = dma_ops_domain_map(dma_dom, start, paddr, dir);
8fd524b3 2023 if (ret == DMA_ERROR_CODE)
53812c11
JR
2024 goto out_unmap;
2025
cb76c322
JR
2026 paddr += PAGE_SIZE;
2027 start += PAGE_SIZE;
2028 }
2029 address += offset;
2030
5774f7c5
JR
2031 ADD_STATS_COUNTER(alloced_io_mem, size);
2032
afa9fdc2 2033 if (unlikely(dma_dom->need_flush && !amd_iommu_unmap_flush)) {
17b124bf 2034 domain_flush_tlb(&dma_dom->domain);
1c655773 2035 dma_dom->need_flush = false;
318afd41 2036 } else if (unlikely(amd_iommu_np_cache))
17b124bf 2037 domain_flush_pages(&dma_dom->domain, address, size);
270cab24 2038
cb76c322
JR
2039out:
2040 return address;
53812c11
JR
2041
2042out_unmap:
2043
2044 for (--i; i >= 0; --i) {
2045 start -= PAGE_SIZE;
680525e0 2046 dma_ops_domain_unmap(dma_dom, start);
53812c11
JR
2047 }
2048
2049 dma_ops_free_addresses(dma_dom, address, pages);
2050
8fd524b3 2051 return DMA_ERROR_CODE;
cb76c322
JR
2052}
2053
431b2a20
JR
2054/*
2055 * Does the reverse of the __map_single function. Must be called with
2056 * the domain lock held too
2057 */
cd8c82e8 2058static void __unmap_single(struct dma_ops_domain *dma_dom,
cb76c322
JR
2059 dma_addr_t dma_addr,
2060 size_t size,
2061 int dir)
2062{
04e0463e 2063 dma_addr_t flush_addr;
cb76c322
JR
2064 dma_addr_t i, start;
2065 unsigned int pages;
2066
8fd524b3 2067 if ((dma_addr == DMA_ERROR_CODE) ||
b8d9905d 2068 (dma_addr + size > dma_dom->aperture_size))
cb76c322
JR
2069 return;
2070
04e0463e 2071 flush_addr = dma_addr;
e3c449f5 2072 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
cb76c322
JR
2073 dma_addr &= PAGE_MASK;
2074 start = dma_addr;
2075
2076 for (i = 0; i < pages; ++i) {
680525e0 2077 dma_ops_domain_unmap(dma_dom, start);
cb76c322
JR
2078 start += PAGE_SIZE;
2079 }
2080
5774f7c5
JR
2081 SUB_STATS_COUNTER(alloced_io_mem, size);
2082
cb76c322 2083 dma_ops_free_addresses(dma_dom, dma_addr, pages);
270cab24 2084
80be308d 2085 if (amd_iommu_unmap_flush || dma_dom->need_flush) {
17b124bf 2086 domain_flush_pages(&dma_dom->domain, flush_addr, size);
80be308d
JR
2087 dma_dom->need_flush = false;
2088 }
cb76c322
JR
2089}
2090
431b2a20
JR
2091/*
2092 * The exported map_single function for dma_ops.
2093 */
51491367
FT
2094static dma_addr_t map_page(struct device *dev, struct page *page,
2095 unsigned long offset, size_t size,
2096 enum dma_data_direction dir,
2097 struct dma_attrs *attrs)
4da70b9e
JR
2098{
2099 unsigned long flags;
4da70b9e 2100 struct protection_domain *domain;
4da70b9e 2101 dma_addr_t addr;
832a90c3 2102 u64 dma_mask;
51491367 2103 phys_addr_t paddr = page_to_phys(page) + offset;
4da70b9e 2104
0f2a86f2
JR
2105 INC_STATS_COUNTER(cnt_map_single);
2106
94f6d190
JR
2107 domain = get_domain(dev);
2108 if (PTR_ERR(domain) == -EINVAL)
4da70b9e 2109 return (dma_addr_t)paddr;
94f6d190
JR
2110 else if (IS_ERR(domain))
2111 return DMA_ERROR_CODE;
4da70b9e 2112
f99c0f1c
JR
2113 dma_mask = *dev->dma_mask;
2114
4da70b9e 2115 spin_lock_irqsave(&domain->lock, flags);
94f6d190 2116
cd8c82e8 2117 addr = __map_single(dev, domain->priv, paddr, size, dir, false,
832a90c3 2118 dma_mask);
8fd524b3 2119 if (addr == DMA_ERROR_CODE)
4da70b9e
JR
2120 goto out;
2121
17b124bf 2122 domain_flush_complete(domain);
4da70b9e
JR
2123
2124out:
2125 spin_unlock_irqrestore(&domain->lock, flags);
2126
2127 return addr;
2128}
2129
431b2a20
JR
2130/*
2131 * The exported unmap_single function for dma_ops.
2132 */
51491367
FT
2133static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
2134 enum dma_data_direction dir, struct dma_attrs *attrs)
4da70b9e
JR
2135{
2136 unsigned long flags;
4da70b9e 2137 struct protection_domain *domain;
4da70b9e 2138
146a6917
JR
2139 INC_STATS_COUNTER(cnt_unmap_single);
2140
94f6d190
JR
2141 domain = get_domain(dev);
2142 if (IS_ERR(domain))
5b28df6f
JR
2143 return;
2144
4da70b9e
JR
2145 spin_lock_irqsave(&domain->lock, flags);
2146
cd8c82e8 2147 __unmap_single(domain->priv, dma_addr, size, dir);
4da70b9e 2148
17b124bf 2149 domain_flush_complete(domain);
4da70b9e
JR
2150
2151 spin_unlock_irqrestore(&domain->lock, flags);
2152}
2153
431b2a20
JR
2154/*
2155 * This is a special map_sg function which is used if we should map a
2156 * device which is not handled by an AMD IOMMU in the system.
2157 */
65b050ad
JR
2158static int map_sg_no_iommu(struct device *dev, struct scatterlist *sglist,
2159 int nelems, int dir)
2160{
2161 struct scatterlist *s;
2162 int i;
2163
2164 for_each_sg(sglist, s, nelems, i) {
2165 s->dma_address = (dma_addr_t)sg_phys(s);
2166 s->dma_length = s->length;
2167 }
2168
2169 return nelems;
2170}
2171
431b2a20
JR
2172/*
2173 * The exported map_sg function for dma_ops (handles scatter-gather
2174 * lists).
2175 */
65b050ad 2176static int map_sg(struct device *dev, struct scatterlist *sglist,
160c1d8e
FT
2177 int nelems, enum dma_data_direction dir,
2178 struct dma_attrs *attrs)
65b050ad
JR
2179{
2180 unsigned long flags;
65b050ad 2181 struct protection_domain *domain;
65b050ad
JR
2182 int i;
2183 struct scatterlist *s;
2184 phys_addr_t paddr;
2185 int mapped_elems = 0;
832a90c3 2186 u64 dma_mask;
65b050ad 2187
d03f067a
JR
2188 INC_STATS_COUNTER(cnt_map_sg);
2189
94f6d190
JR
2190 domain = get_domain(dev);
2191 if (PTR_ERR(domain) == -EINVAL)
f99c0f1c 2192 return map_sg_no_iommu(dev, sglist, nelems, dir);
94f6d190
JR
2193 else if (IS_ERR(domain))
2194 return 0;
dbcc112e 2195
832a90c3 2196 dma_mask = *dev->dma_mask;
65b050ad 2197
65b050ad
JR
2198 spin_lock_irqsave(&domain->lock, flags);
2199
2200 for_each_sg(sglist, s, nelems, i) {
2201 paddr = sg_phys(s);
2202
cd8c82e8 2203 s->dma_address = __map_single(dev, domain->priv,
832a90c3
JR
2204 paddr, s->length, dir, false,
2205 dma_mask);
65b050ad
JR
2206
2207 if (s->dma_address) {
2208 s->dma_length = s->length;
2209 mapped_elems++;
2210 } else
2211 goto unmap;
65b050ad
JR
2212 }
2213
17b124bf 2214 domain_flush_complete(domain);
65b050ad
JR
2215
2216out:
2217 spin_unlock_irqrestore(&domain->lock, flags);
2218
2219 return mapped_elems;
2220unmap:
2221 for_each_sg(sglist, s, mapped_elems, i) {
2222 if (s->dma_address)
cd8c82e8 2223 __unmap_single(domain->priv, s->dma_address,
65b050ad
JR
2224 s->dma_length, dir);
2225 s->dma_address = s->dma_length = 0;
2226 }
2227
2228 mapped_elems = 0;
2229
2230 goto out;
2231}
2232
431b2a20
JR
2233/*
2234 * The exported map_sg function for dma_ops (handles scatter-gather
2235 * lists).
2236 */
65b050ad 2237static void unmap_sg(struct device *dev, struct scatterlist *sglist,
160c1d8e
FT
2238 int nelems, enum dma_data_direction dir,
2239 struct dma_attrs *attrs)
65b050ad
JR
2240{
2241 unsigned long flags;
65b050ad
JR
2242 struct protection_domain *domain;
2243 struct scatterlist *s;
65b050ad
JR
2244 int i;
2245
55877a6b
JR
2246 INC_STATS_COUNTER(cnt_unmap_sg);
2247
94f6d190
JR
2248 domain = get_domain(dev);
2249 if (IS_ERR(domain))
5b28df6f
JR
2250 return;
2251
65b050ad
JR
2252 spin_lock_irqsave(&domain->lock, flags);
2253
2254 for_each_sg(sglist, s, nelems, i) {
cd8c82e8 2255 __unmap_single(domain->priv, s->dma_address,
65b050ad 2256 s->dma_length, dir);
65b050ad
JR
2257 s->dma_address = s->dma_length = 0;
2258 }
2259
17b124bf 2260 domain_flush_complete(domain);
65b050ad
JR
2261
2262 spin_unlock_irqrestore(&domain->lock, flags);
2263}
2264
431b2a20
JR
2265/*
2266 * The exported alloc_coherent function for dma_ops.
2267 */
5d8b53cf
JR
2268static void *alloc_coherent(struct device *dev, size_t size,
2269 dma_addr_t *dma_addr, gfp_t flag)
2270{
2271 unsigned long flags;
2272 void *virt_addr;
5d8b53cf 2273 struct protection_domain *domain;
5d8b53cf 2274 phys_addr_t paddr;
832a90c3 2275 u64 dma_mask = dev->coherent_dma_mask;
5d8b53cf 2276
c8f0fb36
JR
2277 INC_STATS_COUNTER(cnt_alloc_coherent);
2278
94f6d190
JR
2279 domain = get_domain(dev);
2280 if (PTR_ERR(domain) == -EINVAL) {
f99c0f1c
JR
2281 virt_addr = (void *)__get_free_pages(flag, get_order(size));
2282 *dma_addr = __pa(virt_addr);
2283 return virt_addr;
94f6d190
JR
2284 } else if (IS_ERR(domain))
2285 return NULL;
5d8b53cf 2286
f99c0f1c
JR
2287 dma_mask = dev->coherent_dma_mask;
2288 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
2289 flag |= __GFP_ZERO;
5d8b53cf
JR
2290
2291 virt_addr = (void *)__get_free_pages(flag, get_order(size));
2292 if (!virt_addr)
b25ae679 2293 return NULL;
5d8b53cf 2294
5d8b53cf
JR
2295 paddr = virt_to_phys(virt_addr);
2296
832a90c3
JR
2297 if (!dma_mask)
2298 dma_mask = *dev->dma_mask;
2299
5d8b53cf
JR
2300 spin_lock_irqsave(&domain->lock, flags);
2301
cd8c82e8 2302 *dma_addr = __map_single(dev, domain->priv, paddr,
832a90c3 2303 size, DMA_BIDIRECTIONAL, true, dma_mask);
5d8b53cf 2304
8fd524b3 2305 if (*dma_addr == DMA_ERROR_CODE) {
367d04c4 2306 spin_unlock_irqrestore(&domain->lock, flags);
5b28df6f 2307 goto out_free;
367d04c4 2308 }
5d8b53cf 2309
17b124bf 2310 domain_flush_complete(domain);
5d8b53cf 2311
5d8b53cf
JR
2312 spin_unlock_irqrestore(&domain->lock, flags);
2313
2314 return virt_addr;
5b28df6f
JR
2315
2316out_free:
2317
2318 free_pages((unsigned long)virt_addr, get_order(size));
2319
2320 return NULL;
5d8b53cf
JR
2321}
2322
431b2a20
JR
2323/*
2324 * The exported free_coherent function for dma_ops.
431b2a20 2325 */
5d8b53cf
JR
2326static void free_coherent(struct device *dev, size_t size,
2327 void *virt_addr, dma_addr_t dma_addr)
2328{
2329 unsigned long flags;
5d8b53cf 2330 struct protection_domain *domain;
5d8b53cf 2331
5d31ee7e
JR
2332 INC_STATS_COUNTER(cnt_free_coherent);
2333
94f6d190
JR
2334 domain = get_domain(dev);
2335 if (IS_ERR(domain))
5b28df6f
JR
2336 goto free_mem;
2337
5d8b53cf
JR
2338 spin_lock_irqsave(&domain->lock, flags);
2339
cd8c82e8 2340 __unmap_single(domain->priv, dma_addr, size, DMA_BIDIRECTIONAL);
5d8b53cf 2341
17b124bf 2342 domain_flush_complete(domain);
5d8b53cf
JR
2343
2344 spin_unlock_irqrestore(&domain->lock, flags);
2345
2346free_mem:
2347 free_pages((unsigned long)virt_addr, get_order(size));
2348}
2349
b39ba6ad
JR
2350/*
2351 * This function is called by the DMA layer to find out if we can handle a
2352 * particular device. It is part of the dma_ops.
2353 */
2354static int amd_iommu_dma_supported(struct device *dev, u64 mask)
2355{
420aef8a 2356 return check_device(dev);
b39ba6ad
JR
2357}
2358
c432f3df 2359/*
431b2a20
JR
2360 * The function for pre-allocating protection domains.
2361 *
c432f3df
JR
2362 * If the driver core informs the DMA layer if a driver grabs a device
2363 * we don't need to preallocate the protection domains anymore.
2364 * For now we have to.
2365 */
0e93dd88 2366static void prealloc_protection_domains(void)
c432f3df
JR
2367{
2368 struct pci_dev *dev = NULL;
2369 struct dma_ops_domain *dma_dom;
98fc5a69 2370 u16 devid;
c432f3df 2371
d18c69d3 2372 for_each_pci_dev(dev) {
98fc5a69
JR
2373
2374 /* Do we handle this device? */
2375 if (!check_device(&dev->dev))
c432f3df 2376 continue;
98fc5a69
JR
2377
2378 /* Is there already any domain for it? */
15898bbc 2379 if (domain_for_device(&dev->dev))
c432f3df 2380 continue;
98fc5a69
JR
2381
2382 devid = get_device_id(&dev->dev);
2383
87a64d52 2384 dma_dom = dma_ops_domain_alloc();
c432f3df
JR
2385 if (!dma_dom)
2386 continue;
2387 init_unity_mappings_for_device(dma_dom, devid);
bd60b735
JR
2388 dma_dom->target_dev = devid;
2389
15898bbc 2390 attach_device(&dev->dev, &dma_dom->domain);
be831297 2391
bd60b735 2392 list_add_tail(&dma_dom->list, &iommu_pd_list);
c432f3df
JR
2393 }
2394}
2395
160c1d8e 2396static struct dma_map_ops amd_iommu_dma_ops = {
6631ee9d
JR
2397 .alloc_coherent = alloc_coherent,
2398 .free_coherent = free_coherent,
51491367
FT
2399 .map_page = map_page,
2400 .unmap_page = unmap_page,
6631ee9d
JR
2401 .map_sg = map_sg,
2402 .unmap_sg = unmap_sg,
b39ba6ad 2403 .dma_supported = amd_iommu_dma_supported,
6631ee9d
JR
2404};
2405
27c2127a
JR
2406static unsigned device_dma_ops_init(void)
2407{
2408 struct pci_dev *pdev = NULL;
2409 unsigned unhandled = 0;
2410
2411 for_each_pci_dev(pdev) {
2412 if (!check_device(&pdev->dev)) {
2413 unhandled += 1;
2414 continue;
2415 }
2416
2417 pdev->dev.archdata.dma_ops = &amd_iommu_dma_ops;
2418 }
2419
2420 return unhandled;
2421}
2422
431b2a20
JR
2423/*
2424 * The function which clues the AMD IOMMU driver into dma_ops.
2425 */
f5325094
JR
2426
2427void __init amd_iommu_init_api(void)
2428{
2429 register_iommu(&amd_iommu_ops);
2430}
2431
6631ee9d
JR
2432int __init amd_iommu_init_dma_ops(void)
2433{
2434 struct amd_iommu *iommu;
27c2127a 2435 int ret, unhandled;
6631ee9d 2436
431b2a20
JR
2437 /*
2438 * first allocate a default protection domain for every IOMMU we
2439 * found in the system. Devices not assigned to any other
2440 * protection domain will be assigned to the default one.
2441 */
3bd22172 2442 for_each_iommu(iommu) {
87a64d52 2443 iommu->default_dom = dma_ops_domain_alloc();
6631ee9d
JR
2444 if (iommu->default_dom == NULL)
2445 return -ENOMEM;
e2dc14a2 2446 iommu->default_dom->domain.flags |= PD_DEFAULT_MASK;
6631ee9d
JR
2447 ret = iommu_init_unity_mappings(iommu);
2448 if (ret)
2449 goto free_domains;
2450 }
2451
431b2a20 2452 /*
8793abeb 2453 * Pre-allocate the protection domains for each device.
431b2a20 2454 */
8793abeb 2455 prealloc_protection_domains();
6631ee9d
JR
2456
2457 iommu_detected = 1;
75f1cdf1 2458 swiotlb = 0;
6631ee9d 2459
431b2a20 2460 /* Make the driver finally visible to the drivers */
27c2127a
JR
2461 unhandled = device_dma_ops_init();
2462 if (unhandled && max_pfn > MAX_DMA32_PFN) {
2463 /* There are unhandled devices - initialize swiotlb for them */
2464 swiotlb = 1;
2465 }
6631ee9d 2466
7f26508b
JR
2467 amd_iommu_stats_init();
2468
6631ee9d
JR
2469 return 0;
2470
2471free_domains:
2472
3bd22172 2473 for_each_iommu(iommu) {
6631ee9d
JR
2474 if (iommu->default_dom)
2475 dma_ops_domain_free(iommu->default_dom);
2476 }
2477
2478 return ret;
2479}
6d98cd80
JR
2480
2481/*****************************************************************************
2482 *
2483 * The following functions belong to the exported interface of AMD IOMMU
2484 *
2485 * This interface allows access to lower level functions of the IOMMU
2486 * like protection domain handling and assignement of devices to domains
2487 * which is not possible with the dma_ops interface.
2488 *
2489 *****************************************************************************/
2490
6d98cd80
JR
2491static void cleanup_domain(struct protection_domain *domain)
2492{
492667da 2493 struct iommu_dev_data *dev_data, *next;
6d98cd80 2494 unsigned long flags;
6d98cd80
JR
2495
2496 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
2497
492667da
JR
2498 list_for_each_entry_safe(dev_data, next, &domain->dev_list, list) {
2499 struct device *dev = dev_data->dev;
2500
04e856c0 2501 __detach_device(dev);
492667da
JR
2502 atomic_set(&dev_data->bind, 0);
2503 }
6d98cd80
JR
2504
2505 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2506}
2507
2650815f
JR
2508static void protection_domain_free(struct protection_domain *domain)
2509{
2510 if (!domain)
2511 return;
2512
aeb26f55
JR
2513 del_domain_from_list(domain);
2514
2650815f
JR
2515 if (domain->id)
2516 domain_id_free(domain->id);
2517
2518 kfree(domain);
2519}
2520
2521static struct protection_domain *protection_domain_alloc(void)
c156e347
JR
2522{
2523 struct protection_domain *domain;
2524
2525 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
2526 if (!domain)
2650815f 2527 return NULL;
c156e347
JR
2528
2529 spin_lock_init(&domain->lock);
5d214fe6 2530 mutex_init(&domain->api_lock);
c156e347
JR
2531 domain->id = domain_id_alloc();
2532 if (!domain->id)
2650815f 2533 goto out_err;
7c392cbe 2534 INIT_LIST_HEAD(&domain->dev_list);
2650815f 2535
aeb26f55
JR
2536 add_domain_to_list(domain);
2537
2650815f
JR
2538 return domain;
2539
2540out_err:
2541 kfree(domain);
2542
2543 return NULL;
2544}
2545
2546static int amd_iommu_domain_init(struct iommu_domain *dom)
2547{
2548 struct protection_domain *domain;
2549
2550 domain = protection_domain_alloc();
2551 if (!domain)
c156e347 2552 goto out_free;
2650815f
JR
2553
2554 domain->mode = PAGE_MODE_3_LEVEL;
c156e347
JR
2555 domain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
2556 if (!domain->pt_root)
2557 goto out_free;
2558
2559 dom->priv = domain;
2560
2561 return 0;
2562
2563out_free:
2650815f 2564 protection_domain_free(domain);
c156e347
JR
2565
2566 return -ENOMEM;
2567}
2568
98383fc3
JR
2569static void amd_iommu_domain_destroy(struct iommu_domain *dom)
2570{
2571 struct protection_domain *domain = dom->priv;
2572
2573 if (!domain)
2574 return;
2575
2576 if (domain->dev_cnt > 0)
2577 cleanup_domain(domain);
2578
2579 BUG_ON(domain->dev_cnt != 0);
2580
2581 free_pagetable(domain);
2582
8b408fe4 2583 protection_domain_free(domain);
98383fc3
JR
2584
2585 dom->priv = NULL;
2586}
2587
684f2888
JR
2588static void amd_iommu_detach_device(struct iommu_domain *dom,
2589 struct device *dev)
2590{
657cbb6b 2591 struct iommu_dev_data *dev_data = dev->archdata.iommu;
684f2888 2592 struct amd_iommu *iommu;
684f2888
JR
2593 u16 devid;
2594
98fc5a69 2595 if (!check_device(dev))
684f2888
JR
2596 return;
2597
98fc5a69 2598 devid = get_device_id(dev);
684f2888 2599
657cbb6b 2600 if (dev_data->domain != NULL)
15898bbc 2601 detach_device(dev);
684f2888
JR
2602
2603 iommu = amd_iommu_rlookup_table[devid];
2604 if (!iommu)
2605 return;
2606
684f2888
JR
2607 iommu_completion_wait(iommu);
2608}
2609
01106066
JR
2610static int amd_iommu_attach_device(struct iommu_domain *dom,
2611 struct device *dev)
2612{
2613 struct protection_domain *domain = dom->priv;
657cbb6b 2614 struct iommu_dev_data *dev_data;
01106066 2615 struct amd_iommu *iommu;
15898bbc 2616 int ret;
01106066
JR
2617 u16 devid;
2618
98fc5a69 2619 if (!check_device(dev))
01106066
JR
2620 return -EINVAL;
2621
657cbb6b
JR
2622 dev_data = dev->archdata.iommu;
2623
98fc5a69 2624 devid = get_device_id(dev);
01106066
JR
2625
2626 iommu = amd_iommu_rlookup_table[devid];
2627 if (!iommu)
2628 return -EINVAL;
2629
657cbb6b 2630 if (dev_data->domain)
15898bbc 2631 detach_device(dev);
01106066 2632
15898bbc 2633 ret = attach_device(dev, domain);
01106066
JR
2634
2635 iommu_completion_wait(iommu);
2636
15898bbc 2637 return ret;
01106066
JR
2638}
2639
468e2366
JR
2640static int amd_iommu_map(struct iommu_domain *dom, unsigned long iova,
2641 phys_addr_t paddr, int gfp_order, int iommu_prot)
c6229ca6 2642{
468e2366 2643 unsigned long page_size = 0x1000UL << gfp_order;
c6229ca6 2644 struct protection_domain *domain = dom->priv;
c6229ca6
JR
2645 int prot = 0;
2646 int ret;
2647
2648 if (iommu_prot & IOMMU_READ)
2649 prot |= IOMMU_PROT_IR;
2650 if (iommu_prot & IOMMU_WRITE)
2651 prot |= IOMMU_PROT_IW;
2652
5d214fe6 2653 mutex_lock(&domain->api_lock);
795e74f7 2654 ret = iommu_map_page(domain, iova, paddr, prot, page_size);
5d214fe6
JR
2655 mutex_unlock(&domain->api_lock);
2656
795e74f7 2657 return ret;
c6229ca6
JR
2658}
2659
468e2366
JR
2660static int amd_iommu_unmap(struct iommu_domain *dom, unsigned long iova,
2661 int gfp_order)
eb74ff6c 2662{
eb74ff6c 2663 struct protection_domain *domain = dom->priv;
468e2366 2664 unsigned long page_size, unmap_size;
eb74ff6c 2665
468e2366 2666 page_size = 0x1000UL << gfp_order;
eb74ff6c 2667
5d214fe6 2668 mutex_lock(&domain->api_lock);
468e2366 2669 unmap_size = iommu_unmap_page(domain, iova, page_size);
795e74f7 2670 mutex_unlock(&domain->api_lock);
eb74ff6c 2671
17b124bf 2672 domain_flush_tlb_pde(domain);
5d214fe6 2673
468e2366 2674 return get_order(unmap_size);
eb74ff6c
JR
2675}
2676
645c4c8d
JR
2677static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
2678 unsigned long iova)
2679{
2680 struct protection_domain *domain = dom->priv;
f03152bb 2681 unsigned long offset_mask;
645c4c8d 2682 phys_addr_t paddr;
f03152bb 2683 u64 *pte, __pte;
645c4c8d 2684
24cd7723 2685 pte = fetch_pte(domain, iova);
645c4c8d 2686
a6d41a40 2687 if (!pte || !IOMMU_PTE_PRESENT(*pte))
645c4c8d
JR
2688 return 0;
2689
f03152bb
JR
2690 if (PM_PTE_LEVEL(*pte) == 0)
2691 offset_mask = PAGE_SIZE - 1;
2692 else
2693 offset_mask = PTE_PAGE_SIZE(*pte) - 1;
2694
2695 __pte = *pte & PM_ADDR_MASK;
2696 paddr = (__pte & ~offset_mask) | (iova & offset_mask);
645c4c8d
JR
2697
2698 return paddr;
2699}
2700
dbb9fd86
SY
2701static int amd_iommu_domain_has_cap(struct iommu_domain *domain,
2702 unsigned long cap)
2703{
80a506b8
JR
2704 switch (cap) {
2705 case IOMMU_CAP_CACHE_COHERENCY:
2706 return 1;
2707 }
2708
dbb9fd86
SY
2709 return 0;
2710}
2711
26961efe
JR
2712static struct iommu_ops amd_iommu_ops = {
2713 .domain_init = amd_iommu_domain_init,
2714 .domain_destroy = amd_iommu_domain_destroy,
2715 .attach_dev = amd_iommu_attach_device,
2716 .detach_dev = amd_iommu_detach_device,
468e2366
JR
2717 .map = amd_iommu_map,
2718 .unmap = amd_iommu_unmap,
26961efe 2719 .iova_to_phys = amd_iommu_iova_to_phys,
dbb9fd86 2720 .domain_has_cap = amd_iommu_domain_has_cap,
26961efe
JR
2721};
2722
0feae533
JR
2723/*****************************************************************************
2724 *
2725 * The next functions do a basic initialization of IOMMU for pass through
2726 * mode
2727 *
2728 * In passthrough mode the IOMMU is initialized and enabled but not used for
2729 * DMA-API translation.
2730 *
2731 *****************************************************************************/
2732
2733int __init amd_iommu_init_passthrough(void)
2734{
15898bbc 2735 struct amd_iommu *iommu;
0feae533 2736 struct pci_dev *dev = NULL;
15898bbc 2737 u16 devid;
0feae533 2738
af901ca1 2739 /* allocate passthrough domain */
0feae533
JR
2740 pt_domain = protection_domain_alloc();
2741 if (!pt_domain)
2742 return -ENOMEM;
2743
2744 pt_domain->mode |= PAGE_MODE_NONE;
2745
6c54aabd 2746 for_each_pci_dev(dev) {
98fc5a69 2747 if (!check_device(&dev->dev))
0feae533
JR
2748 continue;
2749
98fc5a69
JR
2750 devid = get_device_id(&dev->dev);
2751
15898bbc 2752 iommu = amd_iommu_rlookup_table[devid];
0feae533
JR
2753 if (!iommu)
2754 continue;
2755
15898bbc 2756 attach_device(&dev->dev, pt_domain);
0feae533
JR
2757 }
2758
2759 pr_info("AMD-Vi: Initialized for Passthrough Mode\n");
2760
2761 return 0;
2762}