]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - arch/x86/kernel/apic/apic.c
x86, apic: Explain show_lapic= in kernel parameters list
[mirror_ubuntu-zesty-kernel.git] / arch / x86 / kernel / apic / apic.c
CommitLineData
1da177e4
LT
1/*
2 * Local APIC handling, local APIC timers
3 *
8f47e163 4 * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
1da177e4
LT
5 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
cdd6c482 17#include <linux/perf_event.h>
1da177e4 18#include <linux/kernel_stat.h>
d1de36f5 19#include <linux/mc146818rtc.h>
70a20025 20#include <linux/acpi_pmtmr.h>
d1de36f5
IM
21#include <linux/clockchips.h>
22#include <linux/interrupt.h>
23#include <linux/bootmem.h>
24#include <linux/ftrace.h>
25#include <linux/ioport.h>
e83a5fdc 26#include <linux/module.h>
d1de36f5
IM
27#include <linux/sysdev.h>
28#include <linux/delay.h>
29#include <linux/timex.h>
6e1cb38a 30#include <linux/dmar.h>
d1de36f5
IM
31#include <linux/init.h>
32#include <linux/cpu.h>
33#include <linux/dmi.h>
e423e33e 34#include <linux/nmi.h>
d1de36f5
IM
35#include <linux/smp.h>
36#include <linux/mm.h>
1da177e4 37
cdd6c482 38#include <asm/perf_event.h>
736decac 39#include <asm/x86_init.h>
1da177e4 40#include <asm/pgalloc.h>
1da177e4 41#include <asm/atomic.h>
1da177e4 42#include <asm/mpspec.h>
773763df 43#include <asm/i8253.h>
d1de36f5 44#include <asm/i8259.h>
73dea47f 45#include <asm/proto.h>
2c8c0e6b 46#include <asm/apic.h>
d1de36f5
IM
47#include <asm/desc.h>
48#include <asm/hpet.h>
49#include <asm/idle.h>
50#include <asm/mtrr.h>
2bc13797 51#include <asm/smp.h>
be71b855 52#include <asm/mce.h>
ce69a784 53#include <asm/kvm_para.h>
1da177e4 54
ec70de8b 55unsigned int num_processors;
fdbecd9f 56
ec70de8b 57unsigned disabled_cpus __cpuinitdata;
fdbecd9f 58
ec70de8b
BG
59/* Processor that is doing the boot up */
60unsigned int boot_cpu_physical_apicid = -1U;
5af5573e 61
80e5609c 62/*
fdbecd9f
IM
63 * The highest APIC ID seen during enumeration.
64 *
2fbd07a5 65 * On AMD, this determines the messaging protocol we can use: if all APIC IDs
fdbecd9f
IM
66 * are in the 0 ... 7 range, then we can use logical addressing which
67 * has some performance advantages (better broadcasting).
68 *
69 * If there's an APIC ID above 8, we use physical addressing.
80e5609c 70 */
ec70de8b 71unsigned int max_physical_apicid;
5af5573e 72
80e5609c 73/*
fdbecd9f 74 * Bitmask of physically existing CPUs:
80e5609c 75 */
ec70de8b
BG
76physid_mask_t phys_cpu_present_map;
77
78/*
79 * Map cpu index to physical APIC ID
80 */
81DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
82DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
83EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
84EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
80e5609c 85
b3c51170
YL
86#ifdef CONFIG_X86_32
87/*
88 * Knob to control our willingness to enable the local APIC.
89 *
90 * +1=force-enable
91 */
92static int force_enable_local_apic;
93/*
94 * APIC command line parameters
95 */
96static int __init parse_lapic(char *arg)
97{
98 force_enable_local_apic = 1;
99 return 0;
100}
101early_param("lapic", parse_lapic);
f28c0ae2
YL
102/* Local APIC was disabled by the BIOS and enabled by the kernel */
103static int enabled_via_apicbase;
104
c0eaa453
CG
105/*
106 * Handle interrupt mode configuration register (IMCR).
107 * This register controls whether the interrupt signals
108 * that reach the BSP come from the master PIC or from the
109 * local APIC. Before entering Symmetric I/O Mode, either
110 * the BIOS or the operating system must switch out of
111 * PIC Mode by changing the IMCR.
112 */
5cda395f 113static inline void imcr_pic_to_apic(void)
c0eaa453
CG
114{
115 /* select IMCR register */
116 outb(0x70, 0x22);
117 /* NMI and 8259 INTR go through APIC */
118 outb(0x01, 0x23);
119}
120
5cda395f 121static inline void imcr_apic_to_pic(void)
c0eaa453
CG
122{
123 /* select IMCR register */
124 outb(0x70, 0x22);
125 /* NMI and 8259 INTR go directly to BSP */
126 outb(0x00, 0x23);
127}
b3c51170
YL
128#endif
129
130#ifdef CONFIG_X86_64
bc1d99c1 131static int apic_calibrate_pmtmr __initdata;
b3c51170
YL
132static __init int setup_apicpmtimer(char *s)
133{
134 apic_calibrate_pmtmr = 1;
135 notsc_setup(NULL);
136 return 0;
137}
138__setup("apicpmtimer", setup_apicpmtimer);
139#endif
140
fc1edaf9 141int x2apic_mode;
06cd9a7d 142#ifdef CONFIG_X86_X2APIC
6e1cb38a 143/* x2apic enabled before OS handover */
b6b301aa 144static int x2apic_preenabled;
49899eac
YL
145static __init int setup_nox2apic(char *str)
146{
39d83a5d
SS
147 if (x2apic_enabled()) {
148 pr_warning("Bios already enabled x2apic, "
149 "can't enforce nox2apic");
150 return 0;
151 }
152
49899eac
YL
153 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
154 return 0;
155}
156early_param("nox2apic", setup_nox2apic);
157#endif
1da177e4 158
b3c51170
YL
159unsigned long mp_lapic_addr;
160int disable_apic;
161/* Disable local APIC timer from the kernel commandline or via dmi quirk */
162static int disable_apic_timer __cpuinitdata;
e83a5fdc 163/* Local APIC timer works in C2 */
2e7c2838
LT
164int local_apic_timer_c2_ok;
165EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
166
efa2559f
YL
167int first_system_vector = 0xfe;
168
e83a5fdc
HS
169/*
170 * Debug level, exported for io_apic.c
171 */
baa13188 172unsigned int apic_verbosity;
e83a5fdc 173
89c38c28
CG
174int pic_mode;
175
bab4b27c
AS
176/* Have we found an MP table */
177int smp_found_config;
178
39928722
AD
179static struct resource lapic_resource = {
180 .name = "Local APIC",
181 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
182};
183
d03030e9
TG
184static unsigned int calibration_result;
185
ba7eda4c
TG
186static int lapic_next_event(unsigned long delta,
187 struct clock_event_device *evt);
188static void lapic_timer_setup(enum clock_event_mode mode,
189 struct clock_event_device *evt);
9628937d 190static void lapic_timer_broadcast(const struct cpumask *mask);
0e078e2f 191static void apic_pm_activate(void);
ba7eda4c 192
274cfe59
CG
193/*
194 * The local apic timer can be used for any function which is CPU local.
195 */
ba7eda4c
TG
196static struct clock_event_device lapic_clockevent = {
197 .name = "lapic",
198 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
199 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
200 .shift = 32,
201 .set_mode = lapic_timer_setup,
202 .set_next_event = lapic_next_event,
203 .broadcast = lapic_timer_broadcast,
204 .rating = 100,
205 .irq = -1,
206};
207static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
208
d3432896
AK
209static unsigned long apic_phys;
210
0e078e2f
TG
211/*
212 * Get the LAPIC version
213 */
214static inline int lapic_get_version(void)
ba7eda4c 215{
0e078e2f 216 return GET_APIC_VERSION(apic_read(APIC_LVR));
ba7eda4c
TG
217}
218
0e078e2f 219/*
9c803869 220 * Check, if the APIC is integrated or a separate chip
0e078e2f
TG
221 */
222static inline int lapic_is_integrated(void)
ba7eda4c 223{
9c803869 224#ifdef CONFIG_X86_64
0e078e2f 225 return 1;
9c803869
CG
226#else
227 return APIC_INTEGRATED(lapic_get_version());
228#endif
ba7eda4c
TG
229}
230
231/*
0e078e2f 232 * Check, whether this is a modern or a first generation APIC
ba7eda4c 233 */
0e078e2f 234static int modern_apic(void)
ba7eda4c 235{
0e078e2f
TG
236 /* AMD systems use old APIC versions, so check the CPU */
237 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
238 boot_cpu_data.x86 >= 0xf)
239 return 1;
240 return lapic_get_version() >= 0x14;
ba7eda4c
TG
241}
242
08306ce6 243/*
a933c618
CG
244 * right after this call apic become NOOP driven
245 * so apic->write/read doesn't do anything
08306ce6
CG
246 */
247void apic_disable(void)
248{
a933c618 249 apic = &apic_noop;
08306ce6
CG
250}
251
c1eeb2de 252void native_apic_wait_icr_idle(void)
8339e9fb
FLV
253{
254 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
255 cpu_relax();
256}
257
c1eeb2de 258u32 native_safe_apic_wait_icr_idle(void)
8339e9fb 259{
3c6bb07a 260 u32 send_status;
8339e9fb
FLV
261 int timeout;
262
263 timeout = 0;
264 do {
265 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
266 if (!send_status)
267 break;
268 udelay(100);
269 } while (timeout++ < 1000);
270
271 return send_status;
272}
273
c1eeb2de 274void native_apic_icr_write(u32 low, u32 id)
1b374e4d 275{
ed4e5ec1 276 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
1b374e4d
SS
277 apic_write(APIC_ICR, low);
278}
279
c1eeb2de 280u64 native_apic_icr_read(void)
1b374e4d
SS
281{
282 u32 icr1, icr2;
283
284 icr2 = apic_read(APIC_ICR2);
285 icr1 = apic_read(APIC_ICR);
286
cf9768d7 287 return icr1 | ((u64)icr2 << 32);
1b374e4d
SS
288}
289
0e078e2f
TG
290/**
291 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
292 */
e9427101 293void __cpuinit enable_NMI_through_LVT0(void)
1da177e4 294{
11a8e778 295 unsigned int v;
6935d1f9
TG
296
297 /* unmask and set to NMI */
298 v = APIC_DM_NMI;
d4c63ec0
CG
299
300 /* Level triggered for 82489DX (32bit mode) */
301 if (!lapic_is_integrated())
302 v |= APIC_LVT_LEVEL_TRIGGER;
303
11a8e778 304 apic_write(APIC_LVT0, v);
1da177e4
LT
305}
306
7c37e48b
CG
307#ifdef CONFIG_X86_32
308/**
309 * get_physical_broadcast - Get number of physical broadcast IDs
310 */
311int get_physical_broadcast(void)
312{
313 return modern_apic() ? 0xff : 0xf;
314}
315#endif
316
0e078e2f
TG
317/**
318 * lapic_get_maxlvt - get the maximum number of local vector table entries
319 */
37e650c7 320int lapic_get_maxlvt(void)
1da177e4 321{
36a028de 322 unsigned int v;
1da177e4
LT
323
324 v = apic_read(APIC_LVR);
36a028de
CG
325 /*
326 * - we always have APIC integrated on 64bit mode
327 * - 82489DXs do not report # of LVT entries
328 */
329 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
1da177e4
LT
330}
331
274cfe59
CG
332/*
333 * Local APIC timer
334 */
335
c40aaec6 336/* Clock divisor */
c40aaec6 337#define APIC_DIVISOR 16
f07f4f90 338
0e078e2f
TG
339/*
340 * This function sets up the local APIC timer, with a timeout of
341 * 'clocks' APIC bus clock. During calibration we actually call
342 * this function twice on the boot CPU, once with a bogus timeout
343 * value, second time for real. The other (noncalibrating) CPUs
344 * call this function only once, with the real, calibrated value.
345 *
346 * We do reads before writes even if unnecessary, to get around the
347 * P5 APIC double write bug.
348 */
0e078e2f 349static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
1da177e4 350{
0e078e2f 351 unsigned int lvtt_value, tmp_value;
1da177e4 352
0e078e2f
TG
353 lvtt_value = LOCAL_TIMER_VECTOR;
354 if (!oneshot)
355 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
f07f4f90
CG
356 if (!lapic_is_integrated())
357 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
358
0e078e2f
TG
359 if (!irqen)
360 lvtt_value |= APIC_LVT_MASKED;
1da177e4 361
0e078e2f 362 apic_write(APIC_LVTT, lvtt_value);
1da177e4
LT
363
364 /*
0e078e2f 365 * Divide PICLK by 16
1da177e4 366 */
0e078e2f 367 tmp_value = apic_read(APIC_TDCR);
c40aaec6
CG
368 apic_write(APIC_TDCR,
369 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
370 APIC_TDR_DIV_16);
0e078e2f
TG
371
372 if (!oneshot)
f07f4f90 373 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
1da177e4
LT
374}
375
0e078e2f 376/*
7b83dae7
RR
377 * Setup extended LVT, AMD specific (K8, family 10h)
378 *
379 * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
380 * MCE interrupts are supported. Thus MCE offset must be set to 0.
286f5718
RR
381 *
382 * If mask=1, the LVT entry does not generate interrupts while mask=0
383 * enables the vector. See also the BKDGs.
0e078e2f 384 */
7b83dae7
RR
385
386#define APIC_EILVT_LVTOFF_MCE 0
387#define APIC_EILVT_LVTOFF_IBS 1
388
389static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
1da177e4 390{
97a52714 391 unsigned long reg = (lvt_off << 4) + APIC_EILVTn(0);
0e078e2f 392 unsigned int v = (mask << 16) | (msg_type << 8) | vector;
a8fcf1a2 393
0e078e2f 394 apic_write(reg, v);
1da177e4
LT
395}
396
7b83dae7
RR
397u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
398{
399 setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
400 return APIC_EILVT_LVTOFF_MCE;
401}
402
403u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
404{
405 setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
406 return APIC_EILVT_LVTOFF_IBS;
407}
6aa360e6 408EXPORT_SYMBOL_GPL(setup_APIC_eilvt_ibs);
7b83dae7 409
0e078e2f
TG
410/*
411 * Program the next event, relative to now
412 */
413static int lapic_next_event(unsigned long delta,
414 struct clock_event_device *evt)
1da177e4 415{
0e078e2f
TG
416 apic_write(APIC_TMICT, delta);
417 return 0;
1da177e4
LT
418}
419
0e078e2f
TG
420/*
421 * Setup the lapic timer in periodic or oneshot mode
422 */
423static void lapic_timer_setup(enum clock_event_mode mode,
424 struct clock_event_device *evt)
9b7711f0
HS
425{
426 unsigned long flags;
0e078e2f 427 unsigned int v;
9b7711f0 428
0e078e2f
TG
429 /* Lapic used as dummy for broadcast ? */
430 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
9b7711f0
HS
431 return;
432
433 local_irq_save(flags);
434
0e078e2f
TG
435 switch (mode) {
436 case CLOCK_EVT_MODE_PERIODIC:
437 case CLOCK_EVT_MODE_ONESHOT:
438 __setup_APIC_LVTT(calibration_result,
439 mode != CLOCK_EVT_MODE_PERIODIC, 1);
440 break;
441 case CLOCK_EVT_MODE_UNUSED:
442 case CLOCK_EVT_MODE_SHUTDOWN:
443 v = apic_read(APIC_LVTT);
444 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
445 apic_write(APIC_LVTT, v);
a98f8fd2 446 apic_write(APIC_TMICT, 0xffffffff);
0e078e2f
TG
447 break;
448 case CLOCK_EVT_MODE_RESUME:
449 /* Nothing to do here */
450 break;
451 }
9b7711f0
HS
452
453 local_irq_restore(flags);
454}
455
1da177e4 456/*
0e078e2f 457 * Local APIC timer broadcast function
1da177e4 458 */
9628937d 459static void lapic_timer_broadcast(const struct cpumask *mask)
1da177e4 460{
0e078e2f 461#ifdef CONFIG_SMP
dac5f412 462 apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
0e078e2f
TG
463#endif
464}
1da177e4 465
0e078e2f
TG
466/*
467 * Setup the local APIC timer for this CPU. Copy the initilized values
468 * of the boot CPU and register the clock event in the framework.
469 */
db4b5525 470static void __cpuinit setup_APIC_timer(void)
0e078e2f
TG
471{
472 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
1da177e4 473
db954b58
VP
474 if (cpu_has(&current_cpu_data, X86_FEATURE_ARAT)) {
475 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
476 /* Make LAPIC timer preferrable over percpu HPET */
477 lapic_clockevent.rating = 150;
478 }
479
0e078e2f 480 memcpy(levt, &lapic_clockevent, sizeof(*levt));
320ab2b0 481 levt->cpumask = cpumask_of(smp_processor_id());
1da177e4 482
0e078e2f
TG
483 clockevents_register_device(levt);
484}
1da177e4 485
2f04fa88
YL
486/*
487 * In this functions we calibrate APIC bus clocks to the external timer.
488 *
489 * We want to do the calibration only once since we want to have local timer
490 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
491 * frequency.
492 *
493 * This was previously done by reading the PIT/HPET and waiting for a wrap
494 * around to find out, that a tick has elapsed. I have a box, where the PIT
495 * readout is broken, so it never gets out of the wait loop again. This was
496 * also reported by others.
497 *
498 * Monitoring the jiffies value is inaccurate and the clockevents
499 * infrastructure allows us to do a simple substitution of the interrupt
500 * handler.
501 *
502 * The calibration routine also uses the pm_timer when possible, as the PIT
503 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
504 * back to normal later in the boot process).
505 */
506
507#define LAPIC_CAL_LOOPS (HZ/10)
508
509static __initdata int lapic_cal_loops = -1;
510static __initdata long lapic_cal_t1, lapic_cal_t2;
511static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
512static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
513static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
514
515/*
516 * Temporary interrupt handler.
517 */
518static void __init lapic_cal_handler(struct clock_event_device *dev)
519{
520 unsigned long long tsc = 0;
521 long tapic = apic_read(APIC_TMCCT);
522 unsigned long pm = acpi_pm_read_early();
523
524 if (cpu_has_tsc)
525 rdtscll(tsc);
526
527 switch (lapic_cal_loops++) {
528 case 0:
529 lapic_cal_t1 = tapic;
530 lapic_cal_tsc1 = tsc;
531 lapic_cal_pm1 = pm;
532 lapic_cal_j1 = jiffies;
533 break;
534
535 case LAPIC_CAL_LOOPS:
536 lapic_cal_t2 = tapic;
537 lapic_cal_tsc2 = tsc;
538 if (pm < lapic_cal_pm1)
539 pm += ACPI_PM_OVRRUN;
540 lapic_cal_pm2 = pm;
541 lapic_cal_j2 = jiffies;
542 break;
543 }
544}
545
754ef0cd
YI
546static int __init
547calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
b189892d
CG
548{
549 const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
550 const long pm_thresh = pm_100ms / 100;
551 unsigned long mult;
552 u64 res;
553
554#ifndef CONFIG_X86_PM_TIMER
555 return -1;
556#endif
557
39ba5d43 558 apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
b189892d
CG
559
560 /* Check, if the PM timer is available */
561 if (!deltapm)
562 return -1;
563
564 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
565
566 if (deltapm > (pm_100ms - pm_thresh) &&
567 deltapm < (pm_100ms + pm_thresh)) {
39ba5d43 568 apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
754ef0cd
YI
569 return 0;
570 }
571
572 res = (((u64)deltapm) * mult) >> 22;
573 do_div(res, 1000000);
574 pr_warning("APIC calibration not consistent "
39ba5d43 575 "with PM-Timer: %ldms instead of 100ms\n",(long)res);
754ef0cd
YI
576
577 /* Correct the lapic counter value */
578 res = (((u64)(*delta)) * pm_100ms);
579 do_div(res, deltapm);
580 pr_info("APIC delta adjusted to PM-Timer: "
581 "%lu (%ld)\n", (unsigned long)res, *delta);
582 *delta = (long)res;
583
584 /* Correct the tsc counter value */
585 if (cpu_has_tsc) {
586 res = (((u64)(*deltatsc)) * pm_100ms);
b189892d 587 do_div(res, deltapm);
754ef0cd
YI
588 apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
589 "PM-Timer: %lu (%ld) \n",
590 (unsigned long)res, *deltatsc);
591 *deltatsc = (long)res;
b189892d
CG
592 }
593
594 return 0;
595}
596
2f04fa88
YL
597static int __init calibrate_APIC_clock(void)
598{
599 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
2f04fa88
YL
600 void (*real_handler)(struct clock_event_device *dev);
601 unsigned long deltaj;
754ef0cd 602 long delta, deltatsc;
2f04fa88
YL
603 int pm_referenced = 0;
604
605 local_irq_disable();
606
607 /* Replace the global interrupt handler */
608 real_handler = global_clock_event->event_handler;
609 global_clock_event->event_handler = lapic_cal_handler;
610
611 /*
81608f3c 612 * Setup the APIC counter to maximum. There is no way the lapic
2f04fa88
YL
613 * can underflow in the 100ms detection time frame
614 */
81608f3c 615 __setup_APIC_LVTT(0xffffffff, 0, 0);
2f04fa88
YL
616
617 /* Let the interrupts run */
618 local_irq_enable();
619
620 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
621 cpu_relax();
622
623 local_irq_disable();
624
625 /* Restore the real event handler */
626 global_clock_event->event_handler = real_handler;
627
628 /* Build delta t1-t2 as apic timer counts down */
629 delta = lapic_cal_t1 - lapic_cal_t2;
630 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
631
754ef0cd
YI
632 deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
633
b189892d
CG
634 /* we trust the PM based calibration if possible */
635 pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
754ef0cd 636 &delta, &deltatsc);
2f04fa88
YL
637
638 /* Calculate the scaled math multiplication factor */
639 lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
640 lapic_clockevent.shift);
641 lapic_clockevent.max_delta_ns =
642 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
643 lapic_clockevent.min_delta_ns =
644 clockevent_delta2ns(0xF, &lapic_clockevent);
645
646 calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
647
648 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
649 apic_printk(APIC_VERBOSE, "..... mult: %ld\n", lapic_clockevent.mult);
650 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
651 calibration_result);
652
653 if (cpu_has_tsc) {
2f04fa88
YL
654 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
655 "%ld.%04ld MHz.\n",
754ef0cd
YI
656 (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
657 (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
2f04fa88
YL
658 }
659
660 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
661 "%u.%04u MHz.\n",
662 calibration_result / (1000000 / HZ),
663 calibration_result % (1000000 / HZ));
664
665 /*
666 * Do a sanity check on the APIC calibration result
667 */
668 if (calibration_result < (1000000 / HZ)) {
669 local_irq_enable();
ba21ebb6 670 pr_warning("APIC frequency too slow, disabling apic timer\n");
2f04fa88
YL
671 return -1;
672 }
673
674 levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
675
b189892d
CG
676 /*
677 * PM timer calibration failed or not turned on
678 * so lets try APIC timer based calibration
679 */
2f04fa88
YL
680 if (!pm_referenced) {
681 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
682
683 /*
684 * Setup the apic timer manually
685 */
686 levt->event_handler = lapic_cal_handler;
687 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
688 lapic_cal_loops = -1;
689
690 /* Let the interrupts run */
691 local_irq_enable();
692
693 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
694 cpu_relax();
695
2f04fa88
YL
696 /* Stop the lapic timer */
697 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
698
2f04fa88
YL
699 /* Jiffies delta */
700 deltaj = lapic_cal_j2 - lapic_cal_j1;
701 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
702
703 /* Check, if the jiffies result is consistent */
704 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
705 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
706 else
707 levt->features |= CLOCK_EVT_FEAT_DUMMY;
708 } else
709 local_irq_enable();
710
711 if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
e423e33e 712 pr_warning("APIC timer disabled due to verification failure\n");
2f04fa88
YL
713 return -1;
714 }
715
716 return 0;
717}
718
e83a5fdc
HS
719/*
720 * Setup the boot APIC
721 *
722 * Calibrate and verify the result.
723 */
0e078e2f
TG
724void __init setup_boot_APIC_clock(void)
725{
726 /*
274cfe59
CG
727 * The local apic timer can be disabled via the kernel
728 * commandline or from the CPU detection code. Register the lapic
729 * timer as a dummy clock event source on SMP systems, so the
730 * broadcast mechanism is used. On UP systems simply ignore it.
0e078e2f
TG
731 */
732 if (disable_apic_timer) {
ba21ebb6 733 pr_info("Disabling APIC timer\n");
0e078e2f 734 /* No broadcast on UP ! */
9d09951d
TG
735 if (num_possible_cpus() > 1) {
736 lapic_clockevent.mult = 1;
0e078e2f 737 setup_APIC_timer();
9d09951d 738 }
0e078e2f
TG
739 return;
740 }
741
274cfe59
CG
742 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
743 "calibrating APIC timer ...\n");
744
89b3b1f4 745 if (calibrate_APIC_clock()) {
c2b84b30
TG
746 /* No broadcast on UP ! */
747 if (num_possible_cpus() > 1)
748 setup_APIC_timer();
749 return;
750 }
751
0e078e2f
TG
752 /*
753 * If nmi_watchdog is set to IO_APIC, we need the
754 * PIT/HPET going. Otherwise register lapic as a dummy
755 * device.
756 */
757 if (nmi_watchdog != NMI_IO_APIC)
758 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
759 else
ba21ebb6 760 pr_warning("APIC timer registered as dummy,"
116f570e 761 " due to nmi_watchdog=%d!\n", nmi_watchdog);
0e078e2f 762
274cfe59 763 /* Setup the lapic or request the broadcast */
0e078e2f
TG
764 setup_APIC_timer();
765}
766
0e078e2f
TG
767void __cpuinit setup_secondary_APIC_clock(void)
768{
0e078e2f
TG
769 setup_APIC_timer();
770}
771
772/*
773 * The guts of the apic timer interrupt
774 */
775static void local_apic_timer_interrupt(void)
776{
777 int cpu = smp_processor_id();
778 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
779
780 /*
781 * Normally we should not be here till LAPIC has been initialized but
782 * in some cases like kdump, its possible that there is a pending LAPIC
783 * timer interrupt from previous kernel's context and is delivered in
784 * new kernel the moment interrupts are enabled.
785 *
786 * Interrupts are enabled early and LAPIC is setup much later, hence
787 * its possible that when we get here evt->event_handler is NULL.
788 * Check for event_handler being NULL and discard the interrupt as
789 * spurious.
790 */
791 if (!evt->event_handler) {
ba21ebb6 792 pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
0e078e2f
TG
793 /* Switch it off */
794 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
795 return;
796 }
797
798 /*
799 * the NMI deadlock-detector uses this.
800 */
915b0d01 801 inc_irq_stat(apic_timer_irqs);
0e078e2f
TG
802
803 evt->event_handler(evt);
804}
805
806/*
807 * Local APIC timer interrupt. This is the most natural way for doing
808 * local interrupts, but local timer interrupts can be emulated by
809 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
810 *
811 * [ if a single-CPU system runs an SMP kernel then we call the local
812 * interrupt as well. Thus we cannot inline the local irq ... ]
813 */
bcbc4f20 814void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
0e078e2f
TG
815{
816 struct pt_regs *old_regs = set_irq_regs(regs);
817
818 /*
819 * NOTE! We'd better ACK the irq immediately,
820 * because timer handling can be slow.
821 */
822 ack_APIC_irq();
823 /*
824 * update_process_times() expects us to have done irq_enter().
825 * Besides, if we don't timer interrupts ignore the global
826 * interrupt lock, which is the WrongThing (tm) to do.
827 */
828 exit_idle();
829 irq_enter();
830 local_apic_timer_interrupt();
831 irq_exit();
274cfe59 832
0e078e2f
TG
833 set_irq_regs(old_regs);
834}
835
836int setup_profiling_timer(unsigned int multiplier)
837{
838 return -EINVAL;
839}
840
0e078e2f
TG
841/*
842 * Local APIC start and shutdown
843 */
844
845/**
846 * clear_local_APIC - shutdown the local APIC
847 *
848 * This is called, when a CPU is disabled and before rebooting, so the state of
849 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
850 * leftovers during boot.
851 */
852void clear_local_APIC(void)
853{
2584a82d 854 int maxlvt;
0e078e2f
TG
855 u32 v;
856
d3432896 857 /* APIC hasn't been mapped yet */
fc1edaf9 858 if (!x2apic_mode && !apic_phys)
d3432896
AK
859 return;
860
861 maxlvt = lapic_get_maxlvt();
0e078e2f
TG
862 /*
863 * Masking an LVT entry can trigger a local APIC error
864 * if the vector is zero. Mask LVTERR first to prevent this.
865 */
866 if (maxlvt >= 3) {
867 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
868 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
869 }
870 /*
871 * Careful: we have to set masks only first to deassert
872 * any level-triggered sources.
873 */
874 v = apic_read(APIC_LVTT);
875 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
876 v = apic_read(APIC_LVT0);
877 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
878 v = apic_read(APIC_LVT1);
879 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
880 if (maxlvt >= 4) {
881 v = apic_read(APIC_LVTPC);
882 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
883 }
884
6764014b 885 /* lets not touch this if we didn't frob it */
4efc0670 886#ifdef CONFIG_X86_THERMAL_VECTOR
6764014b
CG
887 if (maxlvt >= 5) {
888 v = apic_read(APIC_LVTTHMR);
889 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
890 }
891#endif
5ca8681c
AK
892#ifdef CONFIG_X86_MCE_INTEL
893 if (maxlvt >= 6) {
894 v = apic_read(APIC_LVTCMCI);
895 if (!(v & APIC_LVT_MASKED))
896 apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
897 }
898#endif
899
0e078e2f
TG
900 /*
901 * Clean APIC state for other OSs:
902 */
903 apic_write(APIC_LVTT, APIC_LVT_MASKED);
904 apic_write(APIC_LVT0, APIC_LVT_MASKED);
905 apic_write(APIC_LVT1, APIC_LVT_MASKED);
906 if (maxlvt >= 3)
907 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
908 if (maxlvt >= 4)
909 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
6764014b
CG
910
911 /* Integrated APIC (!82489DX) ? */
912 if (lapic_is_integrated()) {
913 if (maxlvt > 3)
914 /* Clear ESR due to Pentium errata 3AP and 11AP */
915 apic_write(APIC_ESR, 0);
916 apic_read(APIC_ESR);
917 }
0e078e2f
TG
918}
919
920/**
921 * disable_local_APIC - clear and disable the local APIC
922 */
923void disable_local_APIC(void)
924{
925 unsigned int value;
926
4a13ad0b
JB
927 /* APIC hasn't been mapped yet */
928 if (!apic_phys)
929 return;
930
0e078e2f
TG
931 clear_local_APIC();
932
933 /*
934 * Disable APIC (implies clearing of registers
935 * for 82489DX!).
936 */
937 value = apic_read(APIC_SPIV);
938 value &= ~APIC_SPIV_APIC_ENABLED;
939 apic_write(APIC_SPIV, value);
990b183e
CG
940
941#ifdef CONFIG_X86_32
942 /*
943 * When LAPIC was disabled by the BIOS and enabled by the kernel,
944 * restore the disabled state.
945 */
946 if (enabled_via_apicbase) {
947 unsigned int l, h;
948
949 rdmsr(MSR_IA32_APICBASE, l, h);
950 l &= ~MSR_IA32_APICBASE_ENABLE;
951 wrmsr(MSR_IA32_APICBASE, l, h);
952 }
953#endif
0e078e2f
TG
954}
955
fe4024dc
CG
956/*
957 * If Linux enabled the LAPIC against the BIOS default disable it down before
958 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
959 * not power-off. Additionally clear all LVT entries before disable_local_APIC
960 * for the case where Linux didn't enable the LAPIC.
961 */
0e078e2f
TG
962void lapic_shutdown(void)
963{
964 unsigned long flags;
965
8312136f 966 if (!cpu_has_apic && !apic_from_smp_config())
0e078e2f
TG
967 return;
968
969 local_irq_save(flags);
970
fe4024dc
CG
971#ifdef CONFIG_X86_32
972 if (!enabled_via_apicbase)
973 clear_local_APIC();
974 else
975#endif
976 disable_local_APIC();
977
0e078e2f
TG
978
979 local_irq_restore(flags);
980}
981
982/*
983 * This is to verify that we're looking at a real local APIC.
984 * Check these against your board if the CPUs aren't getting
985 * started for no apparent reason.
986 */
987int __init verify_local_APIC(void)
988{
989 unsigned int reg0, reg1;
990
991 /*
992 * The version register is read-only in a real APIC.
993 */
994 reg0 = apic_read(APIC_LVR);
995 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
996 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
997 reg1 = apic_read(APIC_LVR);
998 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
999
1000 /*
1001 * The two version reads above should print the same
1002 * numbers. If the second one is different, then we
1003 * poke at a non-APIC.
1004 */
1005 if (reg1 != reg0)
1006 return 0;
1007
1008 /*
1009 * Check if the version looks reasonably.
1010 */
1011 reg1 = GET_APIC_VERSION(reg0);
1012 if (reg1 == 0x00 || reg1 == 0xff)
1013 return 0;
1014 reg1 = lapic_get_maxlvt();
1015 if (reg1 < 0x02 || reg1 == 0xff)
1016 return 0;
1017
1018 /*
1019 * The ID register is read/write in a real APIC.
1020 */
2d7a66d0 1021 reg0 = apic_read(APIC_ID);
0e078e2f 1022 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
5b812727 1023 apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
2d7a66d0 1024 reg1 = apic_read(APIC_ID);
0e078e2f
TG
1025 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
1026 apic_write(APIC_ID, reg0);
5b812727 1027 if (reg1 != (reg0 ^ apic->apic_id_mask))
0e078e2f
TG
1028 return 0;
1029
1030 /*
1da177e4
LT
1031 * The next two are just to see if we have sane values.
1032 * They're only really relevant if we're in Virtual Wire
1033 * compatibility mode, but most boxes are anymore.
1034 */
1035 reg0 = apic_read(APIC_LVT0);
0e078e2f 1036 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
1da177e4
LT
1037 reg1 = apic_read(APIC_LVT1);
1038 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
1039
1040 return 1;
1041}
1042
0e078e2f
TG
1043/**
1044 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1045 */
1da177e4
LT
1046void __init sync_Arb_IDs(void)
1047{
296cb951
CG
1048 /*
1049 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1050 * needed on AMD.
1051 */
1052 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
1da177e4
LT
1053 return;
1054
1055 /*
1056 * Wait for idle.
1057 */
1058 apic_wait_icr_idle();
1059
1060 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
6f6da97f
CG
1061 apic_write(APIC_ICR, APIC_DEST_ALLINC |
1062 APIC_INT_LEVELTRIG | APIC_DM_INIT);
1da177e4
LT
1063}
1064
1da177e4
LT
1065/*
1066 * An initial setup of the virtual wire mode.
1067 */
1068void __init init_bsp_APIC(void)
1069{
11a8e778 1070 unsigned int value;
1da177e4
LT
1071
1072 /*
1073 * Don't do the setup now if we have a SMP BIOS as the
1074 * through-I/O-APIC virtual wire mode might be active.
1075 */
1076 if (smp_found_config || !cpu_has_apic)
1077 return;
1078
1da177e4
LT
1079 /*
1080 * Do not trust the local APIC being empty at bootup.
1081 */
1082 clear_local_APIC();
1083
1084 /*
1085 * Enable APIC.
1086 */
1087 value = apic_read(APIC_SPIV);
1088 value &= ~APIC_VECTOR_MASK;
1089 value |= APIC_SPIV_APIC_ENABLED;
638c0411
CG
1090
1091#ifdef CONFIG_X86_32
1092 /* This bit is reserved on P4/Xeon and should be cleared */
1093 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1094 (boot_cpu_data.x86 == 15))
1095 value &= ~APIC_SPIV_FOCUS_DISABLED;
1096 else
1097#endif
1098 value |= APIC_SPIV_FOCUS_DISABLED;
1da177e4 1099 value |= SPURIOUS_APIC_VECTOR;
11a8e778 1100 apic_write(APIC_SPIV, value);
1da177e4
LT
1101
1102 /*
1103 * Set up the virtual wire mode.
1104 */
11a8e778 1105 apic_write(APIC_LVT0, APIC_DM_EXTINT);
1da177e4 1106 value = APIC_DM_NMI;
638c0411
CG
1107 if (!lapic_is_integrated()) /* 82489DX */
1108 value |= APIC_LVT_LEVEL_TRIGGER;
11a8e778 1109 apic_write(APIC_LVT1, value);
1da177e4
LT
1110}
1111
c43da2f5
CG
1112static void __cpuinit lapic_setup_esr(void)
1113{
9df08f10
CG
1114 unsigned int oldvalue, value, maxlvt;
1115
1116 if (!lapic_is_integrated()) {
ba21ebb6 1117 pr_info("No ESR for 82489DX.\n");
9df08f10
CG
1118 return;
1119 }
c43da2f5 1120
08125d3e 1121 if (apic->disable_esr) {
c43da2f5 1122 /*
9df08f10
CG
1123 * Something untraceable is creating bad interrupts on
1124 * secondary quads ... for the moment, just leave the
1125 * ESR disabled - we can't do anything useful with the
1126 * errors anyway - mbligh
c43da2f5 1127 */
ba21ebb6 1128 pr_info("Leaving ESR disabled.\n");
9df08f10 1129 return;
c43da2f5 1130 }
9df08f10
CG
1131
1132 maxlvt = lapic_get_maxlvt();
1133 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1134 apic_write(APIC_ESR, 0);
1135 oldvalue = apic_read(APIC_ESR);
1136
1137 /* enables sending errors */
1138 value = ERROR_APIC_VECTOR;
1139 apic_write(APIC_LVTERR, value);
1140
1141 /*
1142 * spec says clear errors after enabling vector.
1143 */
1144 if (maxlvt > 3)
1145 apic_write(APIC_ESR, 0);
1146 value = apic_read(APIC_ESR);
1147 if (value != oldvalue)
1148 apic_printk(APIC_VERBOSE, "ESR value before enabling "
1149 "vector: 0x%08x after: 0x%08x\n",
1150 oldvalue, value);
c43da2f5
CG
1151}
1152
1153
0e078e2f
TG
1154/**
1155 * setup_local_APIC - setup the local APIC
1156 */
1157void __cpuinit setup_local_APIC(void)
1da177e4 1158{
739f33b3 1159 unsigned int value;
da7ed9f9 1160 int i, j;
1da177e4 1161
f1182638 1162 if (disable_apic) {
65a4e574 1163 arch_disable_smp_support();
f1182638
JB
1164 return;
1165 }
1166
89c38c28
CG
1167#ifdef CONFIG_X86_32
1168 /* Pound the ESR really hard over the head with a big hammer - mbligh */
08125d3e 1169 if (lapic_is_integrated() && apic->disable_esr) {
89c38c28
CG
1170 apic_write(APIC_ESR, 0);
1171 apic_write(APIC_ESR, 0);
1172 apic_write(APIC_ESR, 0);
1173 apic_write(APIC_ESR, 0);
1174 }
1175#endif
cdd6c482 1176 perf_events_lapic_init();
89c38c28 1177
ac23d4ee 1178 preempt_disable();
1da177e4 1179
1da177e4
LT
1180 /*
1181 * Double-check whether this APIC is really registered.
1182 * This is meaningless in clustered apic mode, so we skip it.
1183 */
c2777f98 1184 BUG_ON(!apic->apic_id_registered());
1da177e4
LT
1185
1186 /*
1187 * Intel recommends to set DFR, LDR and TPR before enabling
1188 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1189 * document number 292116). So here it goes...
1190 */
a5c43296 1191 apic->init_apic_ldr();
1da177e4
LT
1192
1193 /*
1194 * Set Task Priority to 'accept all'. We never change this
1195 * later on.
1196 */
1197 value = apic_read(APIC_TASKPRI);
1198 value &= ~APIC_TPRI_MASK;
11a8e778 1199 apic_write(APIC_TASKPRI, value);
1da177e4 1200
da7ed9f9
VG
1201 /*
1202 * After a crash, we no longer service the interrupts and a pending
1203 * interrupt from previous kernel might still have ISR bit set.
1204 *
1205 * Most probably by now CPU has serviced that pending interrupt and
1206 * it might not have done the ack_APIC_irq() because it thought,
1207 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1208 * does not clear the ISR bit and cpu thinks it has already serivced
1209 * the interrupt. Hence a vector might get locked. It was noticed
1210 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1211 */
1212 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1213 value = apic_read(APIC_ISR + i*0x10);
1214 for (j = 31; j >= 0; j--) {
1215 if (value & (1<<j))
1216 ack_APIC_irq();
1217 }
1218 }
1219
1da177e4
LT
1220 /*
1221 * Now that we are all set up, enable the APIC
1222 */
1223 value = apic_read(APIC_SPIV);
1224 value &= ~APIC_VECTOR_MASK;
1225 /*
1226 * Enable APIC
1227 */
1228 value |= APIC_SPIV_APIC_ENABLED;
1229
89c38c28
CG
1230#ifdef CONFIG_X86_32
1231 /*
1232 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1233 * certain networking cards. If high frequency interrupts are
1234 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1235 * entry is masked/unmasked at a high rate as well then sooner or
1236 * later IOAPIC line gets 'stuck', no more interrupts are received
1237 * from the device. If focus CPU is disabled then the hang goes
1238 * away, oh well :-(
1239 *
1240 * [ This bug can be reproduced easily with a level-triggered
1241 * PCI Ne2000 networking cards and PII/PIII processors, dual
1242 * BX chipset. ]
1243 */
1244 /*
1245 * Actually disabling the focus CPU check just makes the hang less
1246 * frequent as it makes the interrupt distributon model be more
1247 * like LRU than MRU (the short-term load is more even across CPUs).
1248 * See also the comment in end_level_ioapic_irq(). --macro
1249 */
1250
1251 /*
1252 * - enable focus processor (bit==0)
1253 * - 64bit mode always use processor focus
1254 * so no need to set it
1255 */
1256 value &= ~APIC_SPIV_FOCUS_DISABLED;
1257#endif
3f14c746 1258
1da177e4
LT
1259 /*
1260 * Set spurious IRQ vector
1261 */
1262 value |= SPURIOUS_APIC_VECTOR;
11a8e778 1263 apic_write(APIC_SPIV, value);
1da177e4
LT
1264
1265 /*
1266 * Set up LVT0, LVT1:
1267 *
1268 * set up through-local-APIC on the BP's LINT0. This is not
1269 * strictly necessary in pure symmetric-IO mode, but sometimes
1270 * we delegate interrupts to the 8259A.
1271 */
1272 /*
1273 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1274 */
1275 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
89c38c28 1276 if (!smp_processor_id() && (pic_mode || !value)) {
1da177e4 1277 value = APIC_DM_EXTINT;
bc1d99c1 1278 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
89c38c28 1279 smp_processor_id());
1da177e4
LT
1280 } else {
1281 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
bc1d99c1 1282 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
89c38c28 1283 smp_processor_id());
1da177e4 1284 }
11a8e778 1285 apic_write(APIC_LVT0, value);
1da177e4
LT
1286
1287 /*
1288 * only the BP should see the LINT1 NMI signal, obviously.
1289 */
1290 if (!smp_processor_id())
1291 value = APIC_DM_NMI;
1292 else
1293 value = APIC_DM_NMI | APIC_LVT_MASKED;
89c38c28
CG
1294 if (!lapic_is_integrated()) /* 82489DX */
1295 value |= APIC_LVT_LEVEL_TRIGGER;
11a8e778 1296 apic_write(APIC_LVT1, value);
89c38c28 1297
ac23d4ee 1298 preempt_enable();
be71b855
AK
1299
1300#ifdef CONFIG_X86_MCE_INTEL
1301 /* Recheck CMCI information after local APIC is up on CPU #0 */
1302 if (smp_processor_id() == 0)
1303 cmci_recheck();
1304#endif
739f33b3 1305}
1da177e4 1306
739f33b3
AK
1307void __cpuinit end_local_APIC_setup(void)
1308{
1309 lapic_setup_esr();
fa6b95fc
CG
1310
1311#ifdef CONFIG_X86_32
1b4ee4e4
CG
1312 {
1313 unsigned int value;
1314 /* Disable the local apic timer */
1315 value = apic_read(APIC_LVTT);
1316 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1317 apic_write(APIC_LVTT, value);
1318 }
fa6b95fc
CG
1319#endif
1320
f2802e7f 1321 setup_apic_nmi_watchdog(NULL);
0e078e2f 1322 apic_pm_activate();
1da177e4 1323}
1da177e4 1324
06cd9a7d 1325#ifdef CONFIG_X86_X2APIC
6e1cb38a
SS
1326void check_x2apic(void)
1327{
ef1f87aa 1328 if (x2apic_enabled()) {
ba21ebb6 1329 pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
fc1edaf9 1330 x2apic_preenabled = x2apic_mode = 1;
6e1cb38a
SS
1331 }
1332}
1333
1334void enable_x2apic(void)
1335{
1336 int msr, msr2;
1337
fc1edaf9 1338 if (!x2apic_mode)
06cd9a7d
YL
1339 return;
1340
6e1cb38a
SS
1341 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1342 if (!(msr & X2APIC_ENABLE)) {
ba21ebb6 1343 pr_info("Enabling x2apic\n");
6e1cb38a
SS
1344 wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
1345 }
1346}
93758238 1347#endif /* CONFIG_X86_X2APIC */
6e1cb38a 1348
ce69a784 1349int __init enable_IR(void)
6e1cb38a
SS
1350{
1351#ifdef CONFIG_INTR_REMAP
93758238
WH
1352 if (!intr_remapping_supported()) {
1353 pr_debug("intr-remapping not supported\n");
ce69a784 1354 return 0;
6e1cb38a
SS
1355 }
1356
93758238
WH
1357 if (!x2apic_preenabled && skip_ioapic_setup) {
1358 pr_info("Skipped enabling intr-remap because of skipping "
1359 "io-apic setup\n");
ce69a784 1360 return 0;
6e1cb38a
SS
1361 }
1362
ce69a784
GN
1363 if (enable_intr_remapping(x2apic_supported()))
1364 return 0;
1365
1366 pr_info("Enabled Interrupt-remapping\n");
1367
1368 return 1;
1369
1370#endif
1371 return 0;
1372}
1373
1374void __init enable_IR_x2apic(void)
1375{
1376 unsigned long flags;
1377 struct IO_APIC_route_entry **ioapic_entries = NULL;
1378 int ret, x2apic_enabled = 0;
b7f42ab2
YL
1379 int dmar_table_init_ret = 0;
1380
1381#ifdef CONFIG_INTR_REMAP
1382 dmar_table_init_ret = dmar_table_init();
1383 if (dmar_table_init_ret)
1384 pr_debug("dmar_table_init() failed with %d:\n",
1385 dmar_table_init_ret);
1386#endif
ce69a784 1387
b24696bc
FY
1388 ioapic_entries = alloc_ioapic_entries();
1389 if (!ioapic_entries) {
ce69a784
GN
1390 pr_err("Allocate ioapic_entries failed\n");
1391 goto out;
b24696bc
FY
1392 }
1393
1394 ret = save_IO_APIC_setup(ioapic_entries);
5ffa4eb2 1395 if (ret) {
ba21ebb6 1396 pr_info("Saving IO-APIC state failed: %d\n", ret);
ce69a784 1397 goto out;
5ffa4eb2 1398 }
6e1cb38a 1399
05c3dc2c 1400 local_irq_save(flags);
05c3dc2c 1401 mask_8259A();
ce69a784 1402 mask_IO_APIC_setup(ioapic_entries);
05c3dc2c 1403
b7f42ab2
YL
1404 if (dmar_table_init_ret)
1405 ret = 0;
1406 else
1407 ret = enable_IR();
1408
ce69a784
GN
1409 if (!ret) {
1410 /* IR is required if there is APIC ID > 255 even when running
1411 * under KVM
1412 */
1413 if (max_physical_apicid > 255 || !kvm_para_available())
1414 goto nox2apic;
1415 /*
1416 * without IR all CPUs can be addressed by IOAPIC/MSI
1417 * only in physical mode
1418 */
1419 x2apic_force_phys();
1420 }
6e1cb38a 1421
ce69a784 1422 x2apic_enabled = 1;
93758238 1423
fc1edaf9
SS
1424 if (x2apic_supported() && !x2apic_mode) {
1425 x2apic_mode = 1;
6e1cb38a 1426 enable_x2apic();
93758238 1427 pr_info("Enabled x2apic\n");
6e1cb38a 1428 }
5ffa4eb2 1429
ce69a784
GN
1430nox2apic:
1431 if (!ret) /* IR enabling failed */
b24696bc 1432 restore_IO_APIC_setup(ioapic_entries);
6e1cb38a
SS
1433 unmask_8259A();
1434 local_irq_restore(flags);
1435
ce69a784 1436out:
b24696bc
FY
1437 if (ioapic_entries)
1438 free_ioapic_entries(ioapic_entries);
93758238 1439
ce69a784 1440 if (x2apic_enabled)
93758238
WH
1441 return;
1442
93758238 1443 if (x2apic_preenabled)
ce69a784 1444 panic("x2apic: enabled by BIOS but kernel init failed.");
93758238 1445 else if (cpu_has_x2apic)
ce69a784 1446 pr_info("Not enabling x2apic, Intr-remapping init failed.\n");
6e1cb38a 1447}
93758238 1448
be7a656f 1449#ifdef CONFIG_X86_64
1da177e4
LT
1450/*
1451 * Detect and enable local APICs on non-SMP boards.
1452 * Original code written by Keir Fraser.
1453 * On AMD64 we trust the BIOS - if it says no APIC it is likely
6935d1f9 1454 * not correctly set up (usually the APIC timer won't work etc.)
1da177e4 1455 */
0e078e2f 1456static int __init detect_init_APIC(void)
1da177e4
LT
1457{
1458 if (!cpu_has_apic) {
ba21ebb6 1459 pr_info("No local APIC present\n");
1da177e4
LT
1460 return -1;
1461 }
1462
1463 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1da177e4
LT
1464 return 0;
1465}
be7a656f
YL
1466#else
1467/*
1468 * Detect and initialize APIC
1469 */
1470static int __init detect_init_APIC(void)
1471{
1472 u32 h, l, features;
1473
1474 /* Disabled by kernel option? */
1475 if (disable_apic)
1476 return -1;
1477
1478 switch (boot_cpu_data.x86_vendor) {
1479 case X86_VENDOR_AMD:
1480 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
85877061 1481 (boot_cpu_data.x86 >= 15))
be7a656f
YL
1482 break;
1483 goto no_apic;
1484 case X86_VENDOR_INTEL:
1485 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1486 (boot_cpu_data.x86 == 5 && cpu_has_apic))
1487 break;
1488 goto no_apic;
1489 default:
1490 goto no_apic;
1491 }
1492
1493 if (!cpu_has_apic) {
1494 /*
1495 * Over-ride BIOS and try to enable the local APIC only if
1496 * "lapic" specified.
1497 */
1498 if (!force_enable_local_apic) {
ba21ebb6
CG
1499 pr_info("Local APIC disabled by BIOS -- "
1500 "you can enable it with \"lapic\"\n");
be7a656f
YL
1501 return -1;
1502 }
1503 /*
1504 * Some BIOSes disable the local APIC in the APIC_BASE
1505 * MSR. This can only be done in software for Intel P6 or later
1506 * and AMD K7 (Model > 1) or later.
1507 */
1508 rdmsr(MSR_IA32_APICBASE, l, h);
1509 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
ba21ebb6 1510 pr_info("Local APIC disabled by BIOS -- reenabling.\n");
be7a656f
YL
1511 l &= ~MSR_IA32_APICBASE_BASE;
1512 l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
1513 wrmsr(MSR_IA32_APICBASE, l, h);
1514 enabled_via_apicbase = 1;
1515 }
1516 }
1517 /*
1518 * The APIC feature bit should now be enabled
1519 * in `cpuid'
1520 */
1521 features = cpuid_edx(1);
1522 if (!(features & (1 << X86_FEATURE_APIC))) {
ba21ebb6 1523 pr_warning("Could not enable APIC!\n");
be7a656f
YL
1524 return -1;
1525 }
1526 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1527 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1528
1529 /* The BIOS may have set up the APIC at some other address */
1530 rdmsr(MSR_IA32_APICBASE, l, h);
1531 if (l & MSR_IA32_APICBASE_ENABLE)
1532 mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1533
ba21ebb6 1534 pr_info("Found and enabled local APIC!\n");
be7a656f
YL
1535
1536 apic_pm_activate();
1537
1538 return 0;
1539
1540no_apic:
ba21ebb6 1541 pr_info("No local APIC present or hardware disabled\n");
be7a656f
YL
1542 return -1;
1543}
1544#endif
1da177e4 1545
f28c0ae2 1546#ifdef CONFIG_X86_64
8643f9d0
YL
1547void __init early_init_lapic_mapping(void)
1548{
8643f9d0
YL
1549 /*
1550 * If no local APIC can be found then go out
1551 * : it means there is no mpatable and MADT
1552 */
1553 if (!smp_found_config)
1554 return;
1555
d3a247bf 1556 set_fixmap_nocache(FIX_APIC_BASE, mp_lapic_addr);
8643f9d0 1557 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
d3a247bf 1558 APIC_BASE, mp_lapic_addr);
8643f9d0
YL
1559
1560 /*
1561 * Fetch the APIC ID of the BSP in case we have a
1562 * default configuration (or the MP table is broken).
1563 */
4c9961d5 1564 boot_cpu_physical_apicid = read_apic_id();
8643f9d0 1565}
f28c0ae2 1566#endif
8643f9d0 1567
0e078e2f
TG
1568/**
1569 * init_apic_mappings - initialize APIC mappings
1570 */
1da177e4
LT
1571void __init init_apic_mappings(void)
1572{
4401da61
YL
1573 unsigned int new_apicid;
1574
fc1edaf9 1575 if (x2apic_mode) {
4c9961d5 1576 boot_cpu_physical_apicid = read_apic_id();
6e1cb38a
SS
1577 return;
1578 }
1579
4797f6b0 1580 /* If no local APIC can be found return early */
1da177e4 1581 if (!smp_found_config && detect_init_APIC()) {
4797f6b0
YL
1582 /* lets NOP'ify apic operations */
1583 pr_info("APIC: disable apic facility\n");
1584 apic_disable();
1585 } else {
1da177e4
LT
1586 apic_phys = mp_lapic_addr;
1587
4797f6b0
YL
1588 /*
1589 * acpi lapic path already maps that address in
1590 * acpi_register_lapic_address()
1591 */
1592 if (!acpi_lapic)
1593 set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
cec6be6d 1594
4797f6b0
YL
1595 apic_printk(APIC_VERBOSE, "mapped APIC to %08lx (%08lx)\n",
1596 APIC_BASE, apic_phys);
cec6be6d 1597 }
1da177e4
LT
1598
1599 /*
1600 * Fetch the APIC ID of the BSP in case we have a
1601 * default configuration (or the MP table is broken).
1602 */
4401da61
YL
1603 new_apicid = read_apic_id();
1604 if (boot_cpu_physical_apicid != new_apicid) {
1605 boot_cpu_physical_apicid = new_apicid;
103428e5
CG
1606 /*
1607 * yeah -- we lie about apic_version
1608 * in case if apic was disabled via boot option
1609 * but it's not a problem for SMP compiled kernel
1610 * since smp_sanity_check is prepared for such a case
1611 * and disable smp mode
1612 */
4401da61
YL
1613 apic_version[new_apicid] =
1614 GET_APIC_VERSION(apic_read(APIC_LVR));
08306ce6 1615 }
1da177e4
LT
1616}
1617
1618/*
0e078e2f
TG
1619 * This initializes the IO-APIC and APIC hardware if this is
1620 * a UP kernel.
1da177e4 1621 */
1b313f4a
CG
1622int apic_version[MAX_APICS];
1623
0e078e2f 1624int __init APIC_init_uniprocessor(void)
1da177e4 1625{
0e078e2f 1626 if (disable_apic) {
ba21ebb6 1627 pr_info("Apic disabled\n");
0e078e2f
TG
1628 return -1;
1629 }
f1182638 1630#ifdef CONFIG_X86_64
0e078e2f
TG
1631 if (!cpu_has_apic) {
1632 disable_apic = 1;
ba21ebb6 1633 pr_info("Apic disabled by BIOS\n");
0e078e2f
TG
1634 return -1;
1635 }
fa2bd35a
YL
1636#else
1637 if (!smp_found_config && !cpu_has_apic)
1638 return -1;
1639
1640 /*
1641 * Complain if the BIOS pretends there is one.
1642 */
1643 if (!cpu_has_apic &&
1644 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
ba21ebb6
CG
1645 pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
1646 boot_cpu_physical_apicid);
fa2bd35a
YL
1647 return -1;
1648 }
1649#endif
1650
6e1cb38a 1651 enable_IR_x2apic();
fa2bd35a 1652#ifdef CONFIG_X86_64
72ce0165 1653 default_setup_apic_routing();
fa2bd35a 1654#endif
6e1cb38a 1655
0e078e2f 1656 verify_local_APIC();
b5841765
GC
1657 connect_bsp_APIC();
1658
fa2bd35a 1659#ifdef CONFIG_X86_64
c70dcb74 1660 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
fa2bd35a
YL
1661#else
1662 /*
1663 * Hack: In case of kdump, after a crash, kernel might be booting
1664 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1665 * might be zero if read from MP tables. Get it from LAPIC.
1666 */
1667# ifdef CONFIG_CRASH_DUMP
1668 boot_cpu_physical_apicid = read_apic_id();
1669# endif
1670#endif
1671 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
0e078e2f 1672 setup_local_APIC();
1da177e4 1673
88d0f550 1674#ifdef CONFIG_X86_IO_APIC
739f33b3
AK
1675 /*
1676 * Now enable IO-APICs, actually call clear_IO_APIC
98c061b6 1677 * We need clear_IO_APIC before enabling error vector
739f33b3
AK
1678 */
1679 if (!skip_ioapic_setup && nr_ioapics)
1680 enable_IO_APIC();
fa2bd35a 1681#endif
739f33b3
AK
1682
1683 end_local_APIC_setup();
1684
fa2bd35a 1685#ifdef CONFIG_X86_IO_APIC
0e078e2f
TG
1686 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1687 setup_IO_APIC();
98c061b6 1688 else {
0e078e2f 1689 nr_ioapics = 0;
98c061b6
YL
1690 localise_nmi_watchdog();
1691 }
1692#else
1693 localise_nmi_watchdog();
fa2bd35a
YL
1694#endif
1695
736decac 1696 x86_init.timers.setup_percpu_clockev();
fa2bd35a 1697#ifdef CONFIG_X86_64
0e078e2f 1698 check_nmi_watchdog();
fa2bd35a
YL
1699#endif
1700
0e078e2f 1701 return 0;
1da177e4
LT
1702}
1703
1704/*
0e078e2f 1705 * Local APIC interrupts
1da177e4
LT
1706 */
1707
0e078e2f
TG
1708/*
1709 * This interrupt should _never_ happen with our APIC/SMP architecture
1710 */
dc1528dd 1711void smp_spurious_interrupt(struct pt_regs *regs)
1da177e4 1712{
dc1528dd
YL
1713 u32 v;
1714
0e078e2f
TG
1715 exit_idle();
1716 irq_enter();
1da177e4 1717 /*
0e078e2f
TG
1718 * Check if this really is a spurious interrupt and ACK it
1719 * if it is a vectored one. Just in case...
1720 * Spurious interrupts should not be ACKed.
1da177e4 1721 */
0e078e2f
TG
1722 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1723 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1724 ack_APIC_irq();
c4d58cbd 1725
915b0d01
HS
1726 inc_irq_stat(irq_spurious_count);
1727
dc1528dd 1728 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
ba21ebb6
CG
1729 pr_info("spurious APIC interrupt on CPU#%d, "
1730 "should never happen.\n", smp_processor_id());
0e078e2f
TG
1731 irq_exit();
1732}
1da177e4 1733
0e078e2f
TG
1734/*
1735 * This interrupt should never happen with our APIC/SMP architecture
1736 */
dc1528dd 1737void smp_error_interrupt(struct pt_regs *regs)
0e078e2f 1738{
dc1528dd 1739 u32 v, v1;
1da177e4 1740
0e078e2f
TG
1741 exit_idle();
1742 irq_enter();
1743 /* First tickle the hardware, only then report what went on. -- REW */
1744 v = apic_read(APIC_ESR);
1745 apic_write(APIC_ESR, 0);
1746 v1 = apic_read(APIC_ESR);
1747 ack_APIC_irq();
1748 atomic_inc(&irq_err_count);
ba7eda4c 1749
ba21ebb6
CG
1750 /*
1751 * Here is what the APIC error bits mean:
1752 * 0: Send CS error
1753 * 1: Receive CS error
1754 * 2: Send accept error
1755 * 3: Receive accept error
1756 * 4: Reserved
1757 * 5: Send illegal vector
1758 * 6: Received illegal vector
1759 * 7: Illegal register address
1760 */
1761 pr_debug("APIC error on CPU%d: %02x(%02x)\n",
0e078e2f
TG
1762 smp_processor_id(), v , v1);
1763 irq_exit();
1da177e4
LT
1764}
1765
b5841765 1766/**
36c9d674
CG
1767 * connect_bsp_APIC - attach the APIC to the interrupt system
1768 */
b5841765
GC
1769void __init connect_bsp_APIC(void)
1770{
36c9d674
CG
1771#ifdef CONFIG_X86_32
1772 if (pic_mode) {
1773 /*
1774 * Do not trust the local APIC being empty at bootup.
1775 */
1776 clear_local_APIC();
1777 /*
1778 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1779 * local APIC to INT and NMI lines.
1780 */
1781 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1782 "enabling APIC mode.\n");
c0eaa453 1783 imcr_pic_to_apic();
36c9d674
CG
1784 }
1785#endif
49040333
IM
1786 if (apic->enable_apic_mode)
1787 apic->enable_apic_mode();
b5841765
GC
1788}
1789
274cfe59
CG
1790/**
1791 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1792 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1793 *
1794 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1795 * APIC is disabled.
1796 */
0e078e2f 1797void disconnect_bsp_APIC(int virt_wire_setup)
1da177e4 1798{
1b4ee4e4
CG
1799 unsigned int value;
1800
c177b0bc
CG
1801#ifdef CONFIG_X86_32
1802 if (pic_mode) {
1803 /*
1804 * Put the board back into PIC mode (has an effect only on
1805 * certain older boards). Note that APIC interrupts, including
1806 * IPIs, won't work beyond this point! The only exception are
1807 * INIT IPIs.
1808 */
1809 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1810 "entering PIC mode.\n");
c0eaa453 1811 imcr_apic_to_pic();
c177b0bc
CG
1812 return;
1813 }
1814#endif
1815
0e078e2f 1816 /* Go back to Virtual Wire compatibility mode */
1da177e4 1817
0e078e2f
TG
1818 /* For the spurious interrupt use vector F, and enable it */
1819 value = apic_read(APIC_SPIV);
1820 value &= ~APIC_VECTOR_MASK;
1821 value |= APIC_SPIV_APIC_ENABLED;
1822 value |= 0xf;
1823 apic_write(APIC_SPIV, value);
b8ce3359 1824
0e078e2f
TG
1825 if (!virt_wire_setup) {
1826 /*
1827 * For LVT0 make it edge triggered, active high,
1828 * external and enabled
1829 */
1830 value = apic_read(APIC_LVT0);
1831 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1832 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1833 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1834 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1835 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1836 apic_write(APIC_LVT0, value);
1837 } else {
1838 /* Disable LVT0 */
1839 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1840 }
b8ce3359 1841
c177b0bc
CG
1842 /*
1843 * For LVT1 make it edge triggered, active high,
1844 * nmi and enabled
1845 */
0e078e2f
TG
1846 value = apic_read(APIC_LVT1);
1847 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1848 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1849 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1850 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1851 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1852 apic_write(APIC_LVT1, value);
1da177e4
LT
1853}
1854
be8a5685
AS
1855void __cpuinit generic_processor_info(int apicid, int version)
1856{
1857 int cpu;
be8a5685 1858
1b313f4a
CG
1859 /*
1860 * Validate version
1861 */
1862 if (version == 0x0) {
ba21ebb6 1863 pr_warning("BIOS bug, APIC version is 0 for CPU#%d! "
3b11ce7f
MT
1864 "fixing up to 0x10. (tell your hw vendor)\n",
1865 version);
1b313f4a 1866 version = 0x10;
be8a5685 1867 }
1b313f4a 1868 apic_version[apicid] = version;
be8a5685 1869
3b11ce7f
MT
1870 if (num_processors >= nr_cpu_ids) {
1871 int max = nr_cpu_ids;
1872 int thiscpu = max + disabled_cpus;
1873
1874 pr_warning(
1875 "ACPI: NR_CPUS/possible_cpus limit of %i reached."
1876 " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
1877
1878 disabled_cpus++;
be8a5685
AS
1879 return;
1880 }
1881
1882 num_processors++;
3b11ce7f 1883 cpu = cpumask_next_zero(-1, cpu_present_mask);
be8a5685 1884
b2b815d8
MT
1885 if (version != apic_version[boot_cpu_physical_apicid])
1886 WARN_ONCE(1,
1887 "ACPI: apic version mismatch, bootcpu: %x cpu %d: %x\n",
1888 apic_version[boot_cpu_physical_apicid], cpu, version);
1889
be8a5685
AS
1890 physid_set(apicid, phys_cpu_present_map);
1891 if (apicid == boot_cpu_physical_apicid) {
1892 /*
1893 * x86_bios_cpu_apicid is required to have processors listed
1894 * in same order as logical cpu numbers. Hence the first
1895 * entry is BSP, and so on.
1896 */
1897 cpu = 0;
1898 }
e0da3364
YL
1899 if (apicid > max_physical_apicid)
1900 max_physical_apicid = apicid;
1901
1b313f4a 1902#ifdef CONFIG_X86_32
2fbd07a5
SS
1903 switch (boot_cpu_data.x86_vendor) {
1904 case X86_VENDOR_INTEL:
1905 if (num_processors > 8)
1906 def_to_bigsmp = 1;
1907 break;
1908 case X86_VENDOR_AMD:
1909 if (max_physical_apicid >= 8)
1b313f4a 1910 def_to_bigsmp = 1;
1b313f4a
CG
1911 }
1912#endif
1913
3e5095d1 1914#if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
f10fcd47
TH
1915 early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1916 early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
1b313f4a 1917#endif
be8a5685 1918
1de88cd4
MT
1919 set_cpu_possible(cpu, true);
1920 set_cpu_present(cpu, true);
be8a5685
AS
1921}
1922
0c81c746
SS
1923int hard_smp_processor_id(void)
1924{
1925 return read_apic_id();
1926}
1dcdd3d1
IM
1927
1928void default_init_apic_ldr(void)
1929{
1930 unsigned long val;
1931
1932 apic_write(APIC_DFR, APIC_DFR_VALUE);
1933 val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
1934 val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
1935 apic_write(APIC_LDR, val);
1936}
1937
1938#ifdef CONFIG_X86_32
1939int default_apicid_to_node(int logical_apicid)
1940{
1941#ifdef CONFIG_SMP
1942 return apicid_2_node[hard_smp_processor_id()];
1943#else
1944 return 0;
1945#endif
1946}
3491998d 1947#endif
0c81c746 1948
89039b37 1949/*
0e078e2f 1950 * Power management
89039b37 1951 */
0e078e2f
TG
1952#ifdef CONFIG_PM
1953
1954static struct {
274cfe59
CG
1955 /*
1956 * 'active' is true if the local APIC was enabled by us and
1957 * not the BIOS; this signifies that we are also responsible
1958 * for disabling it before entering apm/acpi suspend
1959 */
0e078e2f
TG
1960 int active;
1961 /* r/w apic fields */
1962 unsigned int apic_id;
1963 unsigned int apic_taskpri;
1964 unsigned int apic_ldr;
1965 unsigned int apic_dfr;
1966 unsigned int apic_spiv;
1967 unsigned int apic_lvtt;
1968 unsigned int apic_lvtpc;
1969 unsigned int apic_lvt0;
1970 unsigned int apic_lvt1;
1971 unsigned int apic_lvterr;
1972 unsigned int apic_tmict;
1973 unsigned int apic_tdcr;
1974 unsigned int apic_thmr;
1975} apic_pm_state;
1976
1977static int lapic_suspend(struct sys_device *dev, pm_message_t state)
1978{
1979 unsigned long flags;
1980 int maxlvt;
89039b37 1981
0e078e2f
TG
1982 if (!apic_pm_state.active)
1983 return 0;
89039b37 1984
0e078e2f 1985 maxlvt = lapic_get_maxlvt();
89039b37 1986
2d7a66d0 1987 apic_pm_state.apic_id = apic_read(APIC_ID);
0e078e2f
TG
1988 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
1989 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
1990 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
1991 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
1992 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
1993 if (maxlvt >= 4)
1994 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
1995 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
1996 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
1997 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
1998 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
1999 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
4efc0670 2000#ifdef CONFIG_X86_THERMAL_VECTOR
0e078e2f
TG
2001 if (maxlvt >= 5)
2002 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
2003#endif
24968cfd 2004
0e078e2f
TG
2005 local_irq_save(flags);
2006 disable_local_APIC();
fc1edaf9 2007
b24696bc
FY
2008 if (intr_remapping_enabled)
2009 disable_intr_remapping();
fc1edaf9 2010
0e078e2f
TG
2011 local_irq_restore(flags);
2012 return 0;
1da177e4
LT
2013}
2014
0e078e2f 2015static int lapic_resume(struct sys_device *dev)
1da177e4 2016{
0e078e2f
TG
2017 unsigned int l, h;
2018 unsigned long flags;
2019 int maxlvt;
3d58829b 2020 int ret = 0;
b24696bc
FY
2021 struct IO_APIC_route_entry **ioapic_entries = NULL;
2022
0e078e2f
TG
2023 if (!apic_pm_state.active)
2024 return 0;
89b831ef 2025
0e078e2f 2026 local_irq_save(flags);
9a2755c3 2027 if (intr_remapping_enabled) {
b24696bc
FY
2028 ioapic_entries = alloc_ioapic_entries();
2029 if (!ioapic_entries) {
2030 WARN(1, "Alloc ioapic_entries in lapic resume failed.");
3d58829b
JS
2031 ret = -ENOMEM;
2032 goto restore;
b24696bc
FY
2033 }
2034
2035 ret = save_IO_APIC_setup(ioapic_entries);
2036 if (ret) {
2037 WARN(1, "Saving IO-APIC state failed: %d\n", ret);
2038 free_ioapic_entries(ioapic_entries);
3d58829b 2039 goto restore;
b24696bc
FY
2040 }
2041
2042 mask_IO_APIC_setup(ioapic_entries);
2043 mask_8259A();
b24696bc 2044 }
92206c90 2045
fc1edaf9 2046 if (x2apic_mode)
92206c90 2047 enable_x2apic();
cf6567fe 2048 else {
92206c90
CG
2049 /*
2050 * Make sure the APICBASE points to the right address
2051 *
2052 * FIXME! This will be wrong if we ever support suspend on
2053 * SMP! We'll need to do this as part of the CPU restore!
2054 */
6e1cb38a
SS
2055 rdmsr(MSR_IA32_APICBASE, l, h);
2056 l &= ~MSR_IA32_APICBASE_BASE;
2057 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
2058 wrmsr(MSR_IA32_APICBASE, l, h);
d5e629a6 2059 }
6e1cb38a 2060
b24696bc 2061 maxlvt = lapic_get_maxlvt();
0e078e2f
TG
2062 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
2063 apic_write(APIC_ID, apic_pm_state.apic_id);
2064 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
2065 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
2066 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
2067 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
2068 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
2069 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
92206c90 2070#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
0e078e2f
TG
2071 if (maxlvt >= 5)
2072 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
2073#endif
2074 if (maxlvt >= 4)
2075 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
2076 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
2077 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
2078 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
2079 apic_write(APIC_ESR, 0);
2080 apic_read(APIC_ESR);
2081 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
2082 apic_write(APIC_ESR, 0);
2083 apic_read(APIC_ESR);
92206c90 2084
9a2755c3 2085 if (intr_remapping_enabled) {
fc1edaf9 2086 reenable_intr_remapping(x2apic_mode);
b24696bc
FY
2087 unmask_8259A();
2088 restore_IO_APIC_setup(ioapic_entries);
2089 free_ioapic_entries(ioapic_entries);
2090 }
3d58829b 2091restore:
0e078e2f 2092 local_irq_restore(flags);
92206c90 2093
3d58829b 2094 return ret;
0e078e2f 2095}
b8ce3359 2096
274cfe59
CG
2097/*
2098 * This device has no shutdown method - fully functioning local APICs
2099 * are needed on every CPU up until machine_halt/restart/poweroff.
2100 */
2101
0e078e2f
TG
2102static struct sysdev_class lapic_sysclass = {
2103 .name = "lapic",
2104 .resume = lapic_resume,
2105 .suspend = lapic_suspend,
2106};
b8ce3359 2107
0e078e2f 2108static struct sys_device device_lapic = {
e83a5fdc
HS
2109 .id = 0,
2110 .cls = &lapic_sysclass,
0e078e2f 2111};
b8ce3359 2112
0e078e2f
TG
2113static void __cpuinit apic_pm_activate(void)
2114{
2115 apic_pm_state.active = 1;
1da177e4
LT
2116}
2117
0e078e2f 2118static int __init init_lapic_sysfs(void)
1da177e4 2119{
0e078e2f 2120 int error;
e83a5fdc 2121
0e078e2f
TG
2122 if (!cpu_has_apic)
2123 return 0;
2124 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
e83a5fdc 2125
0e078e2f
TG
2126 error = sysdev_class_register(&lapic_sysclass);
2127 if (!error)
2128 error = sysdev_register(&device_lapic);
2129 return error;
1da177e4 2130}
b24696bc
FY
2131
2132/* local apic needs to resume before other devices access its registers. */
2133core_initcall(init_lapic_sysfs);
0e078e2f
TG
2134
2135#else /* CONFIG_PM */
2136
2137static void apic_pm_activate(void) { }
2138
2139#endif /* CONFIG_PM */
1da177e4 2140
f28c0ae2 2141#ifdef CONFIG_X86_64
e0e42142
YL
2142
2143static int __cpuinit apic_cluster_num(void)
1da177e4
LT
2144{
2145 int i, clusters, zeros;
2146 unsigned id;
322850af 2147 u16 *bios_cpu_apicid;
1da177e4
LT
2148 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
2149
23ca4bba 2150 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
376ec33f 2151 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
1da177e4 2152
168ef543 2153 for (i = 0; i < nr_cpu_ids; i++) {
e8c10ef9 2154 /* are we being called early in kernel startup? */
693e3c56
MT
2155 if (bios_cpu_apicid) {
2156 id = bios_cpu_apicid[i];
e423e33e 2157 } else if (i < nr_cpu_ids) {
e8c10ef9 2158 if (cpu_present(i))
2159 id = per_cpu(x86_bios_cpu_apicid, i);
2160 else
2161 continue;
e423e33e 2162 } else
e8c10ef9 2163 break;
2164
1da177e4
LT
2165 if (id != BAD_APICID)
2166 __set_bit(APIC_CLUSTERID(id), clustermap);
2167 }
2168
2169 /* Problem: Partially populated chassis may not have CPUs in some of
2170 * the APIC clusters they have been allocated. Only present CPUs have
602a54a8 2171 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2172 * Since clusters are allocated sequentially, count zeros only if
2173 * they are bounded by ones.
1da177e4
LT
2174 */
2175 clusters = 0;
2176 zeros = 0;
2177 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
2178 if (test_bit(i, clustermap)) {
2179 clusters += 1 + zeros;
2180 zeros = 0;
2181 } else
2182 ++zeros;
2183 }
2184
e0e42142
YL
2185 return clusters;
2186}
2187
2188static int __cpuinitdata multi_checked;
2189static int __cpuinitdata multi;
2190
2191static int __cpuinit set_multi(const struct dmi_system_id *d)
2192{
2193 if (multi)
2194 return 0;
6f0aced6 2195 pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
e0e42142
YL
2196 multi = 1;
2197 return 0;
2198}
2199
2200static const __cpuinitconst struct dmi_system_id multi_dmi_table[] = {
2201 {
2202 .callback = set_multi,
2203 .ident = "IBM System Summit2",
2204 .matches = {
2205 DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
2206 DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
2207 },
2208 },
2209 {}
2210};
2211
2212static void __cpuinit dmi_check_multi(void)
2213{
2214 if (multi_checked)
2215 return;
2216
2217 dmi_check_system(multi_dmi_table);
2218 multi_checked = 1;
2219}
2220
2221/*
2222 * apic_is_clustered_box() -- Check if we can expect good TSC
2223 *
2224 * Thus far, the major user of this is IBM's Summit2 series:
2225 * Clustered boxes may have unsynced TSC problems if they are
2226 * multi-chassis.
2227 * Use DMI to check them
2228 */
2229__cpuinit int apic_is_clustered_box(void)
2230{
2231 dmi_check_multi();
2232 if (multi)
1cb68487
RT
2233 return 1;
2234
e0e42142
YL
2235 if (!is_vsmp_box())
2236 return 0;
2237
1da177e4 2238 /*
e0e42142
YL
2239 * ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2240 * not guaranteed to be synced between boards
1da177e4 2241 */
e0e42142
YL
2242 if (apic_cluster_num() > 1)
2243 return 1;
2244
2245 return 0;
1da177e4 2246}
f28c0ae2 2247#endif
1da177e4
LT
2248
2249/*
0e078e2f 2250 * APIC command line parameters
1da177e4 2251 */
789fa735 2252static int __init setup_disableapic(char *arg)
6935d1f9 2253{
1da177e4 2254 disable_apic = 1;
9175fc06 2255 setup_clear_cpu_cap(X86_FEATURE_APIC);
2c8c0e6b
AK
2256 return 0;
2257}
2258early_param("disableapic", setup_disableapic);
1da177e4 2259
2c8c0e6b 2260/* same as disableapic, for compatibility */
789fa735 2261static int __init setup_nolapic(char *arg)
6935d1f9 2262{
789fa735 2263 return setup_disableapic(arg);
6935d1f9 2264}
2c8c0e6b 2265early_param("nolapic", setup_nolapic);
1da177e4 2266
2e7c2838
LT
2267static int __init parse_lapic_timer_c2_ok(char *arg)
2268{
2269 local_apic_timer_c2_ok = 1;
2270 return 0;
2271}
2272early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2273
36fef094 2274static int __init parse_disable_apic_timer(char *arg)
6935d1f9 2275{
1da177e4 2276 disable_apic_timer = 1;
36fef094 2277 return 0;
6935d1f9 2278}
36fef094
CG
2279early_param("noapictimer", parse_disable_apic_timer);
2280
2281static int __init parse_nolapic_timer(char *arg)
2282{
2283 disable_apic_timer = 1;
2284 return 0;
6935d1f9 2285}
36fef094 2286early_param("nolapic_timer", parse_nolapic_timer);
73dea47f 2287
79af9bec
CG
2288static int __init apic_set_verbosity(char *arg)
2289{
2290 if (!arg) {
2291#ifdef CONFIG_X86_64
2292 skip_ioapic_setup = 0;
79af9bec
CG
2293 return 0;
2294#endif
2295 return -EINVAL;
2296 }
2297
2298 if (strcmp("debug", arg) == 0)
2299 apic_verbosity = APIC_DEBUG;
2300 else if (strcmp("verbose", arg) == 0)
2301 apic_verbosity = APIC_VERBOSE;
2302 else {
ba21ebb6 2303 pr_warning("APIC Verbosity level %s not recognised"
79af9bec
CG
2304 " use apic=verbose or apic=debug\n", arg);
2305 return -EINVAL;
2306 }
2307
2308 return 0;
2309}
2310early_param("apic", apic_set_verbosity);
2311
1e934dda
YL
2312static int __init lapic_insert_resource(void)
2313{
2314 if (!apic_phys)
2315 return -1;
2316
2317 /* Put local APIC into the resource map. */
2318 lapic_resource.start = apic_phys;
2319 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2320 insert_resource(&iomem_resource, &lapic_resource);
2321
2322 return 0;
2323}
2324
2325/*
2326 * need call insert after e820_reserve_resources()
2327 * that is using request_resource
2328 */
2329late_initcall(lapic_insert_resource);