]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - arch/x86/kernel/apic/apic.c
x86, irq: Clean up irqdomain transition code
[mirror_ubuntu-zesty-kernel.git] / arch / x86 / kernel / apic / apic.c
CommitLineData
1da177e4
LT
1/*
2 * Local APIC handling, local APIC timers
3 *
8f47e163 4 * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
1da177e4
LT
5 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
cdd6c482 17#include <linux/perf_event.h>
1da177e4 18#include <linux/kernel_stat.h>
d1de36f5 19#include <linux/mc146818rtc.h>
70a20025 20#include <linux/acpi_pmtmr.h>
d1de36f5
IM
21#include <linux/clockchips.h>
22#include <linux/interrupt.h>
23#include <linux/bootmem.h>
24#include <linux/ftrace.h>
25#include <linux/ioport.h>
e83a5fdc 26#include <linux/module.h>
f3c6ea1b 27#include <linux/syscore_ops.h>
d1de36f5
IM
28#include <linux/delay.h>
29#include <linux/timex.h>
334955ef 30#include <linux/i8253.h>
6e1cb38a 31#include <linux/dmar.h>
d1de36f5
IM
32#include <linux/init.h>
33#include <linux/cpu.h>
34#include <linux/dmi.h>
d1de36f5
IM
35#include <linux/smp.h>
36#include <linux/mm.h>
1da177e4 37
83ab8514 38#include <asm/trace/irq_vectors.h>
8a8f422d 39#include <asm/irq_remapping.h>
cdd6c482 40#include <asm/perf_event.h>
736decac 41#include <asm/x86_init.h>
1da177e4 42#include <asm/pgalloc.h>
60063497 43#include <linux/atomic.h>
1da177e4 44#include <asm/mpspec.h>
d1de36f5 45#include <asm/i8259.h>
73dea47f 46#include <asm/proto.h>
2c8c0e6b 47#include <asm/apic.h>
7167d08e 48#include <asm/io_apic.h>
d1de36f5
IM
49#include <asm/desc.h>
50#include <asm/hpet.h>
51#include <asm/idle.h>
52#include <asm/mtrr.h>
16f871bc 53#include <asm/time.h>
2bc13797 54#include <asm/smp.h>
be71b855 55#include <asm/mce.h>
8c3ba8d0 56#include <asm/tsc.h>
2904ed8d 57#include <asm/hypervisor.h>
1da177e4 58
ec70de8b 59unsigned int num_processors;
fdbecd9f 60
148f9bb8 61unsigned disabled_cpus;
fdbecd9f 62
ec70de8b
BG
63/* Processor that is doing the boot up */
64unsigned int boot_cpu_physical_apicid = -1U;
cc08e04c 65EXPORT_SYMBOL_GPL(boot_cpu_physical_apicid);
5af5573e 66
80e5609c 67/*
fdbecd9f 68 * The highest APIC ID seen during enumeration.
80e5609c 69 */
a491cc90 70static unsigned int max_physical_apicid;
5af5573e 71
80e5609c 72/*
fdbecd9f 73 * Bitmask of physically existing CPUs:
80e5609c 74 */
ec70de8b
BG
75physid_mask_t phys_cpu_present_map;
76
151e0c7d
HD
77/*
78 * Processor to be disabled specified by kernel parameter
79 * disable_cpu_apicid=<int>, mostly used for the kdump 2nd kernel to
80 * avoid undefined behaviour caused by sending INIT from AP to BSP.
81 */
5b4d1dbc 82static unsigned int disabled_cpu_apicid __read_mostly = BAD_APICID;
151e0c7d 83
ec70de8b
BG
84/*
85 * Map cpu index to physical APIC ID
86 */
0816b0f0
VZ
87DEFINE_EARLY_PER_CPU_READ_MOSTLY(u16, x86_cpu_to_apicid, BAD_APICID);
88DEFINE_EARLY_PER_CPU_READ_MOSTLY(u16, x86_bios_cpu_apicid, BAD_APICID);
ec70de8b
BG
89EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
90EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
80e5609c 91
b3c51170 92#ifdef CONFIG_X86_32
4c321ff8 93
4c321ff8
TH
94/*
95 * On x86_32, the mapping between cpu and logical apicid may vary
96 * depending on apic in use. The following early percpu variable is
97 * used for the mapping. This is where the behaviors of x86_64 and 32
98 * actually diverge. Let's keep it ugly for now.
99 */
0816b0f0 100DEFINE_EARLY_PER_CPU_READ_MOSTLY(int, x86_cpu_to_logical_apicid, BAD_APICID);
4c321ff8 101
f28c0ae2
YL
102/* Local APIC was disabled by the BIOS and enabled by the kernel */
103static int enabled_via_apicbase;
104
c0eaa453
CG
105/*
106 * Handle interrupt mode configuration register (IMCR).
107 * This register controls whether the interrupt signals
108 * that reach the BSP come from the master PIC or from the
109 * local APIC. Before entering Symmetric I/O Mode, either
110 * the BIOS or the operating system must switch out of
111 * PIC Mode by changing the IMCR.
112 */
5cda395f 113static inline void imcr_pic_to_apic(void)
c0eaa453
CG
114{
115 /* select IMCR register */
116 outb(0x70, 0x22);
117 /* NMI and 8259 INTR go through APIC */
118 outb(0x01, 0x23);
119}
120
5cda395f 121static inline void imcr_apic_to_pic(void)
c0eaa453
CG
122{
123 /* select IMCR register */
124 outb(0x70, 0x22);
125 /* NMI and 8259 INTR go directly to BSP */
126 outb(0x00, 0x23);
127}
b3c51170
YL
128#endif
129
279f1461
SS
130/*
131 * Knob to control our willingness to enable the local APIC.
132 *
133 * +1=force-enable
134 */
135static int force_enable_local_apic __initdata;
dc9788f4
DR
136
137/* Control whether x2APIC mode is enabled or not */
138static bool nox2apic __initdata;
139
279f1461
SS
140/*
141 * APIC command line parameters
142 */
143static int __init parse_lapic(char *arg)
144{
145 if (config_enabled(CONFIG_X86_32) && !arg)
146 force_enable_local_apic = 1;
27cf9298 147 else if (arg && !strncmp(arg, "notscdeadline", 13))
279f1461
SS
148 setup_clear_cpu_cap(X86_FEATURE_TSC_DEADLINE_TIMER);
149 return 0;
150}
151early_param("lapic", parse_lapic);
152
b3c51170 153#ifdef CONFIG_X86_64
bc1d99c1 154static int apic_calibrate_pmtmr __initdata;
b3c51170
YL
155static __init int setup_apicpmtimer(char *s)
156{
157 apic_calibrate_pmtmr = 1;
158 notsc_setup(NULL);
159 return 0;
160}
161__setup("apicpmtimer", setup_apicpmtimer);
162#endif
163
fc1edaf9 164int x2apic_mode;
06cd9a7d 165#ifdef CONFIG_X86_X2APIC
6e1cb38a 166/* x2apic enabled before OS handover */
fb209bd8
YL
167int x2apic_preenabled;
168static int x2apic_disabled;
dc9788f4 169static int __init setup_nox2apic(char *str)
49899eac 170{
39d83a5d 171 if (x2apic_enabled()) {
a31bc327
YL
172 int apicid = native_apic_msr_read(APIC_ID);
173
174 if (apicid >= 255) {
175 pr_warning("Apicid: %08x, cannot enforce nox2apic\n",
176 apicid);
177 return 0;
178 }
179
180 pr_warning("x2apic already enabled. will disable it\n");
181 } else
182 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
183
dc9788f4 184 nox2apic = true;
39d83a5d 185
49899eac
YL
186 return 0;
187}
188early_param("nox2apic", setup_nox2apic);
189#endif
1da177e4 190
b3c51170
YL
191unsigned long mp_lapic_addr;
192int disable_apic;
193/* Disable local APIC timer from the kernel commandline or via dmi quirk */
25874a29 194static int disable_apic_timer __initdata;
e83a5fdc 195/* Local APIC timer works in C2 */
2e7c2838
LT
196int local_apic_timer_c2_ok;
197EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
198
efa2559f
YL
199int first_system_vector = 0xfe;
200
e83a5fdc
HS
201/*
202 * Debug level, exported for io_apic.c
203 */
baa13188 204unsigned int apic_verbosity;
e83a5fdc 205
89c38c28
CG
206int pic_mode;
207
bab4b27c
AS
208/* Have we found an MP table */
209int smp_found_config;
210
39928722
AD
211static struct resource lapic_resource = {
212 .name = "Local APIC",
213 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
214};
215
1ade93ef 216unsigned int lapic_timer_frequency = 0;
d03030e9 217
0e078e2f 218static void apic_pm_activate(void);
ba7eda4c 219
d3432896
AK
220static unsigned long apic_phys;
221
0e078e2f
TG
222/*
223 * Get the LAPIC version
224 */
225static inline int lapic_get_version(void)
ba7eda4c 226{
0e078e2f 227 return GET_APIC_VERSION(apic_read(APIC_LVR));
ba7eda4c
TG
228}
229
0e078e2f 230/*
9c803869 231 * Check, if the APIC is integrated or a separate chip
0e078e2f
TG
232 */
233static inline int lapic_is_integrated(void)
ba7eda4c 234{
9c803869 235#ifdef CONFIG_X86_64
0e078e2f 236 return 1;
9c803869
CG
237#else
238 return APIC_INTEGRATED(lapic_get_version());
239#endif
ba7eda4c
TG
240}
241
242/*
0e078e2f 243 * Check, whether this is a modern or a first generation APIC
ba7eda4c 244 */
0e078e2f 245static int modern_apic(void)
ba7eda4c 246{
0e078e2f
TG
247 /* AMD systems use old APIC versions, so check the CPU */
248 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
249 boot_cpu_data.x86 >= 0xf)
250 return 1;
251 return lapic_get_version() >= 0x14;
ba7eda4c
TG
252}
253
08306ce6 254/*
a933c618
CG
255 * right after this call apic become NOOP driven
256 * so apic->write/read doesn't do anything
08306ce6 257 */
25874a29 258static void __init apic_disable(void)
08306ce6 259{
f88f2b4f 260 pr_info("APIC: switched to apic NOOP\n");
a933c618 261 apic = &apic_noop;
08306ce6
CG
262}
263
c1eeb2de 264void native_apic_wait_icr_idle(void)
8339e9fb
FLV
265{
266 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
267 cpu_relax();
268}
269
c1eeb2de 270u32 native_safe_apic_wait_icr_idle(void)
8339e9fb 271{
3c6bb07a 272 u32 send_status;
8339e9fb
FLV
273 int timeout;
274
275 timeout = 0;
276 do {
277 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
278 if (!send_status)
279 break;
b49d7d87 280 inc_irq_stat(icr_read_retry_count);
8339e9fb
FLV
281 udelay(100);
282 } while (timeout++ < 1000);
283
284 return send_status;
285}
286
c1eeb2de 287void native_apic_icr_write(u32 low, u32 id)
1b374e4d 288{
ea7bdc65
JK
289 unsigned long flags;
290
291 local_irq_save(flags);
ed4e5ec1 292 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
1b374e4d 293 apic_write(APIC_ICR, low);
ea7bdc65 294 local_irq_restore(flags);
1b374e4d
SS
295}
296
c1eeb2de 297u64 native_apic_icr_read(void)
1b374e4d
SS
298{
299 u32 icr1, icr2;
300
301 icr2 = apic_read(APIC_ICR2);
302 icr1 = apic_read(APIC_ICR);
303
cf9768d7 304 return icr1 | ((u64)icr2 << 32);
1b374e4d
SS
305}
306
7c37e48b
CG
307#ifdef CONFIG_X86_32
308/**
309 * get_physical_broadcast - Get number of physical broadcast IDs
310 */
311int get_physical_broadcast(void)
312{
313 return modern_apic() ? 0xff : 0xf;
314}
315#endif
316
0e078e2f
TG
317/**
318 * lapic_get_maxlvt - get the maximum number of local vector table entries
319 */
37e650c7 320int lapic_get_maxlvt(void)
1da177e4 321{
36a028de 322 unsigned int v;
1da177e4
LT
323
324 v = apic_read(APIC_LVR);
36a028de
CG
325 /*
326 * - we always have APIC integrated on 64bit mode
327 * - 82489DXs do not report # of LVT entries
328 */
329 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
1da177e4
LT
330}
331
274cfe59
CG
332/*
333 * Local APIC timer
334 */
335
c40aaec6 336/* Clock divisor */
c40aaec6 337#define APIC_DIVISOR 16
279f1461 338#define TSC_DIVISOR 32
f07f4f90 339
0e078e2f
TG
340/*
341 * This function sets up the local APIC timer, with a timeout of
342 * 'clocks' APIC bus clock. During calibration we actually call
343 * this function twice on the boot CPU, once with a bogus timeout
344 * value, second time for real. The other (noncalibrating) CPUs
345 * call this function only once, with the real, calibrated value.
346 *
347 * We do reads before writes even if unnecessary, to get around the
348 * P5 APIC double write bug.
349 */
0e078e2f 350static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
1da177e4 351{
0e078e2f 352 unsigned int lvtt_value, tmp_value;
1da177e4 353
0e078e2f
TG
354 lvtt_value = LOCAL_TIMER_VECTOR;
355 if (!oneshot)
356 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
279f1461
SS
357 else if (boot_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER))
358 lvtt_value |= APIC_LVT_TIMER_TSCDEADLINE;
359
f07f4f90
CG
360 if (!lapic_is_integrated())
361 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
362
0e078e2f
TG
363 if (!irqen)
364 lvtt_value |= APIC_LVT_MASKED;
1da177e4 365
0e078e2f 366 apic_write(APIC_LVTT, lvtt_value);
1da177e4 367
279f1461
SS
368 if (lvtt_value & APIC_LVT_TIMER_TSCDEADLINE) {
369 printk_once(KERN_DEBUG "TSC deadline timer enabled\n");
370 return;
371 }
372
1da177e4 373 /*
0e078e2f 374 * Divide PICLK by 16
1da177e4 375 */
0e078e2f 376 tmp_value = apic_read(APIC_TDCR);
c40aaec6
CG
377 apic_write(APIC_TDCR,
378 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
379 APIC_TDR_DIV_16);
0e078e2f
TG
380
381 if (!oneshot)
f07f4f90 382 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
1da177e4
LT
383}
384
0e078e2f 385/*
a68c439b 386 * Setup extended LVT, AMD specific
7b83dae7 387 *
a68c439b
RR
388 * Software should use the LVT offsets the BIOS provides. The offsets
389 * are determined by the subsystems using it like those for MCE
390 * threshold or IBS. On K8 only offset 0 (APIC500) and MCE interrupts
391 * are supported. Beginning with family 10h at least 4 offsets are
392 * available.
286f5718 393 *
a68c439b
RR
394 * Since the offsets must be consistent for all cores, we keep track
395 * of the LVT offsets in software and reserve the offset for the same
396 * vector also to be used on other cores. An offset is freed by
397 * setting the entry to APIC_EILVT_MASKED.
398 *
399 * If the BIOS is right, there should be no conflicts. Otherwise a
400 * "[Firmware Bug]: ..." error message is generated. However, if
401 * software does not properly determines the offsets, it is not
402 * necessarily a BIOS bug.
0e078e2f 403 */
7b83dae7 404
a68c439b
RR
405static atomic_t eilvt_offsets[APIC_EILVT_NR_MAX];
406
407static inline int eilvt_entry_is_changeable(unsigned int old, unsigned int new)
408{
409 return (old & APIC_EILVT_MASKED)
410 || (new == APIC_EILVT_MASKED)
411 || ((new & ~APIC_EILVT_MASKED) == old);
412}
413
414static unsigned int reserve_eilvt_offset(int offset, unsigned int new)
415{
8abc3122 416 unsigned int rsvd, vector;
a68c439b
RR
417
418 if (offset >= APIC_EILVT_NR_MAX)
419 return ~0;
420
8abc3122 421 rsvd = atomic_read(&eilvt_offsets[offset]);
a68c439b 422 do {
8abc3122
RR
423 vector = rsvd & ~APIC_EILVT_MASKED; /* 0: unassigned */
424 if (vector && !eilvt_entry_is_changeable(vector, new))
a68c439b
RR
425 /* may not change if vectors are different */
426 return rsvd;
427 rsvd = atomic_cmpxchg(&eilvt_offsets[offset], rsvd, new);
428 } while (rsvd != new);
429
8abc3122
RR
430 rsvd &= ~APIC_EILVT_MASKED;
431 if (rsvd && rsvd != vector)
432 pr_info("LVT offset %d assigned for vector 0x%02x\n",
433 offset, rsvd);
434
a68c439b
RR
435 return new;
436}
437
438/*
439 * If mask=1, the LVT entry does not generate interrupts while mask=0
cbf74cea
RR
440 * enables the vector. See also the BKDGs. Must be called with
441 * preemption disabled.
a68c439b
RR
442 */
443
27afdf20 444int setup_APIC_eilvt(u8 offset, u8 vector, u8 msg_type, u8 mask)
1da177e4 445{
a68c439b
RR
446 unsigned long reg = APIC_EILVTn(offset);
447 unsigned int new, old, reserved;
448
449 new = (mask << 16) | (msg_type << 8) | vector;
450 old = apic_read(reg);
451 reserved = reserve_eilvt_offset(offset, new);
452
453 if (reserved != new) {
eb48c9cb
RR
454 pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
455 "vector 0x%x, but the register is already in use for "
456 "vector 0x%x on another cpu\n",
457 smp_processor_id(), reg, offset, new, reserved);
a68c439b
RR
458 return -EINVAL;
459 }
460
461 if (!eilvt_entry_is_changeable(old, new)) {
eb48c9cb
RR
462 pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
463 "vector 0x%x, but the register is already in use for "
464 "vector 0x%x on this cpu\n",
465 smp_processor_id(), reg, offset, new, old);
a68c439b
RR
466 return -EBUSY;
467 }
468
469 apic_write(reg, new);
a8fcf1a2 470
a68c439b 471 return 0;
1da177e4 472}
27afdf20 473EXPORT_SYMBOL_GPL(setup_APIC_eilvt);
7b83dae7 474
0e078e2f
TG
475/*
476 * Program the next event, relative to now
477 */
478static int lapic_next_event(unsigned long delta,
479 struct clock_event_device *evt)
1da177e4 480{
0e078e2f
TG
481 apic_write(APIC_TMICT, delta);
482 return 0;
1da177e4
LT
483}
484
279f1461
SS
485static int lapic_next_deadline(unsigned long delta,
486 struct clock_event_device *evt)
487{
488 u64 tsc;
489
490 rdtscll(tsc);
491 wrmsrl(MSR_IA32_TSC_DEADLINE, tsc + (((u64) delta) * TSC_DIVISOR));
492 return 0;
493}
494
0e078e2f
TG
495/*
496 * Setup the lapic timer in periodic or oneshot mode
497 */
498static void lapic_timer_setup(enum clock_event_mode mode,
499 struct clock_event_device *evt)
9b7711f0
HS
500{
501 unsigned long flags;
0e078e2f 502 unsigned int v;
9b7711f0 503
0e078e2f
TG
504 /* Lapic used as dummy for broadcast ? */
505 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
9b7711f0
HS
506 return;
507
508 local_irq_save(flags);
509
0e078e2f
TG
510 switch (mode) {
511 case CLOCK_EVT_MODE_PERIODIC:
512 case CLOCK_EVT_MODE_ONESHOT:
1ade93ef 513 __setup_APIC_LVTT(lapic_timer_frequency,
0e078e2f
TG
514 mode != CLOCK_EVT_MODE_PERIODIC, 1);
515 break;
516 case CLOCK_EVT_MODE_UNUSED:
517 case CLOCK_EVT_MODE_SHUTDOWN:
518 v = apic_read(APIC_LVTT);
519 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
520 apic_write(APIC_LVTT, v);
6f9b4100 521 apic_write(APIC_TMICT, 0);
0e078e2f
TG
522 break;
523 case CLOCK_EVT_MODE_RESUME:
524 /* Nothing to do here */
525 break;
526 }
9b7711f0
HS
527
528 local_irq_restore(flags);
529}
530
1da177e4 531/*
0e078e2f 532 * Local APIC timer broadcast function
1da177e4 533 */
9628937d 534static void lapic_timer_broadcast(const struct cpumask *mask)
1da177e4 535{
0e078e2f 536#ifdef CONFIG_SMP
dac5f412 537 apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
0e078e2f
TG
538#endif
539}
1da177e4 540
25874a29
HK
541
542/*
543 * The local apic timer can be used for any function which is CPU local.
544 */
545static struct clock_event_device lapic_clockevent = {
546 .name = "lapic",
547 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
548 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
549 .shift = 32,
550 .set_mode = lapic_timer_setup,
551 .set_next_event = lapic_next_event,
552 .broadcast = lapic_timer_broadcast,
553 .rating = 100,
554 .irq = -1,
555};
556static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
557
0e078e2f 558/*
421f91d2 559 * Setup the local APIC timer for this CPU. Copy the initialized values
0e078e2f
TG
560 * of the boot CPU and register the clock event in the framework.
561 */
148f9bb8 562static void setup_APIC_timer(void)
0e078e2f
TG
563{
564 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
1da177e4 565
349c004e 566 if (this_cpu_has(X86_FEATURE_ARAT)) {
db954b58
VP
567 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
568 /* Make LAPIC timer preferrable over percpu HPET */
569 lapic_clockevent.rating = 150;
570 }
571
0e078e2f 572 memcpy(levt, &lapic_clockevent, sizeof(*levt));
320ab2b0 573 levt->cpumask = cpumask_of(smp_processor_id());
1da177e4 574
279f1461
SS
575 if (this_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER)) {
576 levt->features &= ~(CLOCK_EVT_FEAT_PERIODIC |
577 CLOCK_EVT_FEAT_DUMMY);
578 levt->set_next_event = lapic_next_deadline;
579 clockevents_config_and_register(levt,
580 (tsc_khz / TSC_DIVISOR) * 1000,
581 0xF, ~0UL);
582 } else
583 clockevents_register_device(levt);
0e078e2f 584}
1da177e4 585
2f04fa88
YL
586/*
587 * In this functions we calibrate APIC bus clocks to the external timer.
588 *
589 * We want to do the calibration only once since we want to have local timer
590 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
591 * frequency.
592 *
593 * This was previously done by reading the PIT/HPET and waiting for a wrap
594 * around to find out, that a tick has elapsed. I have a box, where the PIT
595 * readout is broken, so it never gets out of the wait loop again. This was
596 * also reported by others.
597 *
598 * Monitoring the jiffies value is inaccurate and the clockevents
599 * infrastructure allows us to do a simple substitution of the interrupt
600 * handler.
601 *
602 * The calibration routine also uses the pm_timer when possible, as the PIT
603 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
604 * back to normal later in the boot process).
605 */
606
607#define LAPIC_CAL_LOOPS (HZ/10)
608
609static __initdata int lapic_cal_loops = -1;
610static __initdata long lapic_cal_t1, lapic_cal_t2;
611static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
612static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
613static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
614
615/*
616 * Temporary interrupt handler.
617 */
618static void __init lapic_cal_handler(struct clock_event_device *dev)
619{
620 unsigned long long tsc = 0;
621 long tapic = apic_read(APIC_TMCCT);
622 unsigned long pm = acpi_pm_read_early();
623
624 if (cpu_has_tsc)
625 rdtscll(tsc);
626
627 switch (lapic_cal_loops++) {
628 case 0:
629 lapic_cal_t1 = tapic;
630 lapic_cal_tsc1 = tsc;
631 lapic_cal_pm1 = pm;
632 lapic_cal_j1 = jiffies;
633 break;
634
635 case LAPIC_CAL_LOOPS:
636 lapic_cal_t2 = tapic;
637 lapic_cal_tsc2 = tsc;
638 if (pm < lapic_cal_pm1)
639 pm += ACPI_PM_OVRRUN;
640 lapic_cal_pm2 = pm;
641 lapic_cal_j2 = jiffies;
642 break;
643 }
644}
645
754ef0cd
YI
646static int __init
647calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
b189892d
CG
648{
649 const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
650 const long pm_thresh = pm_100ms / 100;
651 unsigned long mult;
652 u64 res;
653
654#ifndef CONFIG_X86_PM_TIMER
655 return -1;
656#endif
657
39ba5d43 658 apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
b189892d
CG
659
660 /* Check, if the PM timer is available */
661 if (!deltapm)
662 return -1;
663
664 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
665
666 if (deltapm > (pm_100ms - pm_thresh) &&
667 deltapm < (pm_100ms + pm_thresh)) {
39ba5d43 668 apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
754ef0cd
YI
669 return 0;
670 }
671
672 res = (((u64)deltapm) * mult) >> 22;
673 do_div(res, 1000000);
674 pr_warning("APIC calibration not consistent "
39ba5d43 675 "with PM-Timer: %ldms instead of 100ms\n",(long)res);
754ef0cd
YI
676
677 /* Correct the lapic counter value */
678 res = (((u64)(*delta)) * pm_100ms);
679 do_div(res, deltapm);
680 pr_info("APIC delta adjusted to PM-Timer: "
681 "%lu (%ld)\n", (unsigned long)res, *delta);
682 *delta = (long)res;
683
684 /* Correct the tsc counter value */
685 if (cpu_has_tsc) {
686 res = (((u64)(*deltatsc)) * pm_100ms);
b189892d 687 do_div(res, deltapm);
754ef0cd 688 apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
3235dc3f 689 "PM-Timer: %lu (%ld)\n",
754ef0cd
YI
690 (unsigned long)res, *deltatsc);
691 *deltatsc = (long)res;
b189892d
CG
692 }
693
694 return 0;
695}
696
2f04fa88
YL
697static int __init calibrate_APIC_clock(void)
698{
699 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
2f04fa88
YL
700 void (*real_handler)(struct clock_event_device *dev);
701 unsigned long deltaj;
754ef0cd 702 long delta, deltatsc;
2f04fa88
YL
703 int pm_referenced = 0;
704
1ade93ef
JP
705 /**
706 * check if lapic timer has already been calibrated by platform
707 * specific routine, such as tsc calibration code. if so, we just fill
708 * in the clockevent structure and return.
709 */
710
279f1461
SS
711 if (boot_cpu_has(X86_FEATURE_TSC_DEADLINE_TIMER)) {
712 return 0;
713 } else if (lapic_timer_frequency) {
1ade93ef
JP
714 apic_printk(APIC_VERBOSE, "lapic timer already calibrated %d\n",
715 lapic_timer_frequency);
716 lapic_clockevent.mult = div_sc(lapic_timer_frequency/APIC_DIVISOR,
717 TICK_NSEC, lapic_clockevent.shift);
718 lapic_clockevent.max_delta_ns =
719 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
720 lapic_clockevent.min_delta_ns =
721 clockevent_delta2ns(0xF, &lapic_clockevent);
722 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
723 return 0;
724 }
725
279f1461
SS
726 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
727 "calibrating APIC timer ...\n");
728
2f04fa88
YL
729 local_irq_disable();
730
731 /* Replace the global interrupt handler */
732 real_handler = global_clock_event->event_handler;
733 global_clock_event->event_handler = lapic_cal_handler;
734
735 /*
81608f3c 736 * Setup the APIC counter to maximum. There is no way the lapic
2f04fa88
YL
737 * can underflow in the 100ms detection time frame
738 */
81608f3c 739 __setup_APIC_LVTT(0xffffffff, 0, 0);
2f04fa88
YL
740
741 /* Let the interrupts run */
742 local_irq_enable();
743
744 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
745 cpu_relax();
746
747 local_irq_disable();
748
749 /* Restore the real event handler */
750 global_clock_event->event_handler = real_handler;
751
752 /* Build delta t1-t2 as apic timer counts down */
753 delta = lapic_cal_t1 - lapic_cal_t2;
754 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
755
754ef0cd
YI
756 deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
757
b189892d
CG
758 /* we trust the PM based calibration if possible */
759 pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
754ef0cd 760 &delta, &deltatsc);
2f04fa88
YL
761
762 /* Calculate the scaled math multiplication factor */
763 lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
764 lapic_clockevent.shift);
765 lapic_clockevent.max_delta_ns =
4aed89d6 766 clockevent_delta2ns(0x7FFFFFFF, &lapic_clockevent);
2f04fa88
YL
767 lapic_clockevent.min_delta_ns =
768 clockevent_delta2ns(0xF, &lapic_clockevent);
769
1ade93ef 770 lapic_timer_frequency = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
2f04fa88
YL
771
772 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
411462f6 773 apic_printk(APIC_VERBOSE, "..... mult: %u\n", lapic_clockevent.mult);
2f04fa88 774 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
1ade93ef 775 lapic_timer_frequency);
2f04fa88
YL
776
777 if (cpu_has_tsc) {
2f04fa88
YL
778 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
779 "%ld.%04ld MHz.\n",
754ef0cd
YI
780 (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
781 (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
2f04fa88
YL
782 }
783
784 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
785 "%u.%04u MHz.\n",
1ade93ef
JP
786 lapic_timer_frequency / (1000000 / HZ),
787 lapic_timer_frequency % (1000000 / HZ));
2f04fa88
YL
788
789 /*
790 * Do a sanity check on the APIC calibration result
791 */
1ade93ef 792 if (lapic_timer_frequency < (1000000 / HZ)) {
2f04fa88 793 local_irq_enable();
ba21ebb6 794 pr_warning("APIC frequency too slow, disabling apic timer\n");
2f04fa88
YL
795 return -1;
796 }
797
798 levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
799
b189892d
CG
800 /*
801 * PM timer calibration failed or not turned on
802 * so lets try APIC timer based calibration
803 */
2f04fa88
YL
804 if (!pm_referenced) {
805 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
806
807 /*
808 * Setup the apic timer manually
809 */
810 levt->event_handler = lapic_cal_handler;
811 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
812 lapic_cal_loops = -1;
813
814 /* Let the interrupts run */
815 local_irq_enable();
816
817 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
818 cpu_relax();
819
2f04fa88
YL
820 /* Stop the lapic timer */
821 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
822
2f04fa88
YL
823 /* Jiffies delta */
824 deltaj = lapic_cal_j2 - lapic_cal_j1;
825 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
826
827 /* Check, if the jiffies result is consistent */
828 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
829 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
830 else
831 levt->features |= CLOCK_EVT_FEAT_DUMMY;
832 } else
833 local_irq_enable();
834
835 if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
e423e33e 836 pr_warning("APIC timer disabled due to verification failure\n");
2f04fa88
YL
837 return -1;
838 }
839
840 return 0;
841}
842
e83a5fdc
HS
843/*
844 * Setup the boot APIC
845 *
846 * Calibrate and verify the result.
847 */
0e078e2f
TG
848void __init setup_boot_APIC_clock(void)
849{
850 /*
274cfe59
CG
851 * The local apic timer can be disabled via the kernel
852 * commandline or from the CPU detection code. Register the lapic
853 * timer as a dummy clock event source on SMP systems, so the
854 * broadcast mechanism is used. On UP systems simply ignore it.
0e078e2f
TG
855 */
856 if (disable_apic_timer) {
ba21ebb6 857 pr_info("Disabling APIC timer\n");
0e078e2f 858 /* No broadcast on UP ! */
9d09951d
TG
859 if (num_possible_cpus() > 1) {
860 lapic_clockevent.mult = 1;
0e078e2f 861 setup_APIC_timer();
9d09951d 862 }
0e078e2f
TG
863 return;
864 }
865
89b3b1f4 866 if (calibrate_APIC_clock()) {
c2b84b30
TG
867 /* No broadcast on UP ! */
868 if (num_possible_cpus() > 1)
869 setup_APIC_timer();
870 return;
871 }
872
0e078e2f
TG
873 /*
874 * If nmi_watchdog is set to IO_APIC, we need the
875 * PIT/HPET going. Otherwise register lapic as a dummy
876 * device.
877 */
072b198a 878 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
0e078e2f 879
274cfe59 880 /* Setup the lapic or request the broadcast */
0e078e2f
TG
881 setup_APIC_timer();
882}
883
148f9bb8 884void setup_secondary_APIC_clock(void)
0e078e2f 885{
0e078e2f
TG
886 setup_APIC_timer();
887}
888
889/*
890 * The guts of the apic timer interrupt
891 */
892static void local_apic_timer_interrupt(void)
893{
894 int cpu = smp_processor_id();
895 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
896
897 /*
898 * Normally we should not be here till LAPIC has been initialized but
899 * in some cases like kdump, its possible that there is a pending LAPIC
900 * timer interrupt from previous kernel's context and is delivered in
901 * new kernel the moment interrupts are enabled.
902 *
903 * Interrupts are enabled early and LAPIC is setup much later, hence
904 * its possible that when we get here evt->event_handler is NULL.
905 * Check for event_handler being NULL and discard the interrupt as
906 * spurious.
907 */
908 if (!evt->event_handler) {
ba21ebb6 909 pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
0e078e2f
TG
910 /* Switch it off */
911 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
912 return;
913 }
914
915 /*
916 * the NMI deadlock-detector uses this.
917 */
915b0d01 918 inc_irq_stat(apic_timer_irqs);
0e078e2f
TG
919
920 evt->event_handler(evt);
921}
922
923/*
924 * Local APIC timer interrupt. This is the most natural way for doing
925 * local interrupts, but local timer interrupts can be emulated by
926 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
927 *
928 * [ if a single-CPU system runs an SMP kernel then we call the local
929 * interrupt as well. Thus we cannot inline the local irq ... ]
930 */
1d9090e2 931__visible void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
0e078e2f
TG
932{
933 struct pt_regs *old_regs = set_irq_regs(regs);
934
935 /*
936 * NOTE! We'd better ACK the irq immediately,
937 * because timer handling can be slow.
eddc0e92 938 *
0e078e2f
TG
939 * update_process_times() expects us to have done irq_enter().
940 * Besides, if we don't timer interrupts ignore the global
941 * interrupt lock, which is the WrongThing (tm) to do.
0e078e2f 942 */
eddc0e92 943 entering_ack_irq();
0e078e2f 944 local_apic_timer_interrupt();
eddc0e92 945 exiting_irq();
274cfe59 946
0e078e2f
TG
947 set_irq_regs(old_regs);
948}
949
1d9090e2 950__visible void __irq_entry smp_trace_apic_timer_interrupt(struct pt_regs *regs)
cf910e83
SA
951{
952 struct pt_regs *old_regs = set_irq_regs(regs);
953
0e078e2f 954 /*
cf910e83
SA
955 * NOTE! We'd better ACK the irq immediately,
956 * because timer handling can be slow.
957 *
0e078e2f
TG
958 * update_process_times() expects us to have done irq_enter().
959 * Besides, if we don't timer interrupts ignore the global
960 * interrupt lock, which is the WrongThing (tm) to do.
961 */
cf910e83
SA
962 entering_ack_irq();
963 trace_local_timer_entry(LOCAL_TIMER_VECTOR);
0e078e2f 964 local_apic_timer_interrupt();
cf910e83
SA
965 trace_local_timer_exit(LOCAL_TIMER_VECTOR);
966 exiting_irq();
274cfe59 967
0e078e2f
TG
968 set_irq_regs(old_regs);
969}
970
971int setup_profiling_timer(unsigned int multiplier)
972{
973 return -EINVAL;
974}
975
0e078e2f
TG
976/*
977 * Local APIC start and shutdown
978 */
979
980/**
981 * clear_local_APIC - shutdown the local APIC
982 *
983 * This is called, when a CPU is disabled and before rebooting, so the state of
984 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
985 * leftovers during boot.
986 */
987void clear_local_APIC(void)
988{
2584a82d 989 int maxlvt;
0e078e2f
TG
990 u32 v;
991
d3432896 992 /* APIC hasn't been mapped yet */
fc1edaf9 993 if (!x2apic_mode && !apic_phys)
d3432896
AK
994 return;
995
996 maxlvt = lapic_get_maxlvt();
0e078e2f
TG
997 /*
998 * Masking an LVT entry can trigger a local APIC error
999 * if the vector is zero. Mask LVTERR first to prevent this.
1000 */
1001 if (maxlvt >= 3) {
1002 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
1003 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
1004 }
1005 /*
1006 * Careful: we have to set masks only first to deassert
1007 * any level-triggered sources.
1008 */
1009 v = apic_read(APIC_LVTT);
1010 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
1011 v = apic_read(APIC_LVT0);
1012 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
1013 v = apic_read(APIC_LVT1);
1014 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
1015 if (maxlvt >= 4) {
1016 v = apic_read(APIC_LVTPC);
1017 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
1018 }
1019
6764014b 1020 /* lets not touch this if we didn't frob it */
4efc0670 1021#ifdef CONFIG_X86_THERMAL_VECTOR
6764014b
CG
1022 if (maxlvt >= 5) {
1023 v = apic_read(APIC_LVTTHMR);
1024 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
1025 }
1026#endif
5ca8681c
AK
1027#ifdef CONFIG_X86_MCE_INTEL
1028 if (maxlvt >= 6) {
1029 v = apic_read(APIC_LVTCMCI);
1030 if (!(v & APIC_LVT_MASKED))
1031 apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
1032 }
1033#endif
1034
0e078e2f
TG
1035 /*
1036 * Clean APIC state for other OSs:
1037 */
1038 apic_write(APIC_LVTT, APIC_LVT_MASKED);
1039 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1040 apic_write(APIC_LVT1, APIC_LVT_MASKED);
1041 if (maxlvt >= 3)
1042 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
1043 if (maxlvt >= 4)
1044 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
6764014b
CG
1045
1046 /* Integrated APIC (!82489DX) ? */
1047 if (lapic_is_integrated()) {
1048 if (maxlvt > 3)
1049 /* Clear ESR due to Pentium errata 3AP and 11AP */
1050 apic_write(APIC_ESR, 0);
1051 apic_read(APIC_ESR);
1052 }
0e078e2f
TG
1053}
1054
1055/**
1056 * disable_local_APIC - clear and disable the local APIC
1057 */
1058void disable_local_APIC(void)
1059{
1060 unsigned int value;
1061
4a13ad0b 1062 /* APIC hasn't been mapped yet */
fd19dce7 1063 if (!x2apic_mode && !apic_phys)
4a13ad0b
JB
1064 return;
1065
0e078e2f
TG
1066 clear_local_APIC();
1067
1068 /*
1069 * Disable APIC (implies clearing of registers
1070 * for 82489DX!).
1071 */
1072 value = apic_read(APIC_SPIV);
1073 value &= ~APIC_SPIV_APIC_ENABLED;
1074 apic_write(APIC_SPIV, value);
990b183e
CG
1075
1076#ifdef CONFIG_X86_32
1077 /*
1078 * When LAPIC was disabled by the BIOS and enabled by the kernel,
1079 * restore the disabled state.
1080 */
1081 if (enabled_via_apicbase) {
1082 unsigned int l, h;
1083
1084 rdmsr(MSR_IA32_APICBASE, l, h);
1085 l &= ~MSR_IA32_APICBASE_ENABLE;
1086 wrmsr(MSR_IA32_APICBASE, l, h);
1087 }
1088#endif
0e078e2f
TG
1089}
1090
fe4024dc
CG
1091/*
1092 * If Linux enabled the LAPIC against the BIOS default disable it down before
1093 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
1094 * not power-off. Additionally clear all LVT entries before disable_local_APIC
1095 * for the case where Linux didn't enable the LAPIC.
1096 */
0e078e2f
TG
1097void lapic_shutdown(void)
1098{
1099 unsigned long flags;
1100
8312136f 1101 if (!cpu_has_apic && !apic_from_smp_config())
0e078e2f
TG
1102 return;
1103
1104 local_irq_save(flags);
1105
fe4024dc
CG
1106#ifdef CONFIG_X86_32
1107 if (!enabled_via_apicbase)
1108 clear_local_APIC();
1109 else
1110#endif
1111 disable_local_APIC();
1112
0e078e2f
TG
1113
1114 local_irq_restore(flags);
1115}
1116
1117/*
1118 * This is to verify that we're looking at a real local APIC.
1119 * Check these against your board if the CPUs aren't getting
1120 * started for no apparent reason.
1121 */
1122int __init verify_local_APIC(void)
1123{
1124 unsigned int reg0, reg1;
1125
1126 /*
1127 * The version register is read-only in a real APIC.
1128 */
1129 reg0 = apic_read(APIC_LVR);
1130 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
1131 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
1132 reg1 = apic_read(APIC_LVR);
1133 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
1134
1135 /*
1136 * The two version reads above should print the same
1137 * numbers. If the second one is different, then we
1138 * poke at a non-APIC.
1139 */
1140 if (reg1 != reg0)
1141 return 0;
1142
1143 /*
1144 * Check if the version looks reasonably.
1145 */
1146 reg1 = GET_APIC_VERSION(reg0);
1147 if (reg1 == 0x00 || reg1 == 0xff)
1148 return 0;
1149 reg1 = lapic_get_maxlvt();
1150 if (reg1 < 0x02 || reg1 == 0xff)
1151 return 0;
1152
1153 /*
1154 * The ID register is read/write in a real APIC.
1155 */
2d7a66d0 1156 reg0 = apic_read(APIC_ID);
0e078e2f 1157 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
5b812727 1158 apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
2d7a66d0 1159 reg1 = apic_read(APIC_ID);
0e078e2f
TG
1160 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
1161 apic_write(APIC_ID, reg0);
5b812727 1162 if (reg1 != (reg0 ^ apic->apic_id_mask))
0e078e2f
TG
1163 return 0;
1164
1165 /*
1da177e4
LT
1166 * The next two are just to see if we have sane values.
1167 * They're only really relevant if we're in Virtual Wire
1168 * compatibility mode, but most boxes are anymore.
1169 */
1170 reg0 = apic_read(APIC_LVT0);
0e078e2f 1171 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
1da177e4
LT
1172 reg1 = apic_read(APIC_LVT1);
1173 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
1174
1175 return 1;
1176}
1177
0e078e2f
TG
1178/**
1179 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1180 */
1da177e4
LT
1181void __init sync_Arb_IDs(void)
1182{
296cb951
CG
1183 /*
1184 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1185 * needed on AMD.
1186 */
1187 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
1da177e4
LT
1188 return;
1189
1190 /*
1191 * Wait for idle.
1192 */
1193 apic_wait_icr_idle();
1194
1195 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
6f6da97f
CG
1196 apic_write(APIC_ICR, APIC_DEST_ALLINC |
1197 APIC_INT_LEVELTRIG | APIC_DM_INIT);
1da177e4
LT
1198}
1199
1da177e4
LT
1200/*
1201 * An initial setup of the virtual wire mode.
1202 */
1203void __init init_bsp_APIC(void)
1204{
11a8e778 1205 unsigned int value;
1da177e4
LT
1206
1207 /*
1208 * Don't do the setup now if we have a SMP BIOS as the
1209 * through-I/O-APIC virtual wire mode might be active.
1210 */
1211 if (smp_found_config || !cpu_has_apic)
1212 return;
1213
1da177e4
LT
1214 /*
1215 * Do not trust the local APIC being empty at bootup.
1216 */
1217 clear_local_APIC();
1218
1219 /*
1220 * Enable APIC.
1221 */
1222 value = apic_read(APIC_SPIV);
1223 value &= ~APIC_VECTOR_MASK;
1224 value |= APIC_SPIV_APIC_ENABLED;
638c0411
CG
1225
1226#ifdef CONFIG_X86_32
1227 /* This bit is reserved on P4/Xeon and should be cleared */
1228 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1229 (boot_cpu_data.x86 == 15))
1230 value &= ~APIC_SPIV_FOCUS_DISABLED;
1231 else
1232#endif
1233 value |= APIC_SPIV_FOCUS_DISABLED;
1da177e4 1234 value |= SPURIOUS_APIC_VECTOR;
11a8e778 1235 apic_write(APIC_SPIV, value);
1da177e4
LT
1236
1237 /*
1238 * Set up the virtual wire mode.
1239 */
11a8e778 1240 apic_write(APIC_LVT0, APIC_DM_EXTINT);
1da177e4 1241 value = APIC_DM_NMI;
638c0411
CG
1242 if (!lapic_is_integrated()) /* 82489DX */
1243 value |= APIC_LVT_LEVEL_TRIGGER;
11a8e778 1244 apic_write(APIC_LVT1, value);
1da177e4
LT
1245}
1246
148f9bb8 1247static void lapic_setup_esr(void)
c43da2f5 1248{
9df08f10
CG
1249 unsigned int oldvalue, value, maxlvt;
1250
1251 if (!lapic_is_integrated()) {
ba21ebb6 1252 pr_info("No ESR for 82489DX.\n");
9df08f10
CG
1253 return;
1254 }
c43da2f5 1255
08125d3e 1256 if (apic->disable_esr) {
c43da2f5 1257 /*
9df08f10
CG
1258 * Something untraceable is creating bad interrupts on
1259 * secondary quads ... for the moment, just leave the
1260 * ESR disabled - we can't do anything useful with the
1261 * errors anyway - mbligh
c43da2f5 1262 */
ba21ebb6 1263 pr_info("Leaving ESR disabled.\n");
9df08f10 1264 return;
c43da2f5 1265 }
9df08f10
CG
1266
1267 maxlvt = lapic_get_maxlvt();
1268 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1269 apic_write(APIC_ESR, 0);
1270 oldvalue = apic_read(APIC_ESR);
1271
1272 /* enables sending errors */
1273 value = ERROR_APIC_VECTOR;
1274 apic_write(APIC_LVTERR, value);
1275
1276 /*
1277 * spec says clear errors after enabling vector.
1278 */
1279 if (maxlvt > 3)
1280 apic_write(APIC_ESR, 0);
1281 value = apic_read(APIC_ESR);
1282 if (value != oldvalue)
1283 apic_printk(APIC_VERBOSE, "ESR value before enabling "
1284 "vector: 0x%08x after: 0x%08x\n",
1285 oldvalue, value);
c43da2f5
CG
1286}
1287
0e078e2f
TG
1288/**
1289 * setup_local_APIC - setup the local APIC
0aa002fe
TH
1290 *
1291 * Used to setup local APIC while initializing BSP or bringin up APs.
1292 * Always called with preemption disabled.
0e078e2f 1293 */
148f9bb8 1294void setup_local_APIC(void)
1da177e4 1295{
0aa002fe 1296 int cpu = smp_processor_id();
8c3ba8d0
KJ
1297 unsigned int value, queued;
1298 int i, j, acked = 0;
1299 unsigned long long tsc = 0, ntsc;
1300 long long max_loops = cpu_khz;
1301
1302 if (cpu_has_tsc)
1303 rdtscll(tsc);
1da177e4 1304
f1182638 1305 if (disable_apic) {
7167d08e 1306 disable_ioapic_support();
f1182638
JB
1307 return;
1308 }
1309
89c38c28
CG
1310#ifdef CONFIG_X86_32
1311 /* Pound the ESR really hard over the head with a big hammer - mbligh */
08125d3e 1312 if (lapic_is_integrated() && apic->disable_esr) {
89c38c28
CG
1313 apic_write(APIC_ESR, 0);
1314 apic_write(APIC_ESR, 0);
1315 apic_write(APIC_ESR, 0);
1316 apic_write(APIC_ESR, 0);
1317 }
1318#endif
cdd6c482 1319 perf_events_lapic_init();
89c38c28 1320
1da177e4
LT
1321 /*
1322 * Double-check whether this APIC is really registered.
1323 * This is meaningless in clustered apic mode, so we skip it.
1324 */
c2777f98 1325 BUG_ON(!apic->apic_id_registered());
1da177e4
LT
1326
1327 /*
1328 * Intel recommends to set DFR, LDR and TPR before enabling
1329 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1330 * document number 292116). So here it goes...
1331 */
a5c43296 1332 apic->init_apic_ldr();
1da177e4 1333
6f802c4b
TH
1334#ifdef CONFIG_X86_32
1335 /*
acb8bc09
TH
1336 * APIC LDR is initialized. If logical_apicid mapping was
1337 * initialized during get_smp_config(), make sure it matches the
1338 * actual value.
6f802c4b 1339 */
acb8bc09
TH
1340 i = early_per_cpu(x86_cpu_to_logical_apicid, cpu);
1341 WARN_ON(i != BAD_APICID && i != logical_smp_processor_id());
1342 /* always use the value from LDR */
6f802c4b
TH
1343 early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
1344 logical_smp_processor_id();
c4b90c11
TH
1345
1346 /*
1347 * Some NUMA implementations (NUMAQ) don't initialize apicid to
1348 * node mapping during NUMA init. Now that logical apicid is
1349 * guaranteed to be known, give it another chance. This is already
1350 * a bit too late - percpu allocation has already happened without
1351 * proper NUMA affinity.
1352 */
84914ed0
TH
1353 if (apic->x86_32_numa_cpu_node)
1354 set_apicid_to_node(early_per_cpu(x86_cpu_to_apicid, cpu),
1355 apic->x86_32_numa_cpu_node(cpu));
6f802c4b
TH
1356#endif
1357
1da177e4
LT
1358 /*
1359 * Set Task Priority to 'accept all'. We never change this
1360 * later on.
1361 */
1362 value = apic_read(APIC_TASKPRI);
1363 value &= ~APIC_TPRI_MASK;
11a8e778 1364 apic_write(APIC_TASKPRI, value);
1da177e4 1365
da7ed9f9
VG
1366 /*
1367 * After a crash, we no longer service the interrupts and a pending
1368 * interrupt from previous kernel might still have ISR bit set.
1369 *
1370 * Most probably by now CPU has serviced that pending interrupt and
1371 * it might not have done the ack_APIC_irq() because it thought,
1372 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1373 * does not clear the ISR bit and cpu thinks it has already serivced
1374 * the interrupt. Hence a vector might get locked. It was noticed
1375 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1376 */
8c3ba8d0
KJ
1377 do {
1378 queued = 0;
1379 for (i = APIC_ISR_NR - 1; i >= 0; i--)
1380 queued |= apic_read(APIC_IRR + i*0x10);
1381
1382 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1383 value = apic_read(APIC_ISR + i*0x10);
1384 for (j = 31; j >= 0; j--) {
1385 if (value & (1<<j)) {
1386 ack_APIC_irq();
1387 acked++;
1388 }
1389 }
da7ed9f9 1390 }
8c3ba8d0
KJ
1391 if (acked > 256) {
1392 printk(KERN_ERR "LAPIC pending interrupts after %d EOI\n",
1393 acked);
1394 break;
1395 }
42fa4250
SF
1396 if (queued) {
1397 if (cpu_has_tsc) {
1398 rdtscll(ntsc);
1399 max_loops = (cpu_khz << 10) - (ntsc - tsc);
1400 } else
1401 max_loops--;
1402 }
8c3ba8d0
KJ
1403 } while (queued && max_loops > 0);
1404 WARN_ON(max_loops <= 0);
da7ed9f9 1405
1da177e4
LT
1406 /*
1407 * Now that we are all set up, enable the APIC
1408 */
1409 value = apic_read(APIC_SPIV);
1410 value &= ~APIC_VECTOR_MASK;
1411 /*
1412 * Enable APIC
1413 */
1414 value |= APIC_SPIV_APIC_ENABLED;
1415
89c38c28
CG
1416#ifdef CONFIG_X86_32
1417 /*
1418 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1419 * certain networking cards. If high frequency interrupts are
1420 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1421 * entry is masked/unmasked at a high rate as well then sooner or
1422 * later IOAPIC line gets 'stuck', no more interrupts are received
1423 * from the device. If focus CPU is disabled then the hang goes
1424 * away, oh well :-(
1425 *
1426 * [ This bug can be reproduced easily with a level-triggered
1427 * PCI Ne2000 networking cards and PII/PIII processors, dual
1428 * BX chipset. ]
1429 */
1430 /*
1431 * Actually disabling the focus CPU check just makes the hang less
1432 * frequent as it makes the interrupt distributon model be more
1433 * like LRU than MRU (the short-term load is more even across CPUs).
1434 * See also the comment in end_level_ioapic_irq(). --macro
1435 */
1436
1437 /*
1438 * - enable focus processor (bit==0)
1439 * - 64bit mode always use processor focus
1440 * so no need to set it
1441 */
1442 value &= ~APIC_SPIV_FOCUS_DISABLED;
1443#endif
3f14c746 1444
1da177e4
LT
1445 /*
1446 * Set spurious IRQ vector
1447 */
1448 value |= SPURIOUS_APIC_VECTOR;
11a8e778 1449 apic_write(APIC_SPIV, value);
1da177e4
LT
1450
1451 /*
1452 * Set up LVT0, LVT1:
1453 *
1454 * set up through-local-APIC on the BP's LINT0. This is not
1455 * strictly necessary in pure symmetric-IO mode, but sometimes
1456 * we delegate interrupts to the 8259A.
1457 */
1458 /*
1459 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1460 */
1461 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
0aa002fe 1462 if (!cpu && (pic_mode || !value)) {
1da177e4 1463 value = APIC_DM_EXTINT;
0aa002fe 1464 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n", cpu);
1da177e4
LT
1465 } else {
1466 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
0aa002fe 1467 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n", cpu);
1da177e4 1468 }
11a8e778 1469 apic_write(APIC_LVT0, value);
1da177e4
LT
1470
1471 /*
1472 * only the BP should see the LINT1 NMI signal, obviously.
1473 */
0aa002fe 1474 if (!cpu)
1da177e4
LT
1475 value = APIC_DM_NMI;
1476 else
1477 value = APIC_DM_NMI | APIC_LVT_MASKED;
89c38c28
CG
1478 if (!lapic_is_integrated()) /* 82489DX */
1479 value |= APIC_LVT_LEVEL_TRIGGER;
11a8e778 1480 apic_write(APIC_LVT1, value);
89c38c28 1481
be71b855
AK
1482#ifdef CONFIG_X86_MCE_INTEL
1483 /* Recheck CMCI information after local APIC is up on CPU #0 */
0aa002fe 1484 if (!cpu)
be71b855
AK
1485 cmci_recheck();
1486#endif
739f33b3 1487}
1da177e4 1488
148f9bb8 1489void end_local_APIC_setup(void)
739f33b3
AK
1490{
1491 lapic_setup_esr();
fa6b95fc
CG
1492
1493#ifdef CONFIG_X86_32
1b4ee4e4
CG
1494 {
1495 unsigned int value;
1496 /* Disable the local apic timer */
1497 value = apic_read(APIC_LVTT);
1498 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1499 apic_write(APIC_LVTT, value);
1500 }
fa6b95fc
CG
1501#endif
1502
0e078e2f 1503 apic_pm_activate();
2fb270f3
JB
1504}
1505
1506void __init bsp_end_local_APIC_setup(void)
1507{
1508 end_local_APIC_setup();
7f7fbf45
KK
1509
1510 /*
1511 * Now that local APIC setup is completed for BP, configure the fault
1512 * handling for interrupt remapping.
1513 */
70733e0c 1514 irq_remap_enable_fault_handling();
7f7fbf45 1515
1da177e4 1516}
1da177e4 1517
06cd9a7d 1518#ifdef CONFIG_X86_X2APIC
fb209bd8
YL
1519/*
1520 * Need to disable xapic and x2apic at the same time and then enable xapic mode
1521 */
1522static inline void __disable_x2apic(u64 msr)
1523{
1524 wrmsrl(MSR_IA32_APICBASE,
1525 msr & ~(X2APIC_ENABLE | XAPIC_ENABLE));
1526 wrmsrl(MSR_IA32_APICBASE, msr & ~X2APIC_ENABLE);
1527}
1528
a31bc327 1529static __init void disable_x2apic(void)
fb209bd8
YL
1530{
1531 u64 msr;
1532
1533 if (!cpu_has_x2apic)
1534 return;
1535
1536 rdmsrl(MSR_IA32_APICBASE, msr);
1537 if (msr & X2APIC_ENABLE) {
1538 u32 x2apic_id = read_apic_id();
1539
1540 if (x2apic_id >= 255)
1541 panic("Cannot disable x2apic, id: %08x\n", x2apic_id);
1542
1543 pr_info("Disabling x2apic\n");
1544 __disable_x2apic(msr);
1545
a31bc327
YL
1546 if (nox2apic) {
1547 clear_cpu_cap(&cpu_data(0), X86_FEATURE_X2APIC);
1548 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
1549 }
1550
fb209bd8
YL
1551 x2apic_disabled = 1;
1552 x2apic_mode = 0;
1553
1554 register_lapic_address(mp_lapic_addr);
1555 }
1556}
1557
6e1cb38a
SS
1558void check_x2apic(void)
1559{
ef1f87aa 1560 if (x2apic_enabled()) {
ba21ebb6 1561 pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
fc1edaf9 1562 x2apic_preenabled = x2apic_mode = 1;
6e1cb38a
SS
1563 }
1564}
1565
1566void enable_x2apic(void)
1567{
fb209bd8
YL
1568 u64 msr;
1569
1570 rdmsrl(MSR_IA32_APICBASE, msr);
1571 if (x2apic_disabled) {
1572 __disable_x2apic(msr);
1573 return;
1574 }
6e1cb38a 1575
fc1edaf9 1576 if (!x2apic_mode)
06cd9a7d
YL
1577 return;
1578
6e1cb38a 1579 if (!(msr & X2APIC_ENABLE)) {
450b1e8d 1580 printk_once(KERN_INFO "Enabling x2apic\n");
fb209bd8 1581 wrmsrl(MSR_IA32_APICBASE, msr | X2APIC_ENABLE);
6e1cb38a
SS
1582 }
1583}
93758238 1584#endif /* CONFIG_X86_X2APIC */
6e1cb38a 1585
ce69a784 1586int __init enable_IR(void)
6e1cb38a 1587{
d3f13810 1588#ifdef CONFIG_IRQ_REMAP
95a02e97 1589 if (!irq_remapping_supported()) {
93758238 1590 pr_debug("intr-remapping not supported\n");
41750d31 1591 return -1;
6e1cb38a
SS
1592 }
1593
93758238
WH
1594 if (!x2apic_preenabled && skip_ioapic_setup) {
1595 pr_info("Skipped enabling intr-remap because of skipping "
1596 "io-apic setup\n");
41750d31 1597 return -1;
6e1cb38a
SS
1598 }
1599
95a02e97 1600 return irq_remapping_enable();
ce69a784 1601#endif
41750d31 1602 return -1;
ce69a784
GN
1603}
1604
1605void __init enable_IR_x2apic(void)
1606{
1607 unsigned long flags;
ce69a784 1608 int ret, x2apic_enabled = 0;
736baef4 1609 int hardware_init_ret;
b7f42ab2 1610
736baef4 1611 /* Make sure irq_remap_ops are initialized */
95a02e97 1612 setup_irq_remapping_ops();
736baef4 1613
95a02e97 1614 hardware_init_ret = irq_remapping_prepare();
736baef4 1615 if (hardware_init_ret && !x2apic_supported())
e670761f 1616 return;
ce69a784 1617
31dce14a 1618 ret = save_ioapic_entries();
5ffa4eb2 1619 if (ret) {
ba21ebb6 1620 pr_info("Saving IO-APIC state failed: %d\n", ret);
fb209bd8 1621 return;
5ffa4eb2 1622 }
6e1cb38a 1623
05c3dc2c 1624 local_irq_save(flags);
b81bb373 1625 legacy_pic->mask_all();
31dce14a 1626 mask_ioapic_entries();
05c3dc2c 1627
a31bc327
YL
1628 if (x2apic_preenabled && nox2apic)
1629 disable_x2apic();
1630
736baef4 1631 if (hardware_init_ret)
41750d31 1632 ret = -1;
b7f42ab2
YL
1633 else
1634 ret = enable_IR();
1635
fb209bd8 1636 if (!x2apic_supported())
a31bc327 1637 goto skip_x2apic;
fb209bd8 1638
41750d31 1639 if (ret < 0) {
ce69a784
GN
1640 /* IR is required if there is APIC ID > 255 even when running
1641 * under KVM
1642 */
2904ed8d 1643 if (max_physical_apicid > 255 ||
fb209bd8
YL
1644 !hypervisor_x2apic_available()) {
1645 if (x2apic_preenabled)
1646 disable_x2apic();
a31bc327 1647 goto skip_x2apic;
fb209bd8 1648 }
ce69a784
GN
1649 /*
1650 * without IR all CPUs can be addressed by IOAPIC/MSI
1651 * only in physical mode
1652 */
1653 x2apic_force_phys();
1654 }
6e1cb38a 1655
fb209bd8
YL
1656 if (ret == IRQ_REMAP_XAPIC_MODE) {
1657 pr_info("x2apic not enabled, IRQ remapping is in xapic mode\n");
a31bc327 1658 goto skip_x2apic;
fb209bd8 1659 }
41750d31 1660
ce69a784 1661 x2apic_enabled = 1;
93758238 1662
fc1edaf9
SS
1663 if (x2apic_supported() && !x2apic_mode) {
1664 x2apic_mode = 1;
6e1cb38a 1665 enable_x2apic();
93758238 1666 pr_info("Enabled x2apic\n");
6e1cb38a 1667 }
5ffa4eb2 1668
a31bc327 1669skip_x2apic:
41750d31 1670 if (ret < 0) /* IR enabling failed */
31dce14a 1671 restore_ioapic_entries();
b81bb373 1672 legacy_pic->restore_mask();
6e1cb38a 1673 local_irq_restore(flags);
6e1cb38a 1674}
93758238 1675
be7a656f 1676#ifdef CONFIG_X86_64
1da177e4
LT
1677/*
1678 * Detect and enable local APICs on non-SMP boards.
1679 * Original code written by Keir Fraser.
1680 * On AMD64 we trust the BIOS - if it says no APIC it is likely
6935d1f9 1681 * not correctly set up (usually the APIC timer won't work etc.)
1da177e4 1682 */
0e078e2f 1683static int __init detect_init_APIC(void)
1da177e4
LT
1684{
1685 if (!cpu_has_apic) {
ba21ebb6 1686 pr_info("No local APIC present\n");
1da177e4
LT
1687 return -1;
1688 }
1689
1690 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1da177e4
LT
1691 return 0;
1692}
be7a656f 1693#else
5a7ae78f 1694
25874a29 1695static int __init apic_verify(void)
5a7ae78f
TG
1696{
1697 u32 features, h, l;
1698
1699 /*
1700 * The APIC feature bit should now be enabled
1701 * in `cpuid'
1702 */
1703 features = cpuid_edx(1);
1704 if (!(features & (1 << X86_FEATURE_APIC))) {
1705 pr_warning("Could not enable APIC!\n");
1706 return -1;
1707 }
1708 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1709 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1710
1711 /* The BIOS may have set up the APIC at some other address */
cbf2829b
BD
1712 if (boot_cpu_data.x86 >= 6) {
1713 rdmsr(MSR_IA32_APICBASE, l, h);
1714 if (l & MSR_IA32_APICBASE_ENABLE)
1715 mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1716 }
5a7ae78f
TG
1717
1718 pr_info("Found and enabled local APIC!\n");
1719 return 0;
1720}
1721
25874a29 1722int __init apic_force_enable(unsigned long addr)
5a7ae78f
TG
1723{
1724 u32 h, l;
1725
1726 if (disable_apic)
1727 return -1;
1728
1729 /*
1730 * Some BIOSes disable the local APIC in the APIC_BASE
1731 * MSR. This can only be done in software for Intel P6 or later
1732 * and AMD K7 (Model > 1) or later.
1733 */
cbf2829b
BD
1734 if (boot_cpu_data.x86 >= 6) {
1735 rdmsr(MSR_IA32_APICBASE, l, h);
1736 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
1737 pr_info("Local APIC disabled by BIOS -- reenabling.\n");
1738 l &= ~MSR_IA32_APICBASE_BASE;
1739 l |= MSR_IA32_APICBASE_ENABLE | addr;
1740 wrmsr(MSR_IA32_APICBASE, l, h);
1741 enabled_via_apicbase = 1;
1742 }
5a7ae78f
TG
1743 }
1744 return apic_verify();
1745}
1746
be7a656f
YL
1747/*
1748 * Detect and initialize APIC
1749 */
1750static int __init detect_init_APIC(void)
1751{
be7a656f
YL
1752 /* Disabled by kernel option? */
1753 if (disable_apic)
1754 return -1;
1755
1756 switch (boot_cpu_data.x86_vendor) {
1757 case X86_VENDOR_AMD:
1758 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
85877061 1759 (boot_cpu_data.x86 >= 15))
be7a656f
YL
1760 break;
1761 goto no_apic;
1762 case X86_VENDOR_INTEL:
1763 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1764 (boot_cpu_data.x86 == 5 && cpu_has_apic))
1765 break;
1766 goto no_apic;
1767 default:
1768 goto no_apic;
1769 }
1770
1771 if (!cpu_has_apic) {
1772 /*
1773 * Over-ride BIOS and try to enable the local APIC only if
1774 * "lapic" specified.
1775 */
1776 if (!force_enable_local_apic) {
ba21ebb6
CG
1777 pr_info("Local APIC disabled by BIOS -- "
1778 "you can enable it with \"lapic\"\n");
be7a656f
YL
1779 return -1;
1780 }
a906fdaa 1781 if (apic_force_enable(APIC_DEFAULT_PHYS_BASE))
5a7ae78f
TG
1782 return -1;
1783 } else {
1784 if (apic_verify())
1785 return -1;
be7a656f 1786 }
be7a656f
YL
1787
1788 apic_pm_activate();
1789
1790 return 0;
1791
1792no_apic:
ba21ebb6 1793 pr_info("No local APIC present or hardware disabled\n");
be7a656f
YL
1794 return -1;
1795}
1796#endif
1da177e4 1797
0e078e2f
TG
1798/**
1799 * init_apic_mappings - initialize APIC mappings
1800 */
1da177e4
LT
1801void __init init_apic_mappings(void)
1802{
4401da61
YL
1803 unsigned int new_apicid;
1804
fc1edaf9 1805 if (x2apic_mode) {
4c9961d5 1806 boot_cpu_physical_apicid = read_apic_id();
6e1cb38a
SS
1807 return;
1808 }
1809
4797f6b0 1810 /* If no local APIC can be found return early */
1da177e4 1811 if (!smp_found_config && detect_init_APIC()) {
4797f6b0
YL
1812 /* lets NOP'ify apic operations */
1813 pr_info("APIC: disable apic facility\n");
1814 apic_disable();
1815 } else {
1da177e4
LT
1816 apic_phys = mp_lapic_addr;
1817
4797f6b0
YL
1818 /*
1819 * acpi lapic path already maps that address in
1820 * acpi_register_lapic_address()
1821 */
5989cd6a 1822 if (!acpi_lapic && !smp_found_config)
326a2e6b 1823 register_lapic_address(apic_phys);
cec6be6d 1824 }
1da177e4
LT
1825
1826 /*
1827 * Fetch the APIC ID of the BSP in case we have a
1828 * default configuration (or the MP table is broken).
1829 */
4401da61
YL
1830 new_apicid = read_apic_id();
1831 if (boot_cpu_physical_apicid != new_apicid) {
1832 boot_cpu_physical_apicid = new_apicid;
103428e5
CG
1833 /*
1834 * yeah -- we lie about apic_version
1835 * in case if apic was disabled via boot option
1836 * but it's not a problem for SMP compiled kernel
1837 * since smp_sanity_check is prepared for such a case
1838 * and disable smp mode
1839 */
4401da61
YL
1840 apic_version[new_apicid] =
1841 GET_APIC_VERSION(apic_read(APIC_LVR));
08306ce6 1842 }
1da177e4
LT
1843}
1844
c0104d38
YL
1845void __init register_lapic_address(unsigned long address)
1846{
1847 mp_lapic_addr = address;
1848
0450193b
YL
1849 if (!x2apic_mode) {
1850 set_fixmap_nocache(FIX_APIC_BASE, address);
1851 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
1852 APIC_BASE, mp_lapic_addr);
1853 }
c0104d38
YL
1854 if (boot_cpu_physical_apicid == -1U) {
1855 boot_cpu_physical_apicid = read_apic_id();
1856 apic_version[boot_cpu_physical_apicid] =
1857 GET_APIC_VERSION(apic_read(APIC_LVR));
1858 }
1859}
1860
1da177e4 1861/*
0e078e2f
TG
1862 * This initializes the IO-APIC and APIC hardware if this is
1863 * a UP kernel.
1da177e4 1864 */
56d91f13 1865int apic_version[MAX_LOCAL_APIC];
1b313f4a 1866
0e078e2f 1867int __init APIC_init_uniprocessor(void)
1da177e4 1868{
0e078e2f 1869 if (disable_apic) {
ba21ebb6 1870 pr_info("Apic disabled\n");
0e078e2f
TG
1871 return -1;
1872 }
f1182638 1873#ifdef CONFIG_X86_64
0e078e2f
TG
1874 if (!cpu_has_apic) {
1875 disable_apic = 1;
ba21ebb6 1876 pr_info("Apic disabled by BIOS\n");
0e078e2f
TG
1877 return -1;
1878 }
fa2bd35a
YL
1879#else
1880 if (!smp_found_config && !cpu_has_apic)
1881 return -1;
1882
1883 /*
1884 * Complain if the BIOS pretends there is one.
1885 */
1886 if (!cpu_has_apic &&
1887 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
ba21ebb6
CG
1888 pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
1889 boot_cpu_physical_apicid);
fa2bd35a
YL
1890 return -1;
1891 }
1892#endif
1893
72ce0165 1894 default_setup_apic_routing();
6e1cb38a 1895
0e078e2f 1896 verify_local_APIC();
b5841765
GC
1897 connect_bsp_APIC();
1898
fa2bd35a 1899#ifdef CONFIG_X86_64
c70dcb74 1900 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
fa2bd35a
YL
1901#else
1902 /*
1903 * Hack: In case of kdump, after a crash, kernel might be booting
1904 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1905 * might be zero if read from MP tables. Get it from LAPIC.
1906 */
1907# ifdef CONFIG_CRASH_DUMP
1908 boot_cpu_physical_apicid = read_apic_id();
1909# endif
1910#endif
1911 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
0e078e2f 1912 setup_local_APIC();
1da177e4 1913
88d0f550 1914#ifdef CONFIG_X86_IO_APIC
739f33b3
AK
1915 /*
1916 * Now enable IO-APICs, actually call clear_IO_APIC
98c061b6 1917 * We need clear_IO_APIC before enabling error vector
739f33b3
AK
1918 */
1919 if (!skip_ioapic_setup && nr_ioapics)
1920 enable_IO_APIC();
fa2bd35a 1921#endif
739f33b3 1922
2fb270f3 1923 bsp_end_local_APIC_setup();
739f33b3 1924
fa2bd35a 1925#ifdef CONFIG_X86_IO_APIC
0e078e2f
TG
1926 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1927 setup_IO_APIC();
98c061b6 1928 else {
0e078e2f 1929 nr_ioapics = 0;
98c061b6 1930 }
fa2bd35a
YL
1931#endif
1932
736decac 1933 x86_init.timers.setup_percpu_clockev();
0e078e2f 1934 return 0;
1da177e4
LT
1935}
1936
1937/*
0e078e2f 1938 * Local APIC interrupts
1da177e4
LT
1939 */
1940
0e078e2f
TG
1941/*
1942 * This interrupt should _never_ happen with our APIC/SMP architecture
1943 */
eddc0e92 1944static inline void __smp_spurious_interrupt(void)
1da177e4 1945{
dc1528dd
YL
1946 u32 v;
1947
1da177e4 1948 /*
0e078e2f
TG
1949 * Check if this really is a spurious interrupt and ACK it
1950 * if it is a vectored one. Just in case...
1951 * Spurious interrupts should not be ACKed.
1da177e4 1952 */
0e078e2f
TG
1953 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1954 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1955 ack_APIC_irq();
c4d58cbd 1956
915b0d01
HS
1957 inc_irq_stat(irq_spurious_count);
1958
dc1528dd 1959 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
ba21ebb6
CG
1960 pr_info("spurious APIC interrupt on CPU#%d, "
1961 "should never happen.\n", smp_processor_id());
eddc0e92
SA
1962}
1963
1d9090e2 1964__visible void smp_spurious_interrupt(struct pt_regs *regs)
eddc0e92
SA
1965{
1966 entering_irq();
1967 __smp_spurious_interrupt();
1968 exiting_irq();
0e078e2f 1969}
1da177e4 1970
1d9090e2 1971__visible void smp_trace_spurious_interrupt(struct pt_regs *regs)
cf910e83
SA
1972{
1973 entering_irq();
1974 trace_spurious_apic_entry(SPURIOUS_APIC_VECTOR);
1975 __smp_spurious_interrupt();
1976 trace_spurious_apic_exit(SPURIOUS_APIC_VECTOR);
1977 exiting_irq();
0e078e2f 1978}
1da177e4 1979
0e078e2f
TG
1980/*
1981 * This interrupt should never happen with our APIC/SMP architecture
1982 */
eddc0e92 1983static inline void __smp_error_interrupt(struct pt_regs *regs)
0e078e2f 1984{
60283df7 1985 u32 v;
2b398bd9
YS
1986 u32 i = 0;
1987 static const char * const error_interrupt_reason[] = {
1988 "Send CS error", /* APIC Error Bit 0 */
1989 "Receive CS error", /* APIC Error Bit 1 */
1990 "Send accept error", /* APIC Error Bit 2 */
1991 "Receive accept error", /* APIC Error Bit 3 */
1992 "Redirectable IPI", /* APIC Error Bit 4 */
1993 "Send illegal vector", /* APIC Error Bit 5 */
1994 "Received illegal vector", /* APIC Error Bit 6 */
1995 "Illegal register address", /* APIC Error Bit 7 */
1996 };
1da177e4 1997
0e078e2f 1998 /* First tickle the hardware, only then report what went on. -- REW */
023de4a0
MR
1999 if (lapic_get_maxlvt() > 3) /* Due to the Pentium erratum 3AP. */
2000 apic_write(APIC_ESR, 0);
60283df7 2001 v = apic_read(APIC_ESR);
0e078e2f
TG
2002 ack_APIC_irq();
2003 atomic_inc(&irq_err_count);
ba7eda4c 2004
60283df7
RW
2005 apic_printk(APIC_DEBUG, KERN_DEBUG "APIC error on CPU%d: %02x",
2006 smp_processor_id(), v);
2b398bd9 2007
60283df7
RW
2008 v &= 0xff;
2009 while (v) {
2010 if (v & 0x1)
2b398bd9
YS
2011 apic_printk(APIC_DEBUG, KERN_CONT " : %s", error_interrupt_reason[i]);
2012 i++;
60283df7 2013 v >>= 1;
4b8073e4 2014 }
2b398bd9
YS
2015
2016 apic_printk(APIC_DEBUG, KERN_CONT "\n");
2017
eddc0e92
SA
2018}
2019
1d9090e2 2020__visible void smp_error_interrupt(struct pt_regs *regs)
eddc0e92
SA
2021{
2022 entering_irq();
2023 __smp_error_interrupt(regs);
2024 exiting_irq();
1da177e4
LT
2025}
2026
1d9090e2 2027__visible void smp_trace_error_interrupt(struct pt_regs *regs)
cf910e83
SA
2028{
2029 entering_irq();
2030 trace_error_apic_entry(ERROR_APIC_VECTOR);
2031 __smp_error_interrupt(regs);
2032 trace_error_apic_exit(ERROR_APIC_VECTOR);
2033 exiting_irq();
1da177e4
LT
2034}
2035
b5841765 2036/**
36c9d674
CG
2037 * connect_bsp_APIC - attach the APIC to the interrupt system
2038 */
b5841765
GC
2039void __init connect_bsp_APIC(void)
2040{
36c9d674
CG
2041#ifdef CONFIG_X86_32
2042 if (pic_mode) {
2043 /*
2044 * Do not trust the local APIC being empty at bootup.
2045 */
2046 clear_local_APIC();
2047 /*
2048 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
2049 * local APIC to INT and NMI lines.
2050 */
2051 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
2052 "enabling APIC mode.\n");
c0eaa453 2053 imcr_pic_to_apic();
36c9d674
CG
2054 }
2055#endif
49040333
IM
2056 if (apic->enable_apic_mode)
2057 apic->enable_apic_mode();
b5841765
GC
2058}
2059
274cfe59
CG
2060/**
2061 * disconnect_bsp_APIC - detach the APIC from the interrupt system
2062 * @virt_wire_setup: indicates, whether virtual wire mode is selected
2063 *
2064 * Virtual wire mode is necessary to deliver legacy interrupts even when the
2065 * APIC is disabled.
2066 */
0e078e2f 2067void disconnect_bsp_APIC(int virt_wire_setup)
1da177e4 2068{
1b4ee4e4
CG
2069 unsigned int value;
2070
c177b0bc
CG
2071#ifdef CONFIG_X86_32
2072 if (pic_mode) {
2073 /*
2074 * Put the board back into PIC mode (has an effect only on
2075 * certain older boards). Note that APIC interrupts, including
2076 * IPIs, won't work beyond this point! The only exception are
2077 * INIT IPIs.
2078 */
2079 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
2080 "entering PIC mode.\n");
c0eaa453 2081 imcr_apic_to_pic();
c177b0bc
CG
2082 return;
2083 }
2084#endif
2085
0e078e2f 2086 /* Go back to Virtual Wire compatibility mode */
1da177e4 2087
0e078e2f
TG
2088 /* For the spurious interrupt use vector F, and enable it */
2089 value = apic_read(APIC_SPIV);
2090 value &= ~APIC_VECTOR_MASK;
2091 value |= APIC_SPIV_APIC_ENABLED;
2092 value |= 0xf;
2093 apic_write(APIC_SPIV, value);
b8ce3359 2094
0e078e2f
TG
2095 if (!virt_wire_setup) {
2096 /*
2097 * For LVT0 make it edge triggered, active high,
2098 * external and enabled
2099 */
2100 value = apic_read(APIC_LVT0);
2101 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
2102 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
2103 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
2104 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
2105 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
2106 apic_write(APIC_LVT0, value);
2107 } else {
2108 /* Disable LVT0 */
2109 apic_write(APIC_LVT0, APIC_LVT_MASKED);
2110 }
b8ce3359 2111
c177b0bc
CG
2112 /*
2113 * For LVT1 make it edge triggered, active high,
2114 * nmi and enabled
2115 */
0e078e2f
TG
2116 value = apic_read(APIC_LVT1);
2117 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
2118 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
2119 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
2120 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
2121 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
2122 apic_write(APIC_LVT1, value);
1da177e4
LT
2123}
2124
7e1f85f9 2125int generic_processor_info(int apicid, int version)
be8a5685 2126{
14cb6dcf
VG
2127 int cpu, max = nr_cpu_ids;
2128 bool boot_cpu_detected = physid_isset(boot_cpu_physical_apicid,
2129 phys_cpu_present_map);
2130
151e0c7d
HD
2131 /*
2132 * boot_cpu_physical_apicid is designed to have the apicid
2133 * returned by read_apic_id(), i.e, the apicid of the
2134 * currently booting-up processor. However, on some platforms,
5b4d1dbc 2135 * it is temporarily modified by the apicid reported as BSP
151e0c7d
HD
2136 * through MP table. Concretely:
2137 *
2138 * - arch/x86/kernel/mpparse.c: MP_processor_info()
2139 * - arch/x86/mm/amdtopology.c: amd_numa_init()
151e0c7d
HD
2140 *
2141 * This function is executed with the modified
2142 * boot_cpu_physical_apicid. So, disabled_cpu_apicid kernel
2143 * parameter doesn't work to disable APs on kdump 2nd kernel.
2144 *
2145 * Since fixing handling of boot_cpu_physical_apicid requires
2146 * another discussion and tests on each platform, we leave it
2147 * for now and here we use read_apic_id() directly in this
2148 * function, generic_processor_info().
2149 */
2150 if (disabled_cpu_apicid != BAD_APICID &&
2151 disabled_cpu_apicid != read_apic_id() &&
2152 disabled_cpu_apicid == apicid) {
2153 int thiscpu = num_processors + disabled_cpus;
2154
5b4d1dbc 2155 pr_warning("APIC: Disabling requested cpu."
151e0c7d
HD
2156 " Processor %d/0x%x ignored.\n",
2157 thiscpu, apicid);
2158
2159 disabled_cpus++;
2160 return -ENODEV;
2161 }
2162
14cb6dcf
VG
2163 /*
2164 * If boot cpu has not been detected yet, then only allow upto
2165 * nr_cpu_ids - 1 processors and keep one slot free for boot cpu
2166 */
2167 if (!boot_cpu_detected && num_processors >= nr_cpu_ids - 1 &&
2168 apicid != boot_cpu_physical_apicid) {
2169 int thiscpu = max + disabled_cpus - 1;
2170
2171 pr_warning(
2172 "ACPI: NR_CPUS/possible_cpus limit of %i almost"
2173 " reached. Keeping one slot for boot cpu."
2174 " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
2175
2176 disabled_cpus++;
7e1f85f9 2177 return -ENODEV;
14cb6dcf 2178 }
be8a5685 2179
3b11ce7f 2180 if (num_processors >= nr_cpu_ids) {
3b11ce7f
MT
2181 int thiscpu = max + disabled_cpus;
2182
2183 pr_warning(
2184 "ACPI: NR_CPUS/possible_cpus limit of %i reached."
2185 " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
2186
2187 disabled_cpus++;
7e1f85f9 2188 return -EINVAL;
be8a5685
AS
2189 }
2190
2191 num_processors++;
be8a5685
AS
2192 if (apicid == boot_cpu_physical_apicid) {
2193 /*
2194 * x86_bios_cpu_apicid is required to have processors listed
2195 * in same order as logical cpu numbers. Hence the first
2196 * entry is BSP, and so on.
e5fea868
YL
2197 * boot_cpu_init() already hold bit 0 in cpu_present_mask
2198 * for BSP.
be8a5685
AS
2199 */
2200 cpu = 0;
e5fea868
YL
2201 } else
2202 cpu = cpumask_next_zero(-1, cpu_present_mask);
2203
2204 /*
2205 * Validate version
2206 */
2207 if (version == 0x0) {
2208 pr_warning("BIOS bug: APIC version is 0 for CPU %d/0x%x, fixing up to 0x10\n",
2209 cpu, apicid);
2210 version = 0x10;
be8a5685 2211 }
e5fea868
YL
2212 apic_version[apicid] = version;
2213
2214 if (version != apic_version[boot_cpu_physical_apicid]) {
2215 pr_warning("BIOS bug: APIC version mismatch, boot CPU: %x, CPU %d: version %x\n",
2216 apic_version[boot_cpu_physical_apicid], cpu, version);
2217 }
2218
2219 physid_set(apicid, phys_cpu_present_map);
e0da3364
YL
2220 if (apicid > max_physical_apicid)
2221 max_physical_apicid = apicid;
2222
3e5095d1 2223#if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
f10fcd47
TH
2224 early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
2225 early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
1b313f4a 2226#endif
acb8bc09
TH
2227#ifdef CONFIG_X86_32
2228 early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
2229 apic->x86_32_early_logical_apicid(cpu);
2230#endif
1de88cd4
MT
2231 set_cpu_possible(cpu, true);
2232 set_cpu_present(cpu, true);
7e1f85f9
JL
2233
2234 return cpu;
be8a5685
AS
2235}
2236
0c81c746
SS
2237int hard_smp_processor_id(void)
2238{
2239 return read_apic_id();
2240}
1dcdd3d1
IM
2241
2242void default_init_apic_ldr(void)
2243{
2244 unsigned long val;
2245
2246 apic_write(APIC_DFR, APIC_DFR_VALUE);
2247 val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
2248 val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
2249 apic_write(APIC_LDR, val);
2250}
2251
ff164324
AG
2252int default_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
2253 const struct cpumask *andmask,
2254 unsigned int *apicid)
6398268d 2255{
ea3807ea 2256 unsigned int cpu;
6398268d
AG
2257
2258 for_each_cpu_and(cpu, cpumask, andmask) {
2259 if (cpumask_test_cpu(cpu, cpu_online_mask))
2260 break;
2261 }
ff164324 2262
ea3807ea 2263 if (likely(cpu < nr_cpu_ids)) {
a5a39156
AG
2264 *apicid = per_cpu(x86_cpu_to_apicid, cpu);
2265 return 0;
a5a39156 2266 }
ea3807ea
AG
2267
2268 return -EINVAL;
6398268d
AG
2269}
2270
1551df64
MT
2271/*
2272 * Override the generic EOI implementation with an optimized version.
2273 * Only called during early boot when only one CPU is active and with
2274 * interrupts disabled, so we know this does not race with actual APIC driver
2275 * use.
2276 */
2277void __init apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v))
2278{
2279 struct apic **drv;
2280
2281 for (drv = __apicdrivers; drv < __apicdrivers_end; drv++) {
2282 /* Should happen once for each apic */
2283 WARN_ON((*drv)->eoi_write == eoi_write);
2284 (*drv)->eoi_write = eoi_write;
2285 }
2286}
2287
89039b37 2288/*
0e078e2f 2289 * Power management
89039b37 2290 */
0e078e2f
TG
2291#ifdef CONFIG_PM
2292
2293static struct {
274cfe59
CG
2294 /*
2295 * 'active' is true if the local APIC was enabled by us and
2296 * not the BIOS; this signifies that we are also responsible
2297 * for disabling it before entering apm/acpi suspend
2298 */
0e078e2f
TG
2299 int active;
2300 /* r/w apic fields */
2301 unsigned int apic_id;
2302 unsigned int apic_taskpri;
2303 unsigned int apic_ldr;
2304 unsigned int apic_dfr;
2305 unsigned int apic_spiv;
2306 unsigned int apic_lvtt;
2307 unsigned int apic_lvtpc;
2308 unsigned int apic_lvt0;
2309 unsigned int apic_lvt1;
2310 unsigned int apic_lvterr;
2311 unsigned int apic_tmict;
2312 unsigned int apic_tdcr;
2313 unsigned int apic_thmr;
2314} apic_pm_state;
2315
f3c6ea1b 2316static int lapic_suspend(void)
0e078e2f
TG
2317{
2318 unsigned long flags;
2319 int maxlvt;
89039b37 2320
0e078e2f
TG
2321 if (!apic_pm_state.active)
2322 return 0;
89039b37 2323
0e078e2f 2324 maxlvt = lapic_get_maxlvt();
89039b37 2325
2d7a66d0 2326 apic_pm_state.apic_id = apic_read(APIC_ID);
0e078e2f
TG
2327 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
2328 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
2329 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
2330 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
2331 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
2332 if (maxlvt >= 4)
2333 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
2334 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
2335 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
2336 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
2337 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
2338 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
4efc0670 2339#ifdef CONFIG_X86_THERMAL_VECTOR
0e078e2f
TG
2340 if (maxlvt >= 5)
2341 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
2342#endif
24968cfd 2343
0e078e2f
TG
2344 local_irq_save(flags);
2345 disable_local_APIC();
fc1edaf9 2346
70733e0c 2347 irq_remapping_disable();
fc1edaf9 2348
0e078e2f
TG
2349 local_irq_restore(flags);
2350 return 0;
1da177e4
LT
2351}
2352
f3c6ea1b 2353static void lapic_resume(void)
1da177e4 2354{
0e078e2f
TG
2355 unsigned int l, h;
2356 unsigned long flags;
31dce14a 2357 int maxlvt;
b24696bc 2358
0e078e2f 2359 if (!apic_pm_state.active)
f3c6ea1b 2360 return;
89b831ef 2361
0e078e2f 2362 local_irq_save(flags);
336224ba
JR
2363
2364 /*
2365 * IO-APIC and PIC have their own resume routines.
2366 * We just mask them here to make sure the interrupt
2367 * subsystem is completely quiet while we enable x2apic
2368 * and interrupt-remapping.
2369 */
2370 mask_ioapic_entries();
2371 legacy_pic->mask_all();
92206c90 2372
fc1edaf9 2373 if (x2apic_mode)
92206c90 2374 enable_x2apic();
cf6567fe 2375 else {
92206c90
CG
2376 /*
2377 * Make sure the APICBASE points to the right address
2378 *
2379 * FIXME! This will be wrong if we ever support suspend on
2380 * SMP! We'll need to do this as part of the CPU restore!
2381 */
cbf2829b
BD
2382 if (boot_cpu_data.x86 >= 6) {
2383 rdmsr(MSR_IA32_APICBASE, l, h);
2384 l &= ~MSR_IA32_APICBASE_BASE;
2385 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
2386 wrmsr(MSR_IA32_APICBASE, l, h);
2387 }
d5e629a6 2388 }
6e1cb38a 2389
b24696bc 2390 maxlvt = lapic_get_maxlvt();
0e078e2f
TG
2391 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
2392 apic_write(APIC_ID, apic_pm_state.apic_id);
2393 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
2394 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
2395 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
2396 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
2397 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
2398 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
71c69f7f 2399#if defined(CONFIG_X86_MCE_INTEL)
0e078e2f
TG
2400 if (maxlvt >= 5)
2401 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
2402#endif
2403 if (maxlvt >= 4)
2404 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
2405 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
2406 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
2407 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
2408 apic_write(APIC_ESR, 0);
2409 apic_read(APIC_ESR);
2410 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
2411 apic_write(APIC_ESR, 0);
2412 apic_read(APIC_ESR);
92206c90 2413
70733e0c 2414 irq_remapping_reenable(x2apic_mode);
31dce14a 2415
0e078e2f 2416 local_irq_restore(flags);
0e078e2f 2417}
b8ce3359 2418
274cfe59
CG
2419/*
2420 * This device has no shutdown method - fully functioning local APICs
2421 * are needed on every CPU up until machine_halt/restart/poweroff.
2422 */
2423
f3c6ea1b 2424static struct syscore_ops lapic_syscore_ops = {
0e078e2f
TG
2425 .resume = lapic_resume,
2426 .suspend = lapic_suspend,
2427};
b8ce3359 2428
148f9bb8 2429static void apic_pm_activate(void)
0e078e2f
TG
2430{
2431 apic_pm_state.active = 1;
1da177e4
LT
2432}
2433
0e078e2f 2434static int __init init_lapic_sysfs(void)
1da177e4 2435{
0e078e2f 2436 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
f3c6ea1b
RW
2437 if (cpu_has_apic)
2438 register_syscore_ops(&lapic_syscore_ops);
e83a5fdc 2439
f3c6ea1b 2440 return 0;
1da177e4 2441}
b24696bc
FY
2442
2443/* local apic needs to resume before other devices access its registers. */
2444core_initcall(init_lapic_sysfs);
0e078e2f
TG
2445
2446#else /* CONFIG_PM */
2447
2448static void apic_pm_activate(void) { }
2449
2450#endif /* CONFIG_PM */
1da177e4 2451
f28c0ae2 2452#ifdef CONFIG_X86_64
e0e42142 2453
148f9bb8 2454static int apic_cluster_num(void)
1da177e4
LT
2455{
2456 int i, clusters, zeros;
2457 unsigned id;
322850af 2458 u16 *bios_cpu_apicid;
1da177e4
LT
2459 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
2460
23ca4bba 2461 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
376ec33f 2462 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
1da177e4 2463
168ef543 2464 for (i = 0; i < nr_cpu_ids; i++) {
e8c10ef9 2465 /* are we being called early in kernel startup? */
693e3c56
MT
2466 if (bios_cpu_apicid) {
2467 id = bios_cpu_apicid[i];
e423e33e 2468 } else if (i < nr_cpu_ids) {
e8c10ef9 2469 if (cpu_present(i))
2470 id = per_cpu(x86_bios_cpu_apicid, i);
2471 else
2472 continue;
e423e33e 2473 } else
e8c10ef9 2474 break;
2475
1da177e4
LT
2476 if (id != BAD_APICID)
2477 __set_bit(APIC_CLUSTERID(id), clustermap);
2478 }
2479
2480 /* Problem: Partially populated chassis may not have CPUs in some of
2481 * the APIC clusters they have been allocated. Only present CPUs have
602a54a8 2482 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2483 * Since clusters are allocated sequentially, count zeros only if
2484 * they are bounded by ones.
1da177e4
LT
2485 */
2486 clusters = 0;
2487 zeros = 0;
2488 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
2489 if (test_bit(i, clustermap)) {
2490 clusters += 1 + zeros;
2491 zeros = 0;
2492 } else
2493 ++zeros;
2494 }
2495
e0e42142
YL
2496 return clusters;
2497}
2498
148f9bb8
PG
2499static int multi_checked;
2500static int multi;
e0e42142 2501
148f9bb8 2502static int set_multi(const struct dmi_system_id *d)
e0e42142
YL
2503{
2504 if (multi)
2505 return 0;
6f0aced6 2506 pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
e0e42142
YL
2507 multi = 1;
2508 return 0;
2509}
2510
148f9bb8 2511static const struct dmi_system_id multi_dmi_table[] = {
e0e42142
YL
2512 {
2513 .callback = set_multi,
2514 .ident = "IBM System Summit2",
2515 .matches = {
2516 DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
2517 DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
2518 },
2519 },
2520 {}
2521};
2522
148f9bb8 2523static void dmi_check_multi(void)
e0e42142
YL
2524{
2525 if (multi_checked)
2526 return;
2527
2528 dmi_check_system(multi_dmi_table);
2529 multi_checked = 1;
2530}
2531
2532/*
2533 * apic_is_clustered_box() -- Check if we can expect good TSC
2534 *
2535 * Thus far, the major user of this is IBM's Summit2 series:
2536 * Clustered boxes may have unsynced TSC problems if they are
2537 * multi-chassis.
2538 * Use DMI to check them
2539 */
148f9bb8 2540int apic_is_clustered_box(void)
e0e42142
YL
2541{
2542 dmi_check_multi();
2543 if (multi)
1cb68487
RT
2544 return 1;
2545
e0e42142
YL
2546 if (!is_vsmp_box())
2547 return 0;
2548
1da177e4 2549 /*
e0e42142
YL
2550 * ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2551 * not guaranteed to be synced between boards
1da177e4 2552 */
e0e42142
YL
2553 if (apic_cluster_num() > 1)
2554 return 1;
2555
2556 return 0;
1da177e4 2557}
f28c0ae2 2558#endif
1da177e4
LT
2559
2560/*
0e078e2f 2561 * APIC command line parameters
1da177e4 2562 */
789fa735 2563static int __init setup_disableapic(char *arg)
6935d1f9 2564{
1da177e4 2565 disable_apic = 1;
9175fc06 2566 setup_clear_cpu_cap(X86_FEATURE_APIC);
2c8c0e6b
AK
2567 return 0;
2568}
2569early_param("disableapic", setup_disableapic);
1da177e4 2570
2c8c0e6b 2571/* same as disableapic, for compatibility */
789fa735 2572static int __init setup_nolapic(char *arg)
6935d1f9 2573{
789fa735 2574 return setup_disableapic(arg);
6935d1f9 2575}
2c8c0e6b 2576early_param("nolapic", setup_nolapic);
1da177e4 2577
2e7c2838
LT
2578static int __init parse_lapic_timer_c2_ok(char *arg)
2579{
2580 local_apic_timer_c2_ok = 1;
2581 return 0;
2582}
2583early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2584
36fef094 2585static int __init parse_disable_apic_timer(char *arg)
6935d1f9 2586{
1da177e4 2587 disable_apic_timer = 1;
36fef094 2588 return 0;
6935d1f9 2589}
36fef094
CG
2590early_param("noapictimer", parse_disable_apic_timer);
2591
2592static int __init parse_nolapic_timer(char *arg)
2593{
2594 disable_apic_timer = 1;
2595 return 0;
6935d1f9 2596}
36fef094 2597early_param("nolapic_timer", parse_nolapic_timer);
73dea47f 2598
79af9bec
CG
2599static int __init apic_set_verbosity(char *arg)
2600{
2601 if (!arg) {
2602#ifdef CONFIG_X86_64
2603 skip_ioapic_setup = 0;
79af9bec
CG
2604 return 0;
2605#endif
2606 return -EINVAL;
2607 }
2608
2609 if (strcmp("debug", arg) == 0)
2610 apic_verbosity = APIC_DEBUG;
2611 else if (strcmp("verbose", arg) == 0)
2612 apic_verbosity = APIC_VERBOSE;
2613 else {
ba21ebb6 2614 pr_warning("APIC Verbosity level %s not recognised"
79af9bec
CG
2615 " use apic=verbose or apic=debug\n", arg);
2616 return -EINVAL;
2617 }
2618
2619 return 0;
2620}
2621early_param("apic", apic_set_verbosity);
2622
1e934dda
YL
2623static int __init lapic_insert_resource(void)
2624{
2625 if (!apic_phys)
2626 return -1;
2627
2628 /* Put local APIC into the resource map. */
2629 lapic_resource.start = apic_phys;
2630 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2631 insert_resource(&iomem_resource, &lapic_resource);
2632
2633 return 0;
2634}
2635
2636/*
2637 * need call insert after e820_reserve_resources()
2638 * that is using request_resource
2639 */
2640late_initcall(lapic_insert_resource);
151e0c7d
HD
2641
2642static int __init apic_set_disabled_cpu_apicid(char *arg)
2643{
2644 if (!arg || !get_option(&arg, &disabled_cpu_apicid))
2645 return -EINVAL;
2646
2647 return 0;
2648}
2649early_param("disable_cpu_apicid", apic_set_disabled_cpu_apicid);