]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/x86/kernel/apic/msi.c
PCI/MSI: Remove unused pci_msi_create_default_irq_domain()
[mirror_ubuntu-bionic-kernel.git] / arch / x86 / kernel / apic / msi.c
CommitLineData
44380982
JL
1/*
2 * Support of MSI, HPET and DMAR interrupts.
3 *
4 * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
5 * Moved from arch/x86/kernel/apic/io_apic.c.
52f518a3
JL
6 * Jiang Liu <jiang.liu@linux.intel.com>
7 * Convert to hierarchical irqdomain
44380982
JL
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13#include <linux/mm.h>
14#include <linux/interrupt.h>
15#include <linux/pci.h>
16#include <linux/dmar.h>
17#include <linux/hpet.h>
18#include <linux/msi.h>
d746d1eb 19#include <asm/irqdomain.h>
44380982
JL
20#include <asm/msidef.h>
21#include <asm/hpet.h>
22#include <asm/hw_irq.h>
23#include <asm/apic.h>
24#include <asm/irq_remapping.h>
25
52f518a3
JL
26static struct irq_domain *msi_default_domain;
27
3cb96f0c
JL
28static void irq_msi_compose_msg(struct irq_data *data, struct msi_msg *msg)
29{
30 struct irq_cfg *cfg = irqd_cfg(data);
31
32 msg->address_hi = MSI_ADDR_BASE_HI;
33
34 if (x2apic_enabled())
35 msg->address_hi |= MSI_ADDR_EXT_DEST_ID(cfg->dest_apicid);
36
37 msg->address_lo =
38 MSI_ADDR_BASE_LO |
39 ((apic->irq_dest_mode == 0) ?
40 MSI_ADDR_DEST_MODE_PHYSICAL :
41 MSI_ADDR_DEST_MODE_LOGICAL) |
42 ((apic->irq_delivery_mode != dest_LowestPrio) ?
43 MSI_ADDR_REDIRECTION_CPU :
44 MSI_ADDR_REDIRECTION_LOWPRI) |
45 MSI_ADDR_DEST_ID(cfg->dest_apicid);
46
47 msg->data =
48 MSI_DATA_TRIGGER_EDGE |
49 MSI_DATA_LEVEL_ASSERT |
50 ((apic->irq_delivery_mode != dest_LowestPrio) ?
51 MSI_DATA_DELIVERY_FIXED :
52 MSI_DATA_DELIVERY_LOWPRI) |
53 MSI_DATA_VECTOR(cfg->vector);
54}
55
44380982
JL
56/*
57 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
58 * which implement the MSI or MSI-X Capability Structure.
59 */
52f518a3 60static struct irq_chip pci_msi_controller = {
44380982
JL
61 .name = "PCI-MSI",
62 .irq_unmask = pci_msi_unmask_irq,
63 .irq_mask = pci_msi_mask_irq,
52f518a3 64 .irq_ack = irq_chip_ack_parent,
52f518a3 65 .irq_retrigger = irq_chip_retrigger_hierarchy,
52f518a3 66 .irq_compose_msi_msg = irq_msi_compose_msg,
44380982
JL
67 .flags = IRQCHIP_SKIP_SET_WAKE,
68};
69
52f518a3 70int native_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
44380982 71{
52f518a3
JL
72 struct irq_domain *domain;
73 struct irq_alloc_info info;
44380982 74
52f518a3
JL
75 init_irq_alloc_info(&info, NULL);
76 info.type = X86_IRQ_ALLOC_TYPE_MSI;
77 info.msi_dev = dev;
44380982 78
52f518a3
JL
79 domain = irq_remapping_get_irq_domain(&info);
80 if (domain == NULL)
81 domain = msi_default_domain;
82 if (domain == NULL)
83 return -ENOSYS;
44380982 84
52f518a3
JL
85 return pci_msi_domain_alloc_irqs(domain, dev, nvec, type);
86}
44380982 87
52f518a3
JL
88void native_teardown_msi_irq(unsigned int irq)
89{
90 irq_domain_free_irqs(irq, 1);
91}
44380982 92
52f518a3
JL
93static irq_hw_number_t pci_msi_get_hwirq(struct msi_domain_info *info,
94 msi_alloc_info_t *arg)
95{
96 return arg->msi_hwirq;
97}
44380982 98
c8f3e518
JO
99int pci_msi_prepare(struct irq_domain *domain, struct device *dev, int nvec,
100 msi_alloc_info_t *arg)
52f518a3
JL
101{
102 struct pci_dev *pdev = to_pci_dev(dev);
103 struct msi_desc *desc = first_pci_msi_entry(pdev);
104
105 init_irq_alloc_info(arg, NULL);
106 arg->msi_dev = pdev;
107 if (desc->msi_attrib.is_msix) {
108 arg->type = X86_IRQ_ALLOC_TYPE_MSIX;
109 } else {
110 arg->type = X86_IRQ_ALLOC_TYPE_MSI;
111 arg->flags |= X86_IRQ_ALLOC_CONTIGUOUS_VECTORS;
112 }
44380982
JL
113
114 return 0;
115}
c8f3e518 116EXPORT_SYMBOL_GPL(pci_msi_prepare);
44380982 117
c8f3e518 118void pci_msi_set_desc(msi_alloc_info_t *arg, struct msi_desc *desc)
44380982 119{
52f518a3
JL
120 arg->msi_hwirq = pci_msi_domain_calc_hwirq(arg->msi_dev, desc);
121}
c8f3e518 122EXPORT_SYMBOL_GPL(pci_msi_set_desc);
44380982 123
52f518a3
JL
124static struct msi_domain_ops pci_msi_domain_ops = {
125 .get_hwirq = pci_msi_get_hwirq,
126 .msi_prepare = pci_msi_prepare,
127 .set_desc = pci_msi_set_desc,
128};
44380982 129
52f518a3
JL
130static struct msi_domain_info pci_msi_domain_info = {
131 .flags = MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS |
68682a26 132 MSI_FLAG_PCI_MSIX,
52f518a3
JL
133 .ops = &pci_msi_domain_ops,
134 .chip = &pci_msi_controller,
135 .handler = handle_edge_irq,
136 .handler_name = "edge",
137};
44380982 138
52f518a3
JL
139void arch_init_msi_domain(struct irq_domain *parent)
140{
141 if (disable_apic)
142 return;
44380982 143
52f518a3
JL
144 msi_default_domain = pci_msi_create_irq_domain(NULL,
145 &pci_msi_domain_info, parent);
146 if (!msi_default_domain)
147 pr_warn("failed to initialize irqdomain for MSI/MSI-x.\n");
44380982
JL
148}
149
52f518a3 150#ifdef CONFIG_IRQ_REMAP
68682a26
JL
151static struct irq_chip pci_msi_ir_controller = {
152 .name = "IR-PCI-MSI",
153 .irq_unmask = pci_msi_unmask_irq,
154 .irq_mask = pci_msi_mask_irq,
155 .irq_ack = irq_chip_ack_parent,
68682a26 156 .irq_retrigger = irq_chip_retrigger_hierarchy,
a2f1c8bd 157 .irq_set_vcpu_affinity = irq_chip_set_vcpu_affinity_parent,
68682a26
JL
158 .flags = IRQCHIP_SKIP_SET_WAKE,
159};
160
161static struct msi_domain_info pci_msi_ir_domain_info = {
162 .flags = MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS |
163 MSI_FLAG_MULTI_PCI_MSI | MSI_FLAG_PCI_MSIX,
164 .ops = &pci_msi_domain_ops,
165 .chip = &pci_msi_ir_controller,
166 .handler = handle_edge_irq,
167 .handler_name = "edge",
168};
169
52f518a3 170struct irq_domain *arch_create_msi_irq_domain(struct irq_domain *parent)
44380982 171{
68682a26 172 return pci_msi_create_irq_domain(NULL, &pci_msi_ir_domain_info, parent);
44380982 173}
52f518a3 174#endif
44380982
JL
175
176#ifdef CONFIG_DMAR_TABLE
62ac1780
JL
177static void dmar_msi_write_msg(struct irq_data *data, struct msi_msg *msg)
178{
179 dmar_msi_write(data->irq, msg);
180}
181
0921f1da 182static struct irq_chip dmar_msi_controller = {
81dabe2e 183 .name = "DMAR-MSI",
44380982
JL
184 .irq_unmask = dmar_msi_unmask,
185 .irq_mask = dmar_msi_mask,
0921f1da 186 .irq_ack = irq_chip_ack_parent,
e390d895 187 .irq_set_affinity = msi_domain_set_affinity,
0921f1da
JL
188 .irq_retrigger = irq_chip_retrigger_hierarchy,
189 .irq_compose_msi_msg = irq_msi_compose_msg,
62ac1780 190 .irq_write_msi_msg = dmar_msi_write_msg,
44380982
JL
191 .flags = IRQCHIP_SKIP_SET_WAKE,
192};
193
e390d895
JL
194static irq_hw_number_t dmar_msi_get_hwirq(struct msi_domain_info *info,
195 msi_alloc_info_t *arg)
0921f1da 196{
e390d895 197 return arg->dmar_id;
0921f1da
JL
198}
199
e390d895
JL
200static int dmar_msi_init(struct irq_domain *domain,
201 struct msi_domain_info *info, unsigned int virq,
202 irq_hw_number_t hwirq, msi_alloc_info_t *arg)
0921f1da 203{
e390d895
JL
204 irq_domain_set_info(domain, virq, arg->dmar_id, info->chip, NULL,
205 handle_edge_irq, arg->dmar_data, "edge");
0921f1da 206
e390d895 207 return 0;
0921f1da
JL
208}
209
e390d895
JL
210static struct msi_domain_ops dmar_msi_domain_ops = {
211 .get_hwirq = dmar_msi_get_hwirq,
212 .msi_init = dmar_msi_init,
213};
0921f1da 214
e390d895
JL
215static struct msi_domain_info dmar_msi_domain_info = {
216 .ops = &dmar_msi_domain_ops,
217 .chip = &dmar_msi_controller,
0921f1da
JL
218};
219
220static struct irq_domain *dmar_get_irq_domain(void)
221{
222 static struct irq_domain *dmar_domain;
223 static DEFINE_MUTEX(dmar_lock);
224
225 mutex_lock(&dmar_lock);
e390d895
JL
226 if (dmar_domain == NULL)
227 dmar_domain = msi_create_irq_domain(NULL, &dmar_msi_domain_info,
228 x86_vector_domain);
0921f1da
JL
229 mutex_unlock(&dmar_lock);
230
231 return dmar_domain;
232}
233
234int dmar_alloc_hwirq(int id, int node, void *arg)
235{
236 struct irq_domain *domain = dmar_get_irq_domain();
237 struct irq_alloc_info info;
238
239 if (!domain)
240 return -1;
241
242 init_irq_alloc_info(&info, NULL);
243 info.type = X86_IRQ_ALLOC_TYPE_DMAR;
244 info.dmar_id = id;
245 info.dmar_data = arg;
a62b32cd 246
0921f1da 247 return irq_domain_alloc_irqs(domain, 1, node, &info);
a62b32cd
JL
248}
249
250void dmar_free_hwirq(int irq)
251{
252 irq_domain_free_irqs(irq, 1);
253}
44380982
JL
254#endif
255
256/*
257 * MSI message composition
258 */
259#ifdef CONFIG_HPET_TIMER
3cb96f0c
JL
260static inline int hpet_dev_id(struct irq_domain *domain)
261{
e390d895 262 struct msi_domain_info *info = msi_get_domain_info(domain);
44380982 263
e390d895 264 return (int)(long)info->data;
44380982
JL
265}
266
62ac1780
JL
267static void hpet_msi_write_msg(struct irq_data *data, struct msi_msg *msg)
268{
ff96b4d0 269 hpet_msi_write(irq_data_get_irq_handler_data(data), msg);
62ac1780
JL
270}
271
404f6aac 272static struct irq_chip hpet_msi_controller __ro_after_init = {
81dabe2e 273 .name = "HPET-MSI",
44380982
JL
274 .irq_unmask = hpet_msi_unmask,
275 .irq_mask = hpet_msi_mask,
3cb96f0c 276 .irq_ack = irq_chip_ack_parent,
e390d895 277 .irq_set_affinity = msi_domain_set_affinity,
3cb96f0c 278 .irq_retrigger = irq_chip_retrigger_hierarchy,
3cb96f0c 279 .irq_compose_msi_msg = irq_msi_compose_msg,
62ac1780 280 .irq_write_msi_msg = hpet_msi_write_msg,
44380982
JL
281 .flags = IRQCHIP_SKIP_SET_WAKE,
282};
283
e390d895
JL
284static irq_hw_number_t hpet_msi_get_hwirq(struct msi_domain_info *info,
285 msi_alloc_info_t *arg)
3cb96f0c 286{
e390d895 287 return arg->hpet_index;
3cb96f0c
JL
288}
289
e390d895
JL
290static int hpet_msi_init(struct irq_domain *domain,
291 struct msi_domain_info *info, unsigned int virq,
292 irq_hw_number_t hwirq, msi_alloc_info_t *arg)
3cb96f0c 293{
e390d895
JL
294 irq_set_status_flags(virq, IRQ_MOVE_PCNTXT);
295 irq_domain_set_info(domain, virq, arg->hpet_index, info->chip, NULL,
296 handle_edge_irq, arg->hpet_data, "edge");
3cb96f0c 297
e390d895 298 return 0;
3cb96f0c
JL
299}
300
e390d895
JL
301static void hpet_msi_free(struct irq_domain *domain,
302 struct msi_domain_info *info, unsigned int virq)
3cb96f0c 303{
e390d895 304 irq_clear_status_flags(virq, IRQ_MOVE_PCNTXT);
3cb96f0c
JL
305}
306
e390d895
JL
307static struct msi_domain_ops hpet_msi_domain_ops = {
308 .get_hwirq = hpet_msi_get_hwirq,
309 .msi_init = hpet_msi_init,
310 .msi_free = hpet_msi_free,
311};
312
313static struct msi_domain_info hpet_msi_domain_info = {
314 .ops = &hpet_msi_domain_ops,
315 .chip = &hpet_msi_controller,
3cb96f0c
JL
316};
317
318struct irq_domain *hpet_create_irq_domain(int hpet_id)
319{
320 struct irq_domain *parent;
321 struct irq_alloc_info info;
e390d895 322 struct msi_domain_info *domain_info;
3cb96f0c
JL
323
324 if (x86_vector_domain == NULL)
325 return NULL;
326
e390d895
JL
327 domain_info = kzalloc(sizeof(*domain_info), GFP_KERNEL);
328 if (!domain_info)
329 return NULL;
330
331 *domain_info = hpet_msi_domain_info;
332 domain_info->data = (void *)(long)hpet_id;
333
3cb96f0c
JL
334 init_irq_alloc_info(&info, NULL);
335 info.type = X86_IRQ_ALLOC_TYPE_HPET;
336 info.hpet_id = hpet_id;
337 parent = irq_remapping_get_ir_irq_domain(&info);
338 if (parent == NULL)
339 parent = x86_vector_domain;
68682a26
JL
340 else
341 hpet_msi_controller.name = "IR-HPET-MSI";
3cb96f0c 342
e390d895 343 return msi_create_irq_domain(NULL, domain_info, parent);
3cb96f0c
JL
344}
345
346int hpet_assign_irq(struct irq_domain *domain, struct hpet_dev *dev,
347 int dev_num)
348{
349 struct irq_alloc_info info;
350
351 init_irq_alloc_info(&info, NULL);
352 info.type = X86_IRQ_ALLOC_TYPE_HPET;
353 info.hpet_data = dev;
354 info.hpet_id = hpet_dev_id(domain);
355 info.hpet_index = dev_num;
356
4a00c95d 357 return irq_domain_alloc_irqs(domain, 1, NUMA_NO_NODE, &info);
3cb96f0c 358}
44380982 359#endif