]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - arch/x86/kernel/apic_64.c
x86: apic - unify init_bsp_APIC
[mirror_ubuntu-zesty-kernel.git] / arch / x86 / kernel / apic_64.c
CommitLineData
1da177e4
LT
1/*
2 * Local APIC handling, local APIC timers
3 *
4 * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
5 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
1da177e4
LT
17#include <linux/init.h>
18
19#include <linux/mm.h>
1da177e4
LT
20#include <linux/delay.h>
21#include <linux/bootmem.h>
1da177e4
LT
22#include <linux/interrupt.h>
23#include <linux/mc146818rtc.h>
24#include <linux/kernel_stat.h>
25#include <linux/sysdev.h>
39928722 26#include <linux/ioport.h>
ba7eda4c 27#include <linux/clockchips.h>
70a20025 28#include <linux/acpi_pmtmr.h>
e83a5fdc 29#include <linux/module.h>
6e1cb38a 30#include <linux/dmar.h>
1da177e4
LT
31
32#include <asm/atomic.h>
33#include <asm/smp.h>
34#include <asm/mtrr.h>
35#include <asm/mpspec.h>
e83a5fdc 36#include <asm/hpet.h>
1da177e4 37#include <asm/pgalloc.h>
75152114 38#include <asm/nmi.h>
95833c83 39#include <asm/idle.h>
73dea47f
AK
40#include <asm/proto.h>
41#include <asm/timex.h>
2c8c0e6b 42#include <asm/apic.h>
6e1cb38a 43#include <asm/i8259.h>
1da177e4 44
5af5573e 45#include <mach_ipi.h>
dd46e3ca 46#include <mach_apic.h>
5af5573e 47
36fef094 48/* Disable local APIC timer from the kernel commandline or via dmi quirk */
aa276e1c 49static int disable_apic_timer __cpuinitdata;
bc1d99c1 50static int apic_calibrate_pmtmr __initdata;
0e078e2f 51int disable_apic;
6e1cb38a 52int disable_x2apic;
89027d35 53int x2apic;
1da177e4 54
6e1cb38a
SS
55/* x2apic enabled before OS handover */
56int x2apic_preenabled;
57
e83a5fdc 58/* Local APIC timer works in C2 */
2e7c2838
LT
59int local_apic_timer_c2_ok;
60EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
61
e83a5fdc
HS
62/*
63 * Debug level, exported for io_apic.c
64 */
baa13188 65unsigned int apic_verbosity;
e83a5fdc 66
bab4b27c
AS
67/* Have we found an MP table */
68int smp_found_config;
69
39928722
AD
70static struct resource lapic_resource = {
71 .name = "Local APIC",
72 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
73};
74
d03030e9
TG
75static unsigned int calibration_result;
76
ba7eda4c
TG
77static int lapic_next_event(unsigned long delta,
78 struct clock_event_device *evt);
79static void lapic_timer_setup(enum clock_event_mode mode,
80 struct clock_event_device *evt);
ba7eda4c 81static void lapic_timer_broadcast(cpumask_t mask);
0e078e2f 82static void apic_pm_activate(void);
ba7eda4c
TG
83
84static struct clock_event_device lapic_clockevent = {
85 .name = "lapic",
86 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
87 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
88 .shift = 32,
89 .set_mode = lapic_timer_setup,
90 .set_next_event = lapic_next_event,
91 .broadcast = lapic_timer_broadcast,
92 .rating = 100,
93 .irq = -1,
94};
95static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
96
d3432896
AK
97static unsigned long apic_phys;
98
3f530709
AS
99unsigned long mp_lapic_addr;
100
be8a5685 101unsigned int __cpuinitdata maxcpus = NR_CPUS;
0e078e2f
TG
102/*
103 * Get the LAPIC version
104 */
105static inline int lapic_get_version(void)
ba7eda4c 106{
0e078e2f 107 return GET_APIC_VERSION(apic_read(APIC_LVR));
ba7eda4c
TG
108}
109
0e078e2f
TG
110/*
111 * Check, if the APIC is integrated or a seperate chip
112 */
113static inline int lapic_is_integrated(void)
ba7eda4c 114{
0e078e2f 115 return 1;
ba7eda4c
TG
116}
117
118/*
0e078e2f 119 * Check, whether this is a modern or a first generation APIC
ba7eda4c 120 */
0e078e2f 121static int modern_apic(void)
ba7eda4c 122{
0e078e2f
TG
123 /* AMD systems use old APIC versions, so check the CPU */
124 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
125 boot_cpu_data.x86 >= 0xf)
126 return 1;
127 return lapic_get_version() >= 0x14;
ba7eda4c
TG
128}
129
1b374e4d 130void xapic_wait_icr_idle(void)
8339e9fb
FLV
131{
132 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
133 cpu_relax();
134}
135
1b374e4d 136u32 safe_xapic_wait_icr_idle(void)
8339e9fb 137{
3c6bb07a 138 u32 send_status;
8339e9fb
FLV
139 int timeout;
140
141 timeout = 0;
142 do {
143 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
144 if (!send_status)
145 break;
146 udelay(100);
147 } while (timeout++ < 1000);
148
149 return send_status;
150}
151
1b374e4d
SS
152void xapic_icr_write(u32 low, u32 id)
153{
ed4e5ec1 154 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
1b374e4d
SS
155 apic_write(APIC_ICR, low);
156}
157
158u64 xapic_icr_read(void)
159{
160 u32 icr1, icr2;
161
162 icr2 = apic_read(APIC_ICR2);
163 icr1 = apic_read(APIC_ICR);
164
165 return (icr1 | ((u64)icr2 << 32));
166}
167
168static struct apic_ops xapic_ops = {
169 .read = native_apic_mem_read,
170 .write = native_apic_mem_write,
1b374e4d
SS
171 .icr_read = xapic_icr_read,
172 .icr_write = xapic_icr_write,
173 .wait_icr_idle = xapic_wait_icr_idle,
174 .safe_wait_icr_idle = safe_xapic_wait_icr_idle,
175};
176
177struct apic_ops __read_mostly *apic_ops = &xapic_ops;
178
179EXPORT_SYMBOL_GPL(apic_ops);
180
13c88fb5
SS
181static void x2apic_wait_icr_idle(void)
182{
183 /* no need to wait for icr idle in x2apic */
184 return;
185}
186
187static u32 safe_x2apic_wait_icr_idle(void)
188{
189 /* no need to wait for icr idle in x2apic */
190 return 0;
191}
192
193void x2apic_icr_write(u32 low, u32 id)
194{
195 wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
196}
197
198u64 x2apic_icr_read(void)
199{
200 unsigned long val;
201
202 rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
203 return val;
204}
205
206static struct apic_ops x2apic_ops = {
207 .read = native_apic_msr_read,
208 .write = native_apic_msr_write,
13c88fb5
SS
209 .icr_read = x2apic_icr_read,
210 .icr_write = x2apic_icr_write,
211 .wait_icr_idle = x2apic_wait_icr_idle,
212 .safe_wait_icr_idle = safe_x2apic_wait_icr_idle,
213};
214
0e078e2f
TG
215/**
216 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
217 */
e9427101 218void __cpuinit enable_NMI_through_LVT0(void)
1da177e4 219{
11a8e778 220 unsigned int v;
6935d1f9
TG
221
222 /* unmask and set to NMI */
223 v = APIC_DM_NMI;
d4c63ec0
CG
224
225 /* Level triggered for 82489DX (32bit mode) */
226 if (!lapic_is_integrated())
227 v |= APIC_LVT_LEVEL_TRIGGER;
228
11a8e778 229 apic_write(APIC_LVT0, v);
1da177e4
LT
230}
231
0e078e2f
TG
232/**
233 * lapic_get_maxlvt - get the maximum number of local vector table entries
234 */
37e650c7 235int lapic_get_maxlvt(void)
1da177e4 236{
36a028de 237 unsigned int v;
1da177e4
LT
238
239 v = apic_read(APIC_LVR);
36a028de
CG
240 /*
241 * - we always have APIC integrated on 64bit mode
242 * - 82489DXs do not report # of LVT entries
243 */
244 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
1da177e4
LT
245}
246
f07f4f90
CG
247/* Clock divisor is set to 1 */
248#define APIC_DIVISOR 1
249
0e078e2f
TG
250/*
251 * This function sets up the local APIC timer, with a timeout of
252 * 'clocks' APIC bus clock. During calibration we actually call
253 * this function twice on the boot CPU, once with a bogus timeout
254 * value, second time for real. The other (noncalibrating) CPUs
255 * call this function only once, with the real, calibrated value.
256 *
257 * We do reads before writes even if unnecessary, to get around the
258 * P5 APIC double write bug.
259 */
260
261static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
1da177e4 262{
0e078e2f 263 unsigned int lvtt_value, tmp_value;
1da177e4 264
0e078e2f
TG
265 lvtt_value = LOCAL_TIMER_VECTOR;
266 if (!oneshot)
267 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
f07f4f90
CG
268 if (!lapic_is_integrated())
269 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
270
0e078e2f
TG
271 if (!irqen)
272 lvtt_value |= APIC_LVT_MASKED;
1da177e4 273
0e078e2f 274 apic_write(APIC_LVTT, lvtt_value);
1da177e4
LT
275
276 /*
0e078e2f 277 * Divide PICLK by 16
1da177e4 278 */
0e078e2f
TG
279 tmp_value = apic_read(APIC_TDCR);
280 apic_write(APIC_TDCR, (tmp_value
281 & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE))
282 | APIC_TDR_DIV_16);
283
284 if (!oneshot)
f07f4f90 285 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
1da177e4
LT
286}
287
0e078e2f 288/*
7b83dae7
RR
289 * Setup extended LVT, AMD specific (K8, family 10h)
290 *
291 * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
292 * MCE interrupts are supported. Thus MCE offset must be set to 0.
0e078e2f 293 */
7b83dae7
RR
294
295#define APIC_EILVT_LVTOFF_MCE 0
296#define APIC_EILVT_LVTOFF_IBS 1
297
298static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
1da177e4 299{
7b83dae7 300 unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
0e078e2f 301 unsigned int v = (mask << 16) | (msg_type << 8) | vector;
a8fcf1a2 302
0e078e2f 303 apic_write(reg, v);
1da177e4
LT
304}
305
7b83dae7
RR
306u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
307{
308 setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
309 return APIC_EILVT_LVTOFF_MCE;
310}
311
312u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
313{
314 setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
315 return APIC_EILVT_LVTOFF_IBS;
316}
317
0e078e2f
TG
318/*
319 * Program the next event, relative to now
320 */
321static int lapic_next_event(unsigned long delta,
322 struct clock_event_device *evt)
1da177e4 323{
0e078e2f
TG
324 apic_write(APIC_TMICT, delta);
325 return 0;
1da177e4
LT
326}
327
0e078e2f
TG
328/*
329 * Setup the lapic timer in periodic or oneshot mode
330 */
331static void lapic_timer_setup(enum clock_event_mode mode,
332 struct clock_event_device *evt)
9b7711f0
HS
333{
334 unsigned long flags;
0e078e2f 335 unsigned int v;
9b7711f0 336
0e078e2f
TG
337 /* Lapic used as dummy for broadcast ? */
338 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
9b7711f0
HS
339 return;
340
341 local_irq_save(flags);
342
0e078e2f
TG
343 switch (mode) {
344 case CLOCK_EVT_MODE_PERIODIC:
345 case CLOCK_EVT_MODE_ONESHOT:
346 __setup_APIC_LVTT(calibration_result,
347 mode != CLOCK_EVT_MODE_PERIODIC, 1);
348 break;
349 case CLOCK_EVT_MODE_UNUSED:
350 case CLOCK_EVT_MODE_SHUTDOWN:
351 v = apic_read(APIC_LVTT);
352 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
353 apic_write(APIC_LVTT, v);
354 break;
355 case CLOCK_EVT_MODE_RESUME:
356 /* Nothing to do here */
357 break;
358 }
9b7711f0
HS
359
360 local_irq_restore(flags);
361}
362
1da177e4 363/*
0e078e2f 364 * Local APIC timer broadcast function
1da177e4 365 */
0e078e2f 366static void lapic_timer_broadcast(cpumask_t mask)
1da177e4 367{
0e078e2f
TG
368#ifdef CONFIG_SMP
369 send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
370#endif
371}
1da177e4 372
0e078e2f
TG
373/*
374 * Setup the local APIC timer for this CPU. Copy the initilized values
375 * of the boot CPU and register the clock event in the framework.
376 */
377static void setup_APIC_timer(void)
378{
379 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
1da177e4 380
0e078e2f
TG
381 memcpy(levt, &lapic_clockevent, sizeof(*levt));
382 levt->cpumask = cpumask_of_cpu(smp_processor_id());
1da177e4 383
0e078e2f
TG
384 clockevents_register_device(levt);
385}
1da177e4 386
0e078e2f
TG
387/*
388 * In this function we calibrate APIC bus clocks to the external
389 * timer. Unfortunately we cannot use jiffies and the timer irq
390 * to calibrate, since some later bootup code depends on getting
391 * the first irq? Ugh.
392 *
393 * We want to do the calibration only once since we
394 * want to have local timer irqs syncron. CPUs connected
395 * by the same APIC bus have the very same bus frequency.
396 * And we want to have irqs off anyways, no accidental
397 * APIC irq that way.
398 */
399
400#define TICK_COUNT 100000000
401
89b3b1f4 402static int __init calibrate_APIC_clock(void)
0e078e2f
TG
403{
404 unsigned apic, apic_start;
405 unsigned long tsc, tsc_start;
406 int result;
407
408 local_irq_disable();
409
410 /*
411 * Put whatever arbitrary (but long enough) timeout
412 * value into the APIC clock, we just want to get the
413 * counter running for calibration.
414 *
415 * No interrupt enable !
416 */
417 __setup_APIC_LVTT(250000000, 0, 0);
418
419 apic_start = apic_read(APIC_TMCCT);
420#ifdef CONFIG_X86_PM_TIMER
421 if (apic_calibrate_pmtmr && pmtmr_ioport) {
422 pmtimer_wait(5000); /* 5ms wait */
423 apic = apic_read(APIC_TMCCT);
424 result = (apic_start - apic) * 1000L / 5;
425 } else
426#endif
427 {
428 rdtscll(tsc_start);
429
430 do {
431 apic = apic_read(APIC_TMCCT);
432 rdtscll(tsc);
433 } while ((tsc - tsc_start) < TICK_COUNT &&
434 (apic_start - apic) < TICK_COUNT);
435
436 result = (apic_start - apic) * 1000L * tsc_khz /
437 (tsc - tsc_start);
438 }
439
440 local_irq_enable();
441
442 printk(KERN_DEBUG "APIC timer calibration result %d\n", result);
443
444 printk(KERN_INFO "Detected %d.%03d MHz APIC timer.\n",
445 result / 1000 / 1000, result / 1000 % 1000);
446
447 /* Calculate the scaled math multiplication factor */
877084fb
AM
448 lapic_clockevent.mult = div_sc(result, NSEC_PER_SEC,
449 lapic_clockevent.shift);
0e078e2f
TG
450 lapic_clockevent.max_delta_ns =
451 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
452 lapic_clockevent.min_delta_ns =
453 clockevent_delta2ns(0xF, &lapic_clockevent);
454
f07f4f90 455 calibration_result = (result * APIC_DIVISOR) / HZ;
89b3b1f4
CG
456
457 /*
458 * Do a sanity check on the APIC calibration result
459 */
460 if (calibration_result < (1000000 / HZ)) {
461 printk(KERN_WARNING
462 "APIC frequency too slow, disabling apic timer\n");
463 return -1;
464 }
465
466 return 0;
0e078e2f
TG
467}
468
e83a5fdc
HS
469/*
470 * Setup the boot APIC
471 *
472 * Calibrate and verify the result.
473 */
0e078e2f
TG
474void __init setup_boot_APIC_clock(void)
475{
476 /*
477 * The local apic timer can be disabled via the kernel commandline.
478 * Register the lapic timer as a dummy clock event source on SMP
479 * systems, so the broadcast mechanism is used. On UP systems simply
480 * ignore it.
481 */
482 if (disable_apic_timer) {
483 printk(KERN_INFO "Disabling APIC timer\n");
484 /* No broadcast on UP ! */
9d09951d
TG
485 if (num_possible_cpus() > 1) {
486 lapic_clockevent.mult = 1;
0e078e2f 487 setup_APIC_timer();
9d09951d 488 }
0e078e2f
TG
489 return;
490 }
491
492 printk(KERN_INFO "Using local APIC timer interrupts.\n");
89b3b1f4 493 if (calibrate_APIC_clock()) {
c2b84b30
TG
494 /* No broadcast on UP ! */
495 if (num_possible_cpus() > 1)
496 setup_APIC_timer();
497 return;
498 }
499
0e078e2f
TG
500 /*
501 * If nmi_watchdog is set to IO_APIC, we need the
502 * PIT/HPET going. Otherwise register lapic as a dummy
503 * device.
504 */
505 if (nmi_watchdog != NMI_IO_APIC)
506 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
507 else
508 printk(KERN_WARNING "APIC timer registered as dummy,"
116f570e 509 " due to nmi_watchdog=%d!\n", nmi_watchdog);
0e078e2f
TG
510
511 setup_APIC_timer();
512}
513
0e078e2f
TG
514void __cpuinit setup_secondary_APIC_clock(void)
515{
0e078e2f
TG
516 setup_APIC_timer();
517}
518
519/*
520 * The guts of the apic timer interrupt
521 */
522static void local_apic_timer_interrupt(void)
523{
524 int cpu = smp_processor_id();
525 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
526
527 /*
528 * Normally we should not be here till LAPIC has been initialized but
529 * in some cases like kdump, its possible that there is a pending LAPIC
530 * timer interrupt from previous kernel's context and is delivered in
531 * new kernel the moment interrupts are enabled.
532 *
533 * Interrupts are enabled early and LAPIC is setup much later, hence
534 * its possible that when we get here evt->event_handler is NULL.
535 * Check for event_handler being NULL and discard the interrupt as
536 * spurious.
537 */
538 if (!evt->event_handler) {
539 printk(KERN_WARNING
540 "Spurious LAPIC timer interrupt on cpu %d\n", cpu);
541 /* Switch it off */
542 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
543 return;
544 }
545
546 /*
547 * the NMI deadlock-detector uses this.
548 */
549 add_pda(apic_timer_irqs, 1);
550
551 evt->event_handler(evt);
552}
553
554/*
555 * Local APIC timer interrupt. This is the most natural way for doing
556 * local interrupts, but local timer interrupts can be emulated by
557 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
558 *
559 * [ if a single-CPU system runs an SMP kernel then we call the local
560 * interrupt as well. Thus we cannot inline the local irq ... ]
561 */
562void smp_apic_timer_interrupt(struct pt_regs *regs)
563{
564 struct pt_regs *old_regs = set_irq_regs(regs);
565
566 /*
567 * NOTE! We'd better ACK the irq immediately,
568 * because timer handling can be slow.
569 */
570 ack_APIC_irq();
571 /*
572 * update_process_times() expects us to have done irq_enter().
573 * Besides, if we don't timer interrupts ignore the global
574 * interrupt lock, which is the WrongThing (tm) to do.
575 */
576 exit_idle();
577 irq_enter();
578 local_apic_timer_interrupt();
579 irq_exit();
580 set_irq_regs(old_regs);
581}
582
583int setup_profiling_timer(unsigned int multiplier)
584{
585 return -EINVAL;
586}
587
588
589/*
590 * Local APIC start and shutdown
591 */
592
593/**
594 * clear_local_APIC - shutdown the local APIC
595 *
596 * This is called, when a CPU is disabled and before rebooting, so the state of
597 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
598 * leftovers during boot.
599 */
600void clear_local_APIC(void)
601{
2584a82d 602 int maxlvt;
0e078e2f
TG
603 u32 v;
604
d3432896
AK
605 /* APIC hasn't been mapped yet */
606 if (!apic_phys)
607 return;
608
609 maxlvt = lapic_get_maxlvt();
0e078e2f
TG
610 /*
611 * Masking an LVT entry can trigger a local APIC error
612 * if the vector is zero. Mask LVTERR first to prevent this.
613 */
614 if (maxlvt >= 3) {
615 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
616 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
617 }
618 /*
619 * Careful: we have to set masks only first to deassert
620 * any level-triggered sources.
621 */
622 v = apic_read(APIC_LVTT);
623 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
624 v = apic_read(APIC_LVT0);
625 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
626 v = apic_read(APIC_LVT1);
627 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
628 if (maxlvt >= 4) {
629 v = apic_read(APIC_LVTPC);
630 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
631 }
632
633 /*
634 * Clean APIC state for other OSs:
635 */
636 apic_write(APIC_LVTT, APIC_LVT_MASKED);
637 apic_write(APIC_LVT0, APIC_LVT_MASKED);
638 apic_write(APIC_LVT1, APIC_LVT_MASKED);
639 if (maxlvt >= 3)
640 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
641 if (maxlvt >= 4)
642 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
643 apic_write(APIC_ESR, 0);
644 apic_read(APIC_ESR);
645}
646
647/**
648 * disable_local_APIC - clear and disable the local APIC
649 */
650void disable_local_APIC(void)
651{
652 unsigned int value;
653
654 clear_local_APIC();
655
656 /*
657 * Disable APIC (implies clearing of registers
658 * for 82489DX!).
659 */
660 value = apic_read(APIC_SPIV);
661 value &= ~APIC_SPIV_APIC_ENABLED;
662 apic_write(APIC_SPIV, value);
663}
664
665void lapic_shutdown(void)
666{
667 unsigned long flags;
668
669 if (!cpu_has_apic)
670 return;
671
672 local_irq_save(flags);
673
674 disable_local_APIC();
675
676 local_irq_restore(flags);
677}
678
679/*
680 * This is to verify that we're looking at a real local APIC.
681 * Check these against your board if the CPUs aren't getting
682 * started for no apparent reason.
683 */
684int __init verify_local_APIC(void)
685{
686 unsigned int reg0, reg1;
687
688 /*
689 * The version register is read-only in a real APIC.
690 */
691 reg0 = apic_read(APIC_LVR);
692 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
693 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
694 reg1 = apic_read(APIC_LVR);
695 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
696
697 /*
698 * The two version reads above should print the same
699 * numbers. If the second one is different, then we
700 * poke at a non-APIC.
701 */
702 if (reg1 != reg0)
703 return 0;
704
705 /*
706 * Check if the version looks reasonably.
707 */
708 reg1 = GET_APIC_VERSION(reg0);
709 if (reg1 == 0x00 || reg1 == 0xff)
710 return 0;
711 reg1 = lapic_get_maxlvt();
712 if (reg1 < 0x02 || reg1 == 0xff)
713 return 0;
714
715 /*
716 * The ID register is read/write in a real APIC.
717 */
2d7a66d0 718 reg0 = apic_read(APIC_ID);
0e078e2f
TG
719 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
720 apic_write(APIC_ID, reg0 ^ APIC_ID_MASK);
2d7a66d0 721 reg1 = apic_read(APIC_ID);
0e078e2f
TG
722 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
723 apic_write(APIC_ID, reg0);
724 if (reg1 != (reg0 ^ APIC_ID_MASK))
725 return 0;
726
727 /*
1da177e4
LT
728 * The next two are just to see if we have sane values.
729 * They're only really relevant if we're in Virtual Wire
730 * compatibility mode, but most boxes are anymore.
731 */
732 reg0 = apic_read(APIC_LVT0);
0e078e2f 733 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
1da177e4
LT
734 reg1 = apic_read(APIC_LVT1);
735 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
736
737 return 1;
738}
739
0e078e2f
TG
740/**
741 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
742 */
1da177e4
LT
743void __init sync_Arb_IDs(void)
744{
296cb951
CG
745 /*
746 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
747 * needed on AMD.
748 */
749 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
1da177e4
LT
750 return;
751
752 /*
753 * Wait for idle.
754 */
755 apic_wait_icr_idle();
756
757 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
6f6da97f
CG
758 apic_write(APIC_ICR, APIC_DEST_ALLINC |
759 APIC_INT_LEVELTRIG | APIC_DM_INIT);
1da177e4
LT
760}
761
1da177e4
LT
762/*
763 * An initial setup of the virtual wire mode.
764 */
765void __init init_bsp_APIC(void)
766{
11a8e778 767 unsigned int value;
1da177e4
LT
768
769 /*
770 * Don't do the setup now if we have a SMP BIOS as the
771 * through-I/O-APIC virtual wire mode might be active.
772 */
773 if (smp_found_config || !cpu_has_apic)
774 return;
775
1da177e4
LT
776 /*
777 * Do not trust the local APIC being empty at bootup.
778 */
779 clear_local_APIC();
780
781 /*
782 * Enable APIC.
783 */
784 value = apic_read(APIC_SPIV);
785 value &= ~APIC_VECTOR_MASK;
786 value |= APIC_SPIV_APIC_ENABLED;
638c0411
CG
787
788#ifdef CONFIG_X86_32
789 /* This bit is reserved on P4/Xeon and should be cleared */
790 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
791 (boot_cpu_data.x86 == 15))
792 value &= ~APIC_SPIV_FOCUS_DISABLED;
793 else
794#endif
795 value |= APIC_SPIV_FOCUS_DISABLED;
1da177e4 796 value |= SPURIOUS_APIC_VECTOR;
11a8e778 797 apic_write(APIC_SPIV, value);
1da177e4
LT
798
799 /*
800 * Set up the virtual wire mode.
801 */
11a8e778 802 apic_write(APIC_LVT0, APIC_DM_EXTINT);
1da177e4 803 value = APIC_DM_NMI;
638c0411
CG
804 if (!lapic_is_integrated()) /* 82489DX */
805 value |= APIC_LVT_LEVEL_TRIGGER;
11a8e778 806 apic_write(APIC_LVT1, value);
1da177e4
LT
807}
808
0e078e2f
TG
809/**
810 * setup_local_APIC - setup the local APIC
811 */
812void __cpuinit setup_local_APIC(void)
1da177e4 813{
739f33b3 814 unsigned int value;
da7ed9f9 815 int i, j;
1da177e4 816
ac23d4ee 817 preempt_disable();
1da177e4 818 value = apic_read(APIC_LVR);
1da177e4 819
fe7414a2 820 BUILD_BUG_ON((SPURIOUS_APIC_VECTOR & 0x0f) != 0x0f);
1da177e4
LT
821
822 /*
823 * Double-check whether this APIC is really registered.
824 * This is meaningless in clustered apic mode, so we skip it.
825 */
826 if (!apic_id_registered())
827 BUG();
828
829 /*
830 * Intel recommends to set DFR, LDR and TPR before enabling
831 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
832 * document number 292116). So here it goes...
833 */
834 init_apic_ldr();
835
836 /*
837 * Set Task Priority to 'accept all'. We never change this
838 * later on.
839 */
840 value = apic_read(APIC_TASKPRI);
841 value &= ~APIC_TPRI_MASK;
11a8e778 842 apic_write(APIC_TASKPRI, value);
1da177e4 843
da7ed9f9
VG
844 /*
845 * After a crash, we no longer service the interrupts and a pending
846 * interrupt from previous kernel might still have ISR bit set.
847 *
848 * Most probably by now CPU has serviced that pending interrupt and
849 * it might not have done the ack_APIC_irq() because it thought,
850 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
851 * does not clear the ISR bit and cpu thinks it has already serivced
852 * the interrupt. Hence a vector might get locked. It was noticed
853 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
854 */
855 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
856 value = apic_read(APIC_ISR + i*0x10);
857 for (j = 31; j >= 0; j--) {
858 if (value & (1<<j))
859 ack_APIC_irq();
860 }
861 }
862
1da177e4
LT
863 /*
864 * Now that we are all set up, enable the APIC
865 */
866 value = apic_read(APIC_SPIV);
867 value &= ~APIC_VECTOR_MASK;
868 /*
869 * Enable APIC
870 */
871 value |= APIC_SPIV_APIC_ENABLED;
872
3f14c746
AK
873 /* We always use processor focus */
874
1da177e4
LT
875 /*
876 * Set spurious IRQ vector
877 */
878 value |= SPURIOUS_APIC_VECTOR;
11a8e778 879 apic_write(APIC_SPIV, value);
1da177e4
LT
880
881 /*
882 * Set up LVT0, LVT1:
883 *
884 * set up through-local-APIC on the BP's LINT0. This is not
885 * strictly necessary in pure symmetric-IO mode, but sometimes
886 * we delegate interrupts to the 8259A.
887 */
888 /*
889 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
890 */
891 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
a8fcf1a2 892 if (!smp_processor_id() && !value) {
1da177e4 893 value = APIC_DM_EXTINT;
bc1d99c1
CW
894 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
895 smp_processor_id());
1da177e4
LT
896 } else {
897 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
bc1d99c1
CW
898 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
899 smp_processor_id());
1da177e4 900 }
11a8e778 901 apic_write(APIC_LVT0, value);
1da177e4
LT
902
903 /*
904 * only the BP should see the LINT1 NMI signal, obviously.
905 */
906 if (!smp_processor_id())
907 value = APIC_DM_NMI;
908 else
909 value = APIC_DM_NMI | APIC_LVT_MASKED;
11a8e778 910 apic_write(APIC_LVT1, value);
ac23d4ee 911 preempt_enable();
739f33b3 912}
1da177e4 913
a4928cff 914static void __cpuinit lapic_setup_esr(void)
739f33b3
AK
915{
916 unsigned maxlvt = lapic_get_maxlvt();
917
918 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR);
1c69524c 919 /*
739f33b3 920 * spec says clear errors after enabling vector.
1c69524c 921 */
739f33b3
AK
922 if (maxlvt > 3)
923 apic_write(APIC_ESR, 0);
924}
1da177e4 925
739f33b3
AK
926void __cpuinit end_local_APIC_setup(void)
927{
928 lapic_setup_esr();
f2802e7f 929 setup_apic_nmi_watchdog(NULL);
0e078e2f 930 apic_pm_activate();
1da177e4 931}
1da177e4 932
6e1cb38a
SS
933void check_x2apic(void)
934{
935 int msr, msr2;
936
937 rdmsr(MSR_IA32_APICBASE, msr, msr2);
938
939 if (msr & X2APIC_ENABLE) {
940 printk("x2apic enabled by BIOS, switching to x2apic ops\n");
941 x2apic_preenabled = x2apic = 1;
942 apic_ops = &x2apic_ops;
943 }
944}
945
946void enable_x2apic(void)
947{
948 int msr, msr2;
949
950 rdmsr(MSR_IA32_APICBASE, msr, msr2);
951 if (!(msr & X2APIC_ENABLE)) {
952 printk("Enabling x2apic\n");
953 wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
954 }
955}
956
957void enable_IR_x2apic(void)
958{
959#ifdef CONFIG_INTR_REMAP
960 int ret;
961 unsigned long flags;
962
963 if (!cpu_has_x2apic)
964 return;
965
966 if (!x2apic_preenabled && disable_x2apic) {
967 printk(KERN_INFO
968 "Skipped enabling x2apic and Interrupt-remapping "
969 "because of nox2apic\n");
970 return;
971 }
972
973 if (x2apic_preenabled && disable_x2apic)
974 panic("Bios already enabled x2apic, can't enforce nox2apic");
975
976 if (!x2apic_preenabled && skip_ioapic_setup) {
977 printk(KERN_INFO
978 "Skipped enabling x2apic and Interrupt-remapping "
979 "because of skipping io-apic setup\n");
980 return;
981 }
982
983 ret = dmar_table_init();
984 if (ret) {
985 printk(KERN_INFO
986 "dmar_table_init() failed with %d:\n", ret);
987
988 if (x2apic_preenabled)
989 panic("x2apic enabled by bios. But IR enabling failed");
990 else
991 printk(KERN_INFO
992 "Not enabling x2apic,Intr-remapping\n");
993 return;
994 }
995
996 local_irq_save(flags);
997 mask_8259A();
998 save_mask_IO_APIC_setup();
999
1000 ret = enable_intr_remapping(1);
1001
1002 if (ret && x2apic_preenabled) {
1003 local_irq_restore(flags);
1004 panic("x2apic enabled by bios. But IR enabling failed");
1005 }
1006
1007 if (ret)
1008 goto end;
1009
1010 if (!x2apic) {
1011 x2apic = 1;
1012 apic_ops = &x2apic_ops;
1013 enable_x2apic();
1014 }
1015end:
1016 if (ret)
1017 /*
1018 * IR enabling failed
1019 */
1020 restore_IO_APIC_setup();
1021 else
1022 reinit_intr_remapped_IO_APIC(x2apic_preenabled);
1023
1024 unmask_8259A();
1025 local_irq_restore(flags);
1026
1027 if (!ret) {
1028 if (!x2apic_preenabled)
1029 printk(KERN_INFO
1030 "Enabled x2apic and interrupt-remapping\n");
1031 else
1032 printk(KERN_INFO
1033 "Enabled Interrupt-remapping\n");
1034 } else
1035 printk(KERN_ERR
1036 "Failed to enable Interrupt-remapping and x2apic\n");
1037#else
1038 if (!cpu_has_x2apic)
1039 return;
1040
1041 if (x2apic_preenabled)
1042 panic("x2apic enabled prior OS handover,"
1043 " enable CONFIG_INTR_REMAP");
1044
1045 printk(KERN_INFO "Enable CONFIG_INTR_REMAP for enabling intr-remapping "
1046 " and x2apic\n");
1047#endif
1048
1049 return;
1050}
1051
1da177e4
LT
1052/*
1053 * Detect and enable local APICs on non-SMP boards.
1054 * Original code written by Keir Fraser.
1055 * On AMD64 we trust the BIOS - if it says no APIC it is likely
6935d1f9 1056 * not correctly set up (usually the APIC timer won't work etc.)
1da177e4 1057 */
0e078e2f 1058static int __init detect_init_APIC(void)
1da177e4
LT
1059{
1060 if (!cpu_has_apic) {
1061 printk(KERN_INFO "No local APIC present\n");
1062 return -1;
1063 }
1064
1065 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
c70dcb74 1066 boot_cpu_physical_apicid = 0;
1da177e4
LT
1067 return 0;
1068}
1069
8643f9d0
YL
1070void __init early_init_lapic_mapping(void)
1071{
431ee79d 1072 unsigned long phys_addr;
8643f9d0
YL
1073
1074 /*
1075 * If no local APIC can be found then go out
1076 * : it means there is no mpatable and MADT
1077 */
1078 if (!smp_found_config)
1079 return;
1080
431ee79d 1081 phys_addr = mp_lapic_addr;
8643f9d0 1082
431ee79d 1083 set_fixmap_nocache(FIX_APIC_BASE, phys_addr);
8643f9d0 1084 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
431ee79d 1085 APIC_BASE, phys_addr);
8643f9d0
YL
1086
1087 /*
1088 * Fetch the APIC ID of the BSP in case we have a
1089 * default configuration (or the MP table is broken).
1090 */
4c9961d5 1091 boot_cpu_physical_apicid = read_apic_id();
8643f9d0
YL
1092}
1093
0e078e2f
TG
1094/**
1095 * init_apic_mappings - initialize APIC mappings
1096 */
1da177e4
LT
1097void __init init_apic_mappings(void)
1098{
6e1cb38a 1099 if (x2apic) {
4c9961d5 1100 boot_cpu_physical_apicid = read_apic_id();
6e1cb38a
SS
1101 return;
1102 }
1103
1da177e4
LT
1104 /*
1105 * If no local APIC can be found then set up a fake all
1106 * zeroes page to simulate the local APIC and another
1107 * one for the IO-APIC.
1108 */
1109 if (!smp_found_config && detect_init_APIC()) {
1110 apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
1111 apic_phys = __pa(apic_phys);
1112 } else
1113 apic_phys = mp_lapic_addr;
1114
1115 set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
7ffeeb1e
YL
1116 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
1117 APIC_BASE, apic_phys);
1da177e4
LT
1118
1119 /*
1120 * Fetch the APIC ID of the BSP in case we have a
1121 * default configuration (or the MP table is broken).
1122 */
4c9961d5 1123 boot_cpu_physical_apicid = read_apic_id();
1da177e4
LT
1124}
1125
1126/*
0e078e2f
TG
1127 * This initializes the IO-APIC and APIC hardware if this is
1128 * a UP kernel.
1da177e4 1129 */
0e078e2f 1130int __init APIC_init_uniprocessor(void)
1da177e4 1131{
0e078e2f
TG
1132 if (disable_apic) {
1133 printk(KERN_INFO "Apic disabled\n");
1134 return -1;
1135 }
1136 if (!cpu_has_apic) {
1137 disable_apic = 1;
1138 printk(KERN_INFO "Apic disabled by BIOS\n");
1139 return -1;
1140 }
1da177e4 1141
6e1cb38a
SS
1142 enable_IR_x2apic();
1143 setup_apic_routing();
1144
0e078e2f 1145 verify_local_APIC();
1da177e4 1146
b5841765
GC
1147 connect_bsp_APIC();
1148
b6df1b8b 1149 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
c70dcb74 1150 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
1da177e4 1151
0e078e2f 1152 setup_local_APIC();
1da177e4 1153
739f33b3
AK
1154 /*
1155 * Now enable IO-APICs, actually call clear_IO_APIC
1156 * We need clear_IO_APIC before enabling vector on BP
1157 */
1158 if (!skip_ioapic_setup && nr_ioapics)
1159 enable_IO_APIC();
1160
acae7d90
MR
1161 if (!smp_found_config || skip_ioapic_setup || !nr_ioapics)
1162 localise_nmi_watchdog();
739f33b3
AK
1163 end_local_APIC_setup();
1164
0e078e2f
TG
1165 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1166 setup_IO_APIC();
1167 else
1168 nr_ioapics = 0;
1169 setup_boot_APIC_clock();
1170 check_nmi_watchdog();
1171 return 0;
1da177e4
LT
1172}
1173
1174/*
0e078e2f 1175 * Local APIC interrupts
1da177e4
LT
1176 */
1177
0e078e2f
TG
1178/*
1179 * This interrupt should _never_ happen with our APIC/SMP architecture
1180 */
1181asmlinkage void smp_spurious_interrupt(void)
1da177e4 1182{
0e078e2f
TG
1183 unsigned int v;
1184 exit_idle();
1185 irq_enter();
1da177e4 1186 /*
0e078e2f
TG
1187 * Check if this really is a spurious interrupt and ACK it
1188 * if it is a vectored one. Just in case...
1189 * Spurious interrupts should not be ACKed.
1da177e4 1190 */
0e078e2f
TG
1191 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1192 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1193 ack_APIC_irq();
c4d58cbd 1194
0e078e2f
TG
1195 add_pda(irq_spurious_count, 1);
1196 irq_exit();
1197}
1da177e4 1198
0e078e2f
TG
1199/*
1200 * This interrupt should never happen with our APIC/SMP architecture
1201 */
1202asmlinkage void smp_error_interrupt(void)
1203{
1204 unsigned int v, v1;
1da177e4 1205
0e078e2f
TG
1206 exit_idle();
1207 irq_enter();
1208 /* First tickle the hardware, only then report what went on. -- REW */
1209 v = apic_read(APIC_ESR);
1210 apic_write(APIC_ESR, 0);
1211 v1 = apic_read(APIC_ESR);
1212 ack_APIC_irq();
1213 atomic_inc(&irq_err_count);
ba7eda4c 1214
0e078e2f
TG
1215 /* Here is what the APIC error bits mean:
1216 0: Send CS error
1217 1: Receive CS error
1218 2: Send accept error
1219 3: Receive accept error
1220 4: Reserved
1221 5: Send illegal vector
1222 6: Received illegal vector
1223 7: Illegal register address
1224 */
1225 printk(KERN_DEBUG "APIC error on CPU%d: %02x(%02x)\n",
1226 smp_processor_id(), v , v1);
1227 irq_exit();
1da177e4
LT
1228}
1229
b5841765
GC
1230/**
1231 * * connect_bsp_APIC - attach the APIC to the interrupt system
1232 * */
1233void __init connect_bsp_APIC(void)
1234{
1235 enable_apic_mode();
1236}
1237
0e078e2f 1238void disconnect_bsp_APIC(int virt_wire_setup)
1da177e4 1239{
0e078e2f
TG
1240 /* Go back to Virtual Wire compatibility mode */
1241 unsigned long value;
1da177e4 1242
0e078e2f
TG
1243 /* For the spurious interrupt use vector F, and enable it */
1244 value = apic_read(APIC_SPIV);
1245 value &= ~APIC_VECTOR_MASK;
1246 value |= APIC_SPIV_APIC_ENABLED;
1247 value |= 0xf;
1248 apic_write(APIC_SPIV, value);
b8ce3359 1249
0e078e2f
TG
1250 if (!virt_wire_setup) {
1251 /*
1252 * For LVT0 make it edge triggered, active high,
1253 * external and enabled
1254 */
1255 value = apic_read(APIC_LVT0);
1256 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1257 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1258 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1259 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1260 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1261 apic_write(APIC_LVT0, value);
1262 } else {
1263 /* Disable LVT0 */
1264 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1265 }
b8ce3359 1266
0e078e2f
TG
1267 /* For LVT1 make it edge triggered, active high, nmi and enabled */
1268 value = apic_read(APIC_LVT1);
1269 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1270 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1271 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1272 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1273 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1274 apic_write(APIC_LVT1, value);
1da177e4
LT
1275}
1276
be8a5685
AS
1277void __cpuinit generic_processor_info(int apicid, int version)
1278{
1279 int cpu;
1280 cpumask_t tmp_map;
1281
1282 if (num_processors >= NR_CPUS) {
1283 printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
1284 " Processor ignored.\n", NR_CPUS);
1285 return;
1286 }
1287
1288 if (num_processors >= maxcpus) {
1289 printk(KERN_WARNING "WARNING: maxcpus limit of %i reached."
1290 " Processor ignored.\n", maxcpus);
1291 return;
1292 }
1293
1294 num_processors++;
1295 cpus_complement(tmp_map, cpu_present_map);
1296 cpu = first_cpu(tmp_map);
1297
1298 physid_set(apicid, phys_cpu_present_map);
1299 if (apicid == boot_cpu_physical_apicid) {
1300 /*
1301 * x86_bios_cpu_apicid is required to have processors listed
1302 * in same order as logical cpu numbers. Hence the first
1303 * entry is BSP, and so on.
1304 */
1305 cpu = 0;
1306 }
e0da3364
YL
1307 if (apicid > max_physical_apicid)
1308 max_physical_apicid = apicid;
1309
be8a5685 1310 /* are we being called early in kernel startup? */
23ca4bba
MT
1311 if (early_per_cpu_ptr(x86_cpu_to_apicid)) {
1312 u16 *cpu_to_apicid = early_per_cpu_ptr(x86_cpu_to_apicid);
1313 u16 *bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
be8a5685
AS
1314
1315 cpu_to_apicid[cpu] = apicid;
1316 bios_cpu_apicid[cpu] = apicid;
1317 } else {
1318 per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1319 per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
1320 }
1321
1322 cpu_set(cpu, cpu_possible_map);
1323 cpu_set(cpu, cpu_present_map);
1324}
1325
0c81c746
SS
1326int hard_smp_processor_id(void)
1327{
1328 return read_apic_id();
1329}
1330
89039b37 1331/*
0e078e2f 1332 * Power management
89039b37 1333 */
0e078e2f
TG
1334#ifdef CONFIG_PM
1335
1336static struct {
1337 /* 'active' is true if the local APIC was enabled by us and
1338 not the BIOS; this signifies that we are also responsible
1339 for disabling it before entering apm/acpi suspend */
1340 int active;
1341 /* r/w apic fields */
1342 unsigned int apic_id;
1343 unsigned int apic_taskpri;
1344 unsigned int apic_ldr;
1345 unsigned int apic_dfr;
1346 unsigned int apic_spiv;
1347 unsigned int apic_lvtt;
1348 unsigned int apic_lvtpc;
1349 unsigned int apic_lvt0;
1350 unsigned int apic_lvt1;
1351 unsigned int apic_lvterr;
1352 unsigned int apic_tmict;
1353 unsigned int apic_tdcr;
1354 unsigned int apic_thmr;
1355} apic_pm_state;
1356
1357static int lapic_suspend(struct sys_device *dev, pm_message_t state)
1358{
1359 unsigned long flags;
1360 int maxlvt;
89039b37 1361
0e078e2f
TG
1362 if (!apic_pm_state.active)
1363 return 0;
89039b37 1364
0e078e2f 1365 maxlvt = lapic_get_maxlvt();
89039b37 1366
2d7a66d0 1367 apic_pm_state.apic_id = apic_read(APIC_ID);
0e078e2f
TG
1368 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
1369 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
1370 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
1371 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
1372 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
1373 if (maxlvt >= 4)
1374 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
1375 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
1376 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
1377 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
1378 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
1379 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
1380#ifdef CONFIG_X86_MCE_INTEL
1381 if (maxlvt >= 5)
1382 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
1383#endif
1384 local_irq_save(flags);
1385 disable_local_APIC();
1386 local_irq_restore(flags);
1387 return 0;
1da177e4
LT
1388}
1389
0e078e2f 1390static int lapic_resume(struct sys_device *dev)
1da177e4 1391{
0e078e2f
TG
1392 unsigned int l, h;
1393 unsigned long flags;
1394 int maxlvt;
1da177e4 1395
0e078e2f
TG
1396 if (!apic_pm_state.active)
1397 return 0;
89b831ef 1398
0e078e2f 1399 maxlvt = lapic_get_maxlvt();
1da177e4 1400
0e078e2f 1401 local_irq_save(flags);
6e1cb38a
SS
1402 if (!x2apic) {
1403 rdmsr(MSR_IA32_APICBASE, l, h);
1404 l &= ~MSR_IA32_APICBASE_BASE;
1405 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
1406 wrmsr(MSR_IA32_APICBASE, l, h);
1407 } else
1408 enable_x2apic();
1409
0e078e2f
TG
1410 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
1411 apic_write(APIC_ID, apic_pm_state.apic_id);
1412 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
1413 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
1414 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
1415 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
1416 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
1417 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
1418#ifdef CONFIG_X86_MCE_INTEL
1419 if (maxlvt >= 5)
1420 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
1421#endif
1422 if (maxlvt >= 4)
1423 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
1424 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
1425 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
1426 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
1427 apic_write(APIC_ESR, 0);
1428 apic_read(APIC_ESR);
1429 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
1430 apic_write(APIC_ESR, 0);
1431 apic_read(APIC_ESR);
1432 local_irq_restore(flags);
1433 return 0;
1434}
b8ce3359 1435
0e078e2f
TG
1436static struct sysdev_class lapic_sysclass = {
1437 .name = "lapic",
1438 .resume = lapic_resume,
1439 .suspend = lapic_suspend,
1440};
b8ce3359 1441
0e078e2f 1442static struct sys_device device_lapic = {
e83a5fdc
HS
1443 .id = 0,
1444 .cls = &lapic_sysclass,
0e078e2f 1445};
b8ce3359 1446
0e078e2f
TG
1447static void __cpuinit apic_pm_activate(void)
1448{
1449 apic_pm_state.active = 1;
1da177e4
LT
1450}
1451
0e078e2f 1452static int __init init_lapic_sysfs(void)
1da177e4 1453{
0e078e2f 1454 int error;
e83a5fdc 1455
0e078e2f
TG
1456 if (!cpu_has_apic)
1457 return 0;
1458 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
e83a5fdc 1459
0e078e2f
TG
1460 error = sysdev_class_register(&lapic_sysclass);
1461 if (!error)
1462 error = sysdev_register(&device_lapic);
1463 return error;
1da177e4 1464}
0e078e2f
TG
1465device_initcall(init_lapic_sysfs);
1466
1467#else /* CONFIG_PM */
1468
1469static void apic_pm_activate(void) { }
1470
1471#endif /* CONFIG_PM */
1da177e4
LT
1472
1473/*
f8bf3c65 1474 * apic_is_clustered_box() -- Check if we can expect good TSC
1da177e4
LT
1475 *
1476 * Thus far, the major user of this is IBM's Summit2 series:
1477 *
637029c6 1478 * Clustered boxes may have unsynced TSC problems if they are
1da177e4
LT
1479 * multi-chassis. Use available data to take a good guess.
1480 * If in doubt, go HPET.
1481 */
f8bf3c65 1482__cpuinit int apic_is_clustered_box(void)
1da177e4
LT
1483{
1484 int i, clusters, zeros;
1485 unsigned id;
322850af 1486 u16 *bios_cpu_apicid;
1da177e4
LT
1487 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
1488
322850af
YL
1489 /*
1490 * there is not this kind of box with AMD CPU yet.
1491 * Some AMD box with quadcore cpu and 8 sockets apicid
1492 * will be [4, 0x23] or [8, 0x27] could be thought to
f8fffa45 1493 * vsmp box still need checking...
322850af 1494 */
1cb68487 1495 if ((boot_cpu_data.x86_vendor == X86_VENDOR_AMD) && !is_vsmp_box())
322850af
YL
1496 return 0;
1497
23ca4bba 1498 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
376ec33f 1499 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
1da177e4
LT
1500
1501 for (i = 0; i < NR_CPUS; i++) {
e8c10ef9 1502 /* are we being called early in kernel startup? */
693e3c56
MT
1503 if (bios_cpu_apicid) {
1504 id = bios_cpu_apicid[i];
e8c10ef9 1505 }
1506 else if (i < nr_cpu_ids) {
1507 if (cpu_present(i))
1508 id = per_cpu(x86_bios_cpu_apicid, i);
1509 else
1510 continue;
1511 }
1512 else
1513 break;
1514
1da177e4
LT
1515 if (id != BAD_APICID)
1516 __set_bit(APIC_CLUSTERID(id), clustermap);
1517 }
1518
1519 /* Problem: Partially populated chassis may not have CPUs in some of
1520 * the APIC clusters they have been allocated. Only present CPUs have
602a54a8 1521 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
1522 * Since clusters are allocated sequentially, count zeros only if
1523 * they are bounded by ones.
1da177e4
LT
1524 */
1525 clusters = 0;
1526 zeros = 0;
1527 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
1528 if (test_bit(i, clustermap)) {
1529 clusters += 1 + zeros;
1530 zeros = 0;
1531 } else
1532 ++zeros;
1533 }
1534
1cb68487
RT
1535 /* ScaleMP vSMPowered boxes have one cluster per board and TSCs are
1536 * not guaranteed to be synced between boards
1537 */
1538 if (is_vsmp_box() && clusters > 1)
1539 return 1;
1540
1da177e4 1541 /*
f8bf3c65 1542 * If clusters > 2, then should be multi-chassis.
1da177e4
LT
1543 * May have to revisit this when multi-core + hyperthreaded CPUs come
1544 * out, but AFAIK this will work even for them.
1545 */
1546 return (clusters > 2);
1547}
1548
6e1cb38a
SS
1549static __init int setup_nox2apic(char *str)
1550{
1551 disable_x2apic = 1;
1552 clear_cpu_cap(&boot_cpu_data, X86_FEATURE_X2APIC);
1553 return 0;
1554}
1555early_param("nox2apic", setup_nox2apic);
1556
1557
1da177e4 1558/*
0e078e2f 1559 * APIC command line parameters
1da177e4 1560 */
0e078e2f 1561static int __init apic_set_verbosity(char *str)
1da177e4 1562{
0e078e2f
TG
1563 if (str == NULL) {
1564 skip_ioapic_setup = 0;
1565 ioapic_force = 1;
1566 return 0;
1da177e4 1567 }
0e078e2f
TG
1568 if (strcmp("debug", str) == 0)
1569 apic_verbosity = APIC_DEBUG;
1570 else if (strcmp("verbose", str) == 0)
1571 apic_verbosity = APIC_VERBOSE;
1572 else {
1573 printk(KERN_WARNING "APIC Verbosity level %s not recognised"
1574 " use apic=verbose or apic=debug\n", str);
1575 return -EINVAL;
1da177e4
LT
1576 }
1577
1da177e4
LT
1578 return 0;
1579}
0e078e2f 1580early_param("apic", apic_set_verbosity);
1da177e4 1581
6935d1f9
TG
1582static __init int setup_disableapic(char *str)
1583{
1da177e4 1584 disable_apic = 1;
9175fc06 1585 setup_clear_cpu_cap(X86_FEATURE_APIC);
2c8c0e6b
AK
1586 return 0;
1587}
1588early_param("disableapic", setup_disableapic);
1da177e4 1589
2c8c0e6b 1590/* same as disableapic, for compatibility */
6935d1f9
TG
1591static __init int setup_nolapic(char *str)
1592{
2c8c0e6b 1593 return setup_disableapic(str);
6935d1f9 1594}
2c8c0e6b 1595early_param("nolapic", setup_nolapic);
1da177e4 1596
2e7c2838
LT
1597static int __init parse_lapic_timer_c2_ok(char *arg)
1598{
1599 local_apic_timer_c2_ok = 1;
1600 return 0;
1601}
1602early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
1603
36fef094 1604static int __init parse_disable_apic_timer(char *arg)
6935d1f9 1605{
1da177e4 1606 disable_apic_timer = 1;
36fef094
CG
1607 return 0;
1608}
1609early_param("noapictimer", parse_disable_apic_timer);
1610
1611static int __init parse_nolapic_timer(char *arg)
1612{
1613 disable_apic_timer = 1;
1614 return 0;
6935d1f9 1615}
36fef094 1616early_param("nolapic_timer", parse_nolapic_timer);
73dea47f 1617
0c3749c4
AK
1618static __init int setup_apicpmtimer(char *s)
1619{
1620 apic_calibrate_pmtmr = 1;
7fd67843 1621 notsc_setup(NULL);
b8ce3359 1622 return 0;
0c3749c4
AK
1623}
1624__setup("apicpmtimer", setup_apicpmtimer);
1625
1e934dda
YL
1626static int __init lapic_insert_resource(void)
1627{
1628 if (!apic_phys)
1629 return -1;
1630
1631 /* Put local APIC into the resource map. */
1632 lapic_resource.start = apic_phys;
1633 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
1634 insert_resource(&iomem_resource, &lapic_resource);
1635
1636 return 0;
1637}
1638
1639/*
1640 * need call insert after e820_reserve_resources()
1641 * that is using request_resource
1642 */
1643late_initcall(lapic_insert_resource);