]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - arch/x86/kernel/cpu/amd.c
x86/CPU/AMD: Fix Zen SMT topology
[mirror_ubuntu-zesty-kernel.git] / arch / x86 / kernel / cpu / amd.c
CommitLineData
69c60c88 1#include <linux/export.h>
1da177e4 2#include <linux/bitops.h>
5cdd174f 3#include <linux/elf.h>
1da177e4 4#include <linux/mm.h>
8d71a2ea 5
8bdbd962 6#include <linux/io.h>
c98fdeaa 7#include <linux/sched.h>
4e26d11f 8#include <linux/random.h>
1da177e4 9#include <asm/processor.h>
d3f7eae1 10#include <asm/apic.h>
1f442d70 11#include <asm/cpu.h>
26bfa5f8 12#include <asm/smp.h>
42937e81 13#include <asm/pci-direct.h>
b466bdb6 14#include <asm/delay.h>
1da177e4 15
8d71a2ea 16#ifdef CONFIG_X86_64
8d71a2ea
YL
17# include <asm/mmconfig.h>
18# include <asm/cacheflush.h>
19#endif
20
1da177e4
LT
21#include "cpu.h"
22
3344ed30
TG
23static const int amd_erratum_383[];
24static const int amd_erratum_400[];
25static bool cpu_has_amd_erratum(struct cpuinfo_x86 *cpu, const int *erratum);
26
cc2749e4
AG
27/*
28 * nodes_per_socket: Stores the number of nodes per socket.
29 * Refer to Fam15h Models 00-0fh BKDG - CPUID Fn8000_001E_ECX
30 * Node Identifiers[10:8]
31 */
32static u32 nodes_per_socket = 1;
33
2c929ce6
BP
34static inline int rdmsrl_amd_safe(unsigned msr, unsigned long long *p)
35{
2c929ce6
BP
36 u32 gprs[8] = { 0 };
37 int err;
38
682469a5
BP
39 WARN_ONCE((boot_cpu_data.x86 != 0xf),
40 "%s should only be used on K8!\n", __func__);
2c929ce6
BP
41
42 gprs[1] = msr;
43 gprs[7] = 0x9c5a203a;
44
45 err = rdmsr_safe_regs(gprs);
46
47 *p = gprs[0] | ((u64)gprs[2] << 32);
48
49 return err;
50}
51
52static inline int wrmsrl_amd_safe(unsigned msr, unsigned long long val)
53{
2c929ce6
BP
54 u32 gprs[8] = { 0 };
55
682469a5
BP
56 WARN_ONCE((boot_cpu_data.x86 != 0xf),
57 "%s should only be used on K8!\n", __func__);
2c929ce6
BP
58
59 gprs[0] = (u32)val;
60 gprs[1] = msr;
61 gprs[2] = val >> 32;
62 gprs[7] = 0x9c5a203a;
63
64 return wrmsr_safe_regs(gprs);
65}
66
1da177e4
LT
67/*
68 * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
69 * misexecution of code under Linux. Owners of such processors should
70 * contact AMD for precise details and a CPU swap.
71 *
72 * See http://www.multimania.com/poulot/k6bug.html
d7de8649
AH
73 * and section 2.6.2 of "AMD-K6 Processor Revision Guide - Model 6"
74 * (Publication # 21266 Issue Date: August 1998)
1da177e4
LT
75 *
76 * The following test is erm.. interesting. AMD neglected to up
77 * the chip setting when fixing the bug but they also tweaked some
78 * performance at the same time..
79 */
fb87a298 80
277d5b40 81extern __visible void vide(void);
de642faf
JP
82__asm__(".globl vide\n"
83 ".type vide, @function\n"
84 ".align 4\n"
85 "vide: ret\n");
1da177e4 86
148f9bb8 87static void init_amd_k5(struct cpuinfo_x86 *c)
11fdd252 88{
26bfa5f8 89#ifdef CONFIG_X86_32
11fdd252
YL
90/*
91 * General Systems BIOSen alias the cpu frequency registers
6a6256f9 92 * of the Elan at 0x000df000. Unfortunately, one of the Linux
11fdd252
YL
93 * drivers subsequently pokes it, and changes the CPU speed.
94 * Workaround : Remove the unneeded alias.
95 */
96#define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
97#define CBAR_ENB (0x80000000)
98#define CBAR_KEY (0X000000CB)
99 if (c->x86_model == 9 || c->x86_model == 10) {
8bdbd962
AC
100 if (inl(CBAR) & CBAR_ENB)
101 outl(0 | CBAR_KEY, CBAR);
11fdd252 102 }
26bfa5f8 103#endif
11fdd252
YL
104}
105
148f9bb8 106static void init_amd_k6(struct cpuinfo_x86 *c)
11fdd252 107{
26bfa5f8 108#ifdef CONFIG_X86_32
11fdd252 109 u32 l, h;
46a84132 110 int mbytes = get_num_physpages() >> (20-PAGE_SHIFT);
11fdd252
YL
111
112 if (c->x86_model < 6) {
113 /* Based on AMD doc 20734R - June 2000 */
114 if (c->x86_model == 0) {
115 clear_cpu_cap(c, X86_FEATURE_APIC);
116 set_cpu_cap(c, X86_FEATURE_PGE);
117 }
118 return;
119 }
120
121 if (c->x86_model == 6 && c->x86_mask == 1) {
122 const int K6_BUG_LOOP = 1000000;
123 int n;
124 void (*f_vide)(void);
37963666 125 u64 d, d2;
11fdd252 126
1b74dde7 127 pr_info("AMD K6 stepping B detected - ");
11fdd252
YL
128
129 /*
130 * It looks like AMD fixed the 2.6.2 bug and improved indirect
131 * calls at the same time.
132 */
133
134 n = K6_BUG_LOOP;
135 f_vide = vide;
4ea1636b 136 d = rdtsc();
11fdd252
YL
137 while (n--)
138 f_vide();
4ea1636b 139 d2 = rdtsc();
11fdd252
YL
140 d = d2-d;
141
142 if (d > 20*K6_BUG_LOOP)
1b74dde7 143 pr_cont("system stability may be impaired when more than 32 MB are used.\n");
11fdd252 144 else
1b74dde7 145 pr_cont("probably OK (after B9730xxxx).\n");
11fdd252
YL
146 }
147
148 /* K6 with old style WHCR */
149 if (c->x86_model < 8 ||
150 (c->x86_model == 8 && c->x86_mask < 8)) {
151 /* We can only write allocate on the low 508Mb */
152 if (mbytes > 508)
153 mbytes = 508;
154
155 rdmsr(MSR_K6_WHCR, l, h);
156 if ((l&0x0000FFFF) == 0) {
157 unsigned long flags;
158 l = (1<<0)|((mbytes/4)<<1);
159 local_irq_save(flags);
160 wbinvd();
161 wrmsr(MSR_K6_WHCR, l, h);
162 local_irq_restore(flags);
1b74dde7 163 pr_info("Enabling old style K6 write allocation for %d Mb\n",
11fdd252
YL
164 mbytes);
165 }
166 return;
167 }
168
169 if ((c->x86_model == 8 && c->x86_mask > 7) ||
170 c->x86_model == 9 || c->x86_model == 13) {
171 /* The more serious chips .. */
172
173 if (mbytes > 4092)
174 mbytes = 4092;
175
176 rdmsr(MSR_K6_WHCR, l, h);
177 if ((l&0xFFFF0000) == 0) {
178 unsigned long flags;
179 l = ((mbytes>>2)<<22)|(1<<16);
180 local_irq_save(flags);
181 wbinvd();
182 wrmsr(MSR_K6_WHCR, l, h);
183 local_irq_restore(flags);
1b74dde7 184 pr_info("Enabling new style K6 write allocation for %d Mb\n",
11fdd252
YL
185 mbytes);
186 }
187
188 return;
189 }
190
191 if (c->x86_model == 10) {
192 /* AMD Geode LX is model 10 */
193 /* placeholder for any needed mods */
194 return;
195 }
26bfa5f8 196#endif
11fdd252
YL
197}
198
26bfa5f8 199static void init_amd_k7(struct cpuinfo_x86 *c)
1f442d70 200{
26bfa5f8
BP
201#ifdef CONFIG_X86_32
202 u32 l, h;
203
204 /*
205 * Bit 15 of Athlon specific MSR 15, needs to be 0
206 * to enable SSE on Palomino/Morgan/Barton CPU's.
207 * If the BIOS didn't enable it already, enable it here.
208 */
209 if (c->x86_model >= 6 && c->x86_model <= 10) {
210 if (!cpu_has(c, X86_FEATURE_XMM)) {
1b74dde7 211 pr_info("Enabling disabled K7/SSE Support.\n");
26bfa5f8
BP
212 msr_clear_bit(MSR_K7_HWCR, 15);
213 set_cpu_cap(c, X86_FEATURE_XMM);
214 }
215 }
216
217 /*
218 * It's been determined by AMD that Athlons since model 8 stepping 1
219 * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
220 * As per AMD technical note 27212 0.2
221 */
222 if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
223 rdmsr(MSR_K7_CLK_CTL, l, h);
224 if ((l & 0xfff00000) != 0x20000000) {
1b74dde7
CY
225 pr_info("CPU: CLK_CTL MSR was %x. Reprogramming to %x\n",
226 l, ((l & 0x000fffff)|0x20000000));
26bfa5f8
BP
227 wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
228 }
229 }
230
231 set_cpu_cap(c, X86_FEATURE_K7);
232
1f442d70 233 /* calling is from identify_secondary_cpu() ? */
f6e9456c 234 if (!c->cpu_index)
1f442d70
YL
235 return;
236
237 /*
238 * Certain Athlons might work (for various values of 'work') in SMP
239 * but they are not certified as MP capable.
240 */
241 /* Athlon 660/661 is valid. */
242 if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
243 (c->x86_mask == 1)))
1077c932 244 return;
1f442d70
YL
245
246 /* Duron 670 is valid */
247 if ((c->x86_model == 7) && (c->x86_mask == 0))
1077c932 248 return;
1f442d70
YL
249
250 /*
251 * Athlon 662, Duron 671, and Athlon >model 7 have capability
252 * bit. It's worth noting that the A5 stepping (662) of some
253 * Athlon XP's have the MP bit set.
254 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
255 * more.
256 */
257 if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
258 ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
259 (c->x86_model > 7))
26bfa5f8 260 if (cpu_has(c, X86_FEATURE_MP))
1077c932 261 return;
1f442d70
YL
262
263 /* If we get here, not a certified SMP capable AMD system. */
264
265 /*
266 * Don't taint if we are running SMP kernel on a single non-MP
267 * approved Athlon
268 */
269 WARN_ONCE(1, "WARNING: This combination of AMD"
7da8b6dd 270 " processors is not suitable for SMP.\n");
8c90487c 271 add_taint(TAINT_CPU_OUT_OF_SPEC, LOCKDEP_NOW_UNRELIABLE);
6c62aa4a 272#endif
26bfa5f8 273}
6c62aa4a 274
645a7919 275#ifdef CONFIG_NUMA
bbc9e2f4
TH
276/*
277 * To workaround broken NUMA config. Read the comment in
278 * srat_detect_node().
279 */
148f9bb8 280static int nearby_node(int apicid)
6c62aa4a
YL
281{
282 int i, node;
283
284 for (i = apicid - 1; i >= 0; i--) {
bbc9e2f4 285 node = __apicid_to_node[i];
6c62aa4a
YL
286 if (node != NUMA_NO_NODE && node_online(node))
287 return node;
288 }
289 for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
bbc9e2f4 290 node = __apicid_to_node[i];
6c62aa4a
YL
291 if (node != NUMA_NO_NODE && node_online(node))
292 return node;
293 }
294 return first_node(node_online_map); /* Shouldn't happen */
295}
296#endif
11fdd252 297
4a376ec3 298/*
23588c38
AH
299 * Fixup core topology information for
300 * (1) AMD multi-node processors
301 * Assumption: Number of cores in each internal node is the same.
6057b4d3 302 * (2) AMD processors supporting compute units
4a376ec3 303 */
c8e56d20 304#ifdef CONFIG_SMP
148f9bb8 305static void amd_get_topology(struct cpuinfo_x86 *c)
4a376ec3 306{
23588c38 307 u8 node_id;
4a376ec3
AH
308 int cpu = smp_processor_id();
309
23588c38 310 /* get information required for multi-node processors */
362f924b 311 if (boot_cpu_has(X86_FEATURE_TOPOEXT)) {
79a8b9aa 312 u32 eax, ebx, ecx, edx;
6057b4d3 313
79a8b9aa
BP
314 cpuid(0x8000001e, &eax, &ebx, &ecx, &edx);
315
316 node_id = ecx & 0xff;
317 smp_num_siblings = ((ebx >> 8) & 0xff) + 1;
318
319 if (c->x86 == 0x15)
320 c->cu_id = ebx & 0xff;
b6a50cdd 321
08b25963
YG
322 if (c->x86 >= 0x17) {
323 c->cpu_core_id = ebx & 0xff;
324
325 if (smp_num_siblings > 1)
326 c->x86_max_cores /= smp_num_siblings;
327 }
328
b6a50cdd
YG
329 /*
330 * We may have multiple LLCs if L3 caches exist, so check if we
331 * have an L3 cache by looking at the L3 cache CPUID leaf.
332 */
333 if (cpuid_edx(0x80000006)) {
334 if (c->x86 == 0x17) {
335 /*
336 * LLC is at the core complex level.
337 * Core complex id is ApicId[3].
338 */
339 per_cpu(cpu_llc_id, cpu) = c->apicid >> 3;
340 } else {
341 /* LLC is at the node level. */
342 per_cpu(cpu_llc_id, cpu) = node_id;
343 }
344 }
23588c38 345 } else if (cpu_has(c, X86_FEATURE_NODEID_MSR)) {
6057b4d3
AH
346 u64 value;
347
23588c38 348 rdmsrl(MSR_FAM10H_NODE_ID, value);
23588c38 349 node_id = value & 7;
b6a50cdd
YG
350
351 per_cpu(cpu_llc_id, cpu) = node_id;
23588c38 352 } else
4a376ec3
AH
353 return;
354
23588c38 355 /* fixup multi-node processor information */
cc2749e4 356 if (nodes_per_socket > 1) {
d518573d 357 u32 cus_per_node;
6057b4d3 358
23588c38 359 set_cpu_cap(c, X86_FEATURE_AMD_DCM);
ee6825c8 360 cus_per_node = c->x86_max_cores / nodes_per_socket;
9d260ebc 361
9e81509e 362 /* core id has to be in the [0 .. cores_per_node - 1] range */
8196dab4 363 c->cpu_core_id %= cus_per_node;
23588c38 364 }
4a376ec3
AH
365}
366#endif
367
11fdd252 368/*
aa5e5dc2 369 * On a AMD dual core setup the lower bits of the APIC id distinguish the cores.
11fdd252
YL
370 * Assumes number of cores is a power of two.
371 */
148f9bb8 372static void amd_detect_cmp(struct cpuinfo_x86 *c)
11fdd252 373{
c8e56d20 374#ifdef CONFIG_SMP
11fdd252 375 unsigned bits;
99bd0c0f 376 int cpu = smp_processor_id();
11fdd252
YL
377
378 bits = c->x86_coreid_bits;
11fdd252
YL
379 /* Low order bits define the core id (index of core in socket) */
380 c->cpu_core_id = c->initial_apicid & ((1 << bits)-1);
381 /* Convert the initial APIC ID into the socket ID */
382 c->phys_proc_id = c->initial_apicid >> bits;
99bd0c0f
AH
383 /* use socket ID also for last level cache */
384 per_cpu(cpu_llc_id, cpu) = c->phys_proc_id;
23588c38 385 amd_get_topology(c);
11fdd252
YL
386#endif
387}
388
8b84c8df 389u16 amd_get_nb_id(int cpu)
6a812691 390{
8b84c8df 391 u16 id = 0;
6a812691
AH
392#ifdef CONFIG_SMP
393 id = per_cpu(cpu_llc_id, cpu);
394#endif
395 return id;
396}
397EXPORT_SYMBOL_GPL(amd_get_nb_id);
398
cc2749e4
AG
399u32 amd_get_nodes_per_socket(void)
400{
401 return nodes_per_socket;
402}
403EXPORT_SYMBOL_GPL(amd_get_nodes_per_socket);
404
148f9bb8 405static void srat_detect_node(struct cpuinfo_x86 *c)
6c62aa4a 406{
645a7919 407#ifdef CONFIG_NUMA
6c62aa4a
YL
408 int cpu = smp_processor_id();
409 int node;
0d96b9ff 410 unsigned apicid = c->apicid;
6c62aa4a 411
bbc9e2f4
TH
412 node = numa_cpu_node(cpu);
413 if (node == NUMA_NO_NODE)
414 node = per_cpu(cpu_llc_id, cpu);
6c62aa4a 415
64be4c1c 416 /*
68894632
AH
417 * On multi-fabric platform (e.g. Numascale NumaChip) a
418 * platform-specific handler needs to be called to fixup some
419 * IDs of the CPU.
64be4c1c 420 */
68894632 421 if (x86_cpuinit.fixup_cpu_id)
64be4c1c
DB
422 x86_cpuinit.fixup_cpu_id(c, node);
423
6c62aa4a 424 if (!node_online(node)) {
bbc9e2f4
TH
425 /*
426 * Two possibilities here:
427 *
428 * - The CPU is missing memory and no node was created. In
429 * that case try picking one from a nearby CPU.
430 *
431 * - The APIC IDs differ from the HyperTransport node IDs
432 * which the K8 northbridge parsing fills in. Assume
433 * they are all increased by a constant offset, but in
434 * the same order as the HT nodeids. If that doesn't
435 * result in a usable node fall back to the path for the
436 * previous case.
437 *
438 * This workaround operates directly on the mapping between
439 * APIC ID and NUMA node, assuming certain relationship
440 * between APIC ID, HT node ID and NUMA topology. As going
441 * through CPU mapping may alter the outcome, directly
442 * access __apicid_to_node[].
443 */
6c62aa4a
YL
444 int ht_nodeid = c->initial_apicid;
445
7030a7e9 446 if (__apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
bbc9e2f4 447 node = __apicid_to_node[ht_nodeid];
6c62aa4a
YL
448 /* Pick a nearby node */
449 if (!node_online(node))
450 node = nearby_node(apicid);
451 }
452 numa_set_node(cpu, node);
6c62aa4a
YL
453#endif
454}
455
148f9bb8 456static void early_init_amd_mc(struct cpuinfo_x86 *c)
11fdd252 457{
c8e56d20 458#ifdef CONFIG_SMP
11fdd252
YL
459 unsigned bits, ecx;
460
461 /* Multi core CPU? */
462 if (c->extended_cpuid_level < 0x80000008)
463 return;
464
465 ecx = cpuid_ecx(0x80000008);
466
467 c->x86_max_cores = (ecx & 0xff) + 1;
468
469 /* CPU telling us the core id bits shift? */
470 bits = (ecx >> 12) & 0xF;
471
472 /* Otherwise recompute */
473 if (bits == 0) {
474 while ((1 << bits) < c->x86_max_cores)
475 bits++;
476 }
477
478 c->x86_coreid_bits = bits;
479#endif
480}
481
148f9bb8 482static void bsp_init_amd(struct cpuinfo_x86 *c)
8fa8b035 483{
26bfa5f8
BP
484
485#ifdef CONFIG_X86_64
486 if (c->x86 >= 0xf) {
487 unsigned long long tseg;
488
489 /*
490 * Split up direct mapping around the TSEG SMM area.
491 * Don't do it for gbpages because there seems very little
492 * benefit in doing so.
493 */
494 if (!rdmsrl_safe(MSR_K8_TSEG_ADDR, &tseg)) {
495 unsigned long pfn = tseg >> PAGE_SHIFT;
496
1b74dde7 497 pr_debug("tseg: %010llx\n", tseg);
26bfa5f8
BP
498 if (pfn_range_is_mapped(pfn, pfn + 1))
499 set_memory_4k((unsigned long)__va(tseg), 1);
500 }
501 }
502#endif
503
8fa8b035
BP
504 if (cpu_has(c, X86_FEATURE_CONSTANT_TSC)) {
505
506 if (c->x86 > 0x10 ||
507 (c->x86 == 0x10 && c->x86_model >= 0x2)) {
508 u64 val;
509
510 rdmsrl(MSR_K7_HWCR, val);
511 if (!(val & BIT(24)))
1b74dde7 512 pr_warn(FW_BUG "TSC doesn't count with P0 frequency!\n");
8fa8b035
BP
513 }
514 }
515
516 if (c->x86 == 0x15) {
517 unsigned long upperbit;
518 u32 cpuid, assoc;
519
520 cpuid = cpuid_edx(0x80000005);
521 assoc = cpuid >> 16 & 0xff;
522 upperbit = ((cpuid >> 24) << 10) / assoc;
523
524 va_align.mask = (upperbit - 1) & PAGE_MASK;
525 va_align.flags = ALIGN_VA_32 | ALIGN_VA_64;
4e26d11f
HMG
526
527 /* A random value per boot for bit slice [12:upper_bit) */
528 va_align.bits = get_random_int() & va_align.mask;
8fa8b035 529 }
b466bdb6
HR
530
531 if (cpu_has(c, X86_FEATURE_MWAITX))
532 use_mwaitx_delay();
8dfeae0d
HR
533
534 if (boot_cpu_has(X86_FEATURE_TOPOEXT)) {
535 u32 ecx;
536
537 ecx = cpuid_ecx(0x8000001e);
538 nodes_per_socket = ((ecx >> 8) & 7) + 1;
539 } else if (boot_cpu_has(X86_FEATURE_NODEID_MSR)) {
540 u64 value;
541
542 rdmsrl(MSR_FAM10H_NODE_ID, value);
543 nodes_per_socket = ((value >> 3) & 7) + 1;
544 }
8fa8b035
BP
545}
546
148f9bb8 547static void early_init_amd(struct cpuinfo_x86 *c)
2b16a235 548{
11fdd252
YL
549 early_init_amd_mc(c);
550
40fb1715
VP
551 /*
552 * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
553 * with P/T states and does not stop in deep C-states
554 */
555 if (c->x86_power & (1 << 8)) {
e3224234 556 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
40fb1715 557 set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
c98fdeaa 558 if (!check_tsc_unstable())
35af99e6 559 set_sched_clock_stable();
40fb1715 560 }
5fef55fd 561
01fe03ff
HR
562 /* Bit 12 of 8000_0007 edx is accumulated power mechanism. */
563 if (c->x86_power & BIT(12))
564 set_cpu_cap(c, X86_FEATURE_ACC_POWER);
565
6c62aa4a
YL
566#ifdef CONFIG_X86_64
567 set_cpu_cap(c, X86_FEATURE_SYSCALL32);
568#else
5fef55fd 569 /* Set MTRR capability flag if appropriate */
6c62aa4a
YL
570 if (c->x86 == 5)
571 if (c->x86_model == 13 || c->x86_model == 9 ||
572 (c->x86_model == 8 && c->x86_mask >= 8))
573 set_cpu_cap(c, X86_FEATURE_K6_MTRR);
574#endif
42937e81 575#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_PCI)
b9d16a2a
AG
576 /*
577 * ApicID can always be treated as an 8-bit value for AMD APIC versions
578 * >= 0x10, but even old K8s came out of reset with version 0x10. So, we
579 * can safely set X86_FEATURE_EXTD_APICID unconditionally for families
580 * after 16h.
581 */
425d8c2f
BP
582 if (boot_cpu_has(X86_FEATURE_APIC)) {
583 if (c->x86 > 0x16)
42937e81 584 set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
425d8c2f
BP
585 else if (c->x86 >= 0xf) {
586 /* check CPU config space for extended APIC ID */
587 unsigned int val;
588
589 val = read_pci_config(0, 24, 0, 0x68);
590 if ((val >> 17 & 0x3) == 0x3)
591 set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
592 }
42937e81
AH
593 }
594#endif
3b564968 595
c1118b36
PB
596 /*
597 * This is only needed to tell the kernel whether to use VMCALL
598 * and VMMCALL. VMMCALL is never executed except under virt, so
599 * we can set it unconditionally.
600 */
601 set_cpu_cap(c, X86_FEATURE_VMMCALL);
602
3b564968 603 /* F16h erratum 793, CVE-2013-6885 */
8f86a737
BP
604 if (c->x86 == 0x16 && c->x86_model <= 0xf)
605 msr_set_bit(MSR_AMD64_LS_CFG, 15);
2b16a235 606
3344ed30
TG
607 /*
608 * Check whether the machine is affected by erratum 400. This is
609 * used to select the proper idle routine and to enable the check
610 * whether the machine is affected in arch_post_acpi_init(), which
611 * sets the X86_BUG_AMD_APIC_C1E bug depending on the MSR check.
612 */
613 if (cpu_has_amd_erratum(c, amd_erratum_400))
614 set_cpu_bug(c, X86_BUG_AMD_E400);
615}
e6ee94d5 616
26bfa5f8
BP
617static void init_amd_k8(struct cpuinfo_x86 *c)
618{
619 u32 level;
620 u64 value;
621
622 /* On C+ stepping K8 rep microcode works well for copy/memset */
623 level = cpuid_eax(1);
624 if ((level >= 0x0f48 && level < 0x0f50) || level >= 0x0f58)
625 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
626
627 /*
628 * Some BIOSes incorrectly force this feature, but only K8 revision D
629 * (model = 0x14) and later actually support it.
630 * (AMD Erratum #110, docId: 25759).
631 */
632 if (c->x86_model < 0x14 && cpu_has(c, X86_FEATURE_LAHF_LM)) {
633 clear_cpu_cap(c, X86_FEATURE_LAHF_LM);
634 if (!rdmsrl_amd_safe(0xc001100d, &value)) {
635 value &= ~BIT_64(32);
636 wrmsrl_amd_safe(0xc001100d, value);
637 }
638 }
639
640 if (!c->x86_model_id[0])
641 strcpy(c->x86_model_id, "Hammer");
6f9b63a0
BP
642
643#ifdef CONFIG_SMP
644 /*
645 * Disable TLB flush filter by setting HWCR.FFDIS on K8
646 * bit 6 of msr C001_0015
647 *
648 * Errata 63 for SH-B3 steppings
649 * Errata 122 for all steppings (F+ have it disabled by default)
650 */
651 msr_set_bit(MSR_K7_HWCR, 6);
652#endif
96e5d28a 653 set_cpu_bug(c, X86_BUG_SWAPGS_FENCE);
26bfa5f8
BP
654}
655
656static void init_amd_gh(struct cpuinfo_x86 *c)
657{
658#ifdef CONFIG_X86_64
659 /* do this for boot cpu */
660 if (c == &boot_cpu_data)
661 check_enable_amd_mmconf_dmi();
662
663 fam10h_check_enable_mmcfg();
664#endif
665
666 /*
667 * Disable GART TLB Walk Errors on Fam10h. We do this here because this
668 * is always needed when GART is enabled, even in a kernel which has no
669 * MCE support built in. BIOS should disable GartTlbWlk Errors already.
670 * If it doesn't, we do it here as suggested by the BKDG.
671 *
672 * Fixes: https://bugzilla.kernel.org/show_bug.cgi?id=33012
673 */
674 msr_set_bit(MSR_AMD64_MCx_MASK(4), 10);
675
676 /*
677 * On family 10h BIOS may not have properly enabled WC+ support, causing
678 * it to be converted to CD memtype. This may result in performance
679 * degradation for certain nested-paging guests. Prevent this conversion
680 * by clearing bit 24 in MSR_AMD64_BU_CFG2.
681 *
682 * NOTE: we want to use the _safe accessors so as not to #GP kvm
683 * guests on older kvm hosts.
684 */
685 msr_clear_bit(MSR_AMD64_BU_CFG2, 24);
686
687 if (cpu_has_amd_erratum(c, amd_erratum_383))
688 set_cpu_bug(c, X86_BUG_AMD_TLB_MMATCH);
689}
690
d1992996
EC
691#define MSR_AMD64_DE_CFG 0xC0011029
692
693static void init_amd_ln(struct cpuinfo_x86 *c)
694{
695 /*
696 * Apply erratum 665 fix unconditionally so machines without a BIOS
697 * fix work.
698 */
699 msr_set_bit(MSR_AMD64_DE_CFG, 31);
700}
701
26bfa5f8
BP
702static void init_amd_bd(struct cpuinfo_x86 *c)
703{
704 u64 value;
705
706 /* re-enable TopologyExtensions if switched off by BIOS */
96685a55 707 if ((c->x86_model >= 0x10) && (c->x86_model <= 0x6f) &&
26bfa5f8
BP
708 !cpu_has(c, X86_FEATURE_TOPOEXT)) {
709
710 if (msr_set_bit(0xc0011005, 54) > 0) {
711 rdmsrl(0xc0011005, value);
712 if (value & BIT_64(54)) {
713 set_cpu_cap(c, X86_FEATURE_TOPOEXT);
96685a55 714 pr_info_once(FW_INFO "CPU: Re-enabling disabled Topology Extensions Support.\n");
26bfa5f8
BP
715 }
716 }
717 }
718
719 /*
720 * The way access filter has a performance penalty on some workloads.
721 * Disable it on the affected CPUs.
722 */
723 if ((c->x86_model >= 0x02) && (c->x86_model < 0x20)) {
ae8b7875 724 if (!rdmsrl_safe(MSR_F15H_IC_CFG, &value) && !(value & 0x1E)) {
26bfa5f8 725 value |= 0x1E;
ae8b7875 726 wrmsrl_safe(MSR_F15H_IC_CFG, value);
26bfa5f8
BP
727 }
728 }
729}
730
148f9bb8 731static void init_amd(struct cpuinfo_x86 *c)
1da177e4 732{
8e8da023 733 u32 dummy;
7d318d77 734
2b16a235
AK
735 early_init_amd(c);
736
fb87a298
PC
737 /*
738 * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
16282a8e 739 * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
fb87a298 740 */
16282a8e 741 clear_cpu_cap(c, 0*32+31);
fb87a298 742
12d8a961 743 if (c->x86 >= 0x10)
6c62aa4a 744 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
0d96b9ff
YL
745
746 /* get apicid instead of initial apic id from cpuid */
747 c->apicid = hard_smp_processor_id();
11fdd252
YL
748
749 /* K6s reports MCEs but don't actually have all the MSRs */
750 if (c->x86 < 6)
751 clear_cpu_cap(c, X86_FEATURE_MCE);
26bfa5f8
BP
752
753 switch (c->x86) {
754 case 4: init_amd_k5(c); break;
755 case 5: init_amd_k6(c); break;
756 case 6: init_amd_k7(c); break;
757 case 0xf: init_amd_k8(c); break;
758 case 0x10: init_amd_gh(c); break;
d1992996 759 case 0x12: init_amd_ln(c); break;
26bfa5f8
BP
760 case 0x15: init_amd_bd(c); break;
761 }
11fdd252 762
6c62aa4a 763 /* Enable workaround for FXSAVE leak */
18bd057b 764 if (c->x86 >= 6)
9b13a93d 765 set_cpu_bug(c, X86_BUG_FXSAVE_LEAK);
1da177e4 766
27c13ece 767 cpu_detect_cache_sizes(c);
3dd9d514 768
11fdd252 769 /* Multi core CPU? */
6c62aa4a 770 if (c->extended_cpuid_level >= 0x80000008) {
11fdd252 771 amd_detect_cmp(c);
6c62aa4a
YL
772 srat_detect_node(c);
773 }
faee9a5d 774
6c62aa4a 775#ifdef CONFIG_X86_32
11fdd252 776 detect_ht(c);
6c62aa4a 777#endif
39b3a791 778
04a15418 779 init_amd_cacheinfo(c);
3556ddfa 780
12d8a961 781 if (c->x86 >= 0xf)
11fdd252 782 set_cpu_cap(c, X86_FEATURE_K8);
de421863 783
054efb64 784 if (cpu_has(c, X86_FEATURE_XMM2)) {
11fdd252 785 /* MFENCE stops RDTSC speculation */
16282a8e 786 set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
11fdd252 787 }
6c62aa4a 788
e9cdd343
BO
789 /*
790 * Family 0x12 and above processors have APIC timer
791 * running in deep C states.
792 */
793 if (c->x86 > 0x11)
b87cf80a 794 set_cpu_cap(c, X86_FEATURE_ARAT);
5bbc097d 795
8e8da023 796 rdmsr_safe(MSR_AMD64_PATCH_LEVEL, &c->microcode, &dummy);
a930dc45
BP
797
798 /* 3DNow or LM implies PREFETCHW */
799 if (!cpu_has(c, X86_FEATURE_3DNOWPREFETCH))
800 if (cpu_has(c, X86_FEATURE_3DNOW) || cpu_has(c, X86_FEATURE_LM))
801 set_cpu_cap(c, X86_FEATURE_3DNOWPREFETCH);
61f01dd9
AL
802
803 /* AMD CPUs don't reset SS attributes on SYSRET */
804 set_cpu_bug(c, X86_BUG_SYSRET_SS_ATTRS);
1da177e4
LT
805}
806
6c62aa4a 807#ifdef CONFIG_X86_32
148f9bb8 808static unsigned int amd_size_cache(struct cpuinfo_x86 *c, unsigned int size)
1da177e4
LT
809{
810 /* AMD errata T13 (order #21922) */
811 if ((c->x86 == 6)) {
8bdbd962
AC
812 /* Duron Rev A0 */
813 if (c->x86_model == 3 && c->x86_mask == 0)
1da177e4 814 size = 64;
8bdbd962 815 /* Tbird rev A1/A2 */
1da177e4 816 if (c->x86_model == 4 &&
8bdbd962 817 (c->x86_mask == 0 || c->x86_mask == 1))
1da177e4
LT
818 size = 256;
819 }
820 return size;
821}
6c62aa4a 822#endif
1da177e4 823
148f9bb8 824static void cpu_detect_tlb_amd(struct cpuinfo_x86 *c)
b46882e4
BP
825{
826 u32 ebx, eax, ecx, edx;
827 u16 mask = 0xfff;
828
829 if (c->x86 < 0xf)
830 return;
831
832 if (c->extended_cpuid_level < 0x80000006)
833 return;
834
835 cpuid(0x80000006, &eax, &ebx, &ecx, &edx);
836
837 tlb_lld_4k[ENTRIES] = (ebx >> 16) & mask;
838 tlb_lli_4k[ENTRIES] = ebx & mask;
839
840 /*
841 * K8 doesn't have 2M/4M entries in the L2 TLB so read out the L1 TLB
842 * characteristics from the CPUID function 0x80000005 instead.
843 */
844 if (c->x86 == 0xf) {
845 cpuid(0x80000005, &eax, &ebx, &ecx, &edx);
846 mask = 0xff;
847 }
848
849 /* Handle DTLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
d1393367
BP
850 if (!((eax >> 16) & mask))
851 tlb_lld_2m[ENTRIES] = (cpuid_eax(0x80000005) >> 16) & 0xff;
852 else
b46882e4 853 tlb_lld_2m[ENTRIES] = (eax >> 16) & mask;
b46882e4
BP
854
855 /* a 4M entry uses two 2M entries */
856 tlb_lld_4m[ENTRIES] = tlb_lld_2m[ENTRIES] >> 1;
857
858 /* Handle ITLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
859 if (!(eax & mask)) {
860 /* Erratum 658 */
861 if (c->x86 == 0x15 && c->x86_model <= 0x1f) {
862 tlb_lli_2m[ENTRIES] = 1024;
863 } else {
864 cpuid(0x80000005, &eax, &ebx, &ecx, &edx);
865 tlb_lli_2m[ENTRIES] = eax & 0xff;
866 }
867 } else
868 tlb_lli_2m[ENTRIES] = eax & mask;
869
870 tlb_lli_4m[ENTRIES] = tlb_lli_2m[ENTRIES] >> 1;
871}
872
148f9bb8 873static const struct cpu_dev amd_cpu_dev = {
1da177e4 874 .c_vendor = "AMD",
fb87a298 875 .c_ident = { "AuthenticAMD" },
6c62aa4a 876#ifdef CONFIG_X86_32
09dc68d9
JB
877 .legacy_models = {
878 { .family = 4, .model_names =
1da177e4
LT
879 {
880 [3] = "486 DX/2",
881 [7] = "486 DX/2-WB",
fb87a298
PC
882 [8] = "486 DX/4",
883 [9] = "486 DX/4-WB",
1da177e4 884 [14] = "Am5x86-WT",
fb87a298 885 [15] = "Am5x86-WB"
1da177e4
LT
886 }
887 },
888 },
09dc68d9 889 .legacy_cache_size = amd_size_cache,
6c62aa4a 890#endif
03ae5768 891 .c_early_init = early_init_amd,
b46882e4 892 .c_detect_tlb = cpu_detect_tlb_amd,
8fa8b035 893 .c_bsp_init = bsp_init_amd,
1da177e4 894 .c_init = init_amd,
10a434fc 895 .c_x86_vendor = X86_VENDOR_AMD,
1da177e4
LT
896};
897
10a434fc 898cpu_dev_register(amd_cpu_dev);
d78d671d
HR
899
900/*
901 * AMD errata checking
902 *
903 * Errata are defined as arrays of ints using the AMD_LEGACY_ERRATUM() or
904 * AMD_OSVW_ERRATUM() macros. The latter is intended for newer errata that
905 * have an OSVW id assigned, which it takes as first argument. Both take a
906 * variable number of family-specific model-stepping ranges created by
7d7dc116 907 * AMD_MODEL_RANGE().
d78d671d
HR
908 *
909 * Example:
910 *
911 * const int amd_erratum_319[] =
912 * AMD_LEGACY_ERRATUM(AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0x4, 0x2),
913 * AMD_MODEL_RANGE(0x10, 0x8, 0x0, 0x8, 0x0),
914 * AMD_MODEL_RANGE(0x10, 0x9, 0x0, 0x9, 0x0));
915 */
916
7d7dc116
BP
917#define AMD_LEGACY_ERRATUM(...) { -1, __VA_ARGS__, 0 }
918#define AMD_OSVW_ERRATUM(osvw_id, ...) { osvw_id, __VA_ARGS__, 0 }
919#define AMD_MODEL_RANGE(f, m_start, s_start, m_end, s_end) \
920 ((f << 24) | (m_start << 16) | (s_start << 12) | (m_end << 4) | (s_end))
921#define AMD_MODEL_RANGE_FAMILY(range) (((range) >> 24) & 0xff)
922#define AMD_MODEL_RANGE_START(range) (((range) >> 12) & 0xfff)
923#define AMD_MODEL_RANGE_END(range) ((range) & 0xfff)
924
925static const int amd_erratum_400[] =
328935e6 926 AMD_OSVW_ERRATUM(1, AMD_MODEL_RANGE(0xf, 0x41, 0x2, 0xff, 0xf),
9d8888c2
HR
927 AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0xff, 0xf));
928
e6ee94d5 929static const int amd_erratum_383[] =
1be85a6d 930 AMD_OSVW_ERRATUM(3, AMD_MODEL_RANGE(0x10, 0, 0, 0xff, 0xf));
9d8888c2 931
8c6b79bb
TK
932
933static bool cpu_has_amd_erratum(struct cpuinfo_x86 *cpu, const int *erratum)
d78d671d 934{
d78d671d
HR
935 int osvw_id = *erratum++;
936 u32 range;
937 u32 ms;
938
d78d671d
HR
939 if (osvw_id >= 0 && osvw_id < 65536 &&
940 cpu_has(cpu, X86_FEATURE_OSVW)) {
941 u64 osvw_len;
942
943 rdmsrl(MSR_AMD64_OSVW_ID_LENGTH, osvw_len);
944 if (osvw_id < osvw_len) {
945 u64 osvw_bits;
946
947 rdmsrl(MSR_AMD64_OSVW_STATUS + (osvw_id >> 6),
948 osvw_bits);
949 return osvw_bits & (1ULL << (osvw_id & 0x3f));
950 }
951 }
952
953 /* OSVW unavailable or ID unknown, match family-model-stepping range */
07a7795c 954 ms = (cpu->x86_model << 4) | cpu->x86_mask;
d78d671d
HR
955 while ((range = *erratum++))
956 if ((cpu->x86 == AMD_MODEL_RANGE_FAMILY(range)) &&
957 (ms >= AMD_MODEL_RANGE_START(range)) &&
958 (ms <= AMD_MODEL_RANGE_END(range)))
959 return true;
960
961 return false;
962}
d6d55f0b
JS
963
964void set_dr_addr_mask(unsigned long mask, int dr)
965{
362f924b 966 if (!boot_cpu_has(X86_FEATURE_BPEXT))
d6d55f0b
JS
967 return;
968
969 switch (dr) {
970 case 0:
971 wrmsr(MSR_F16H_DR0_ADDR_MASK, mask, 0);
972 break;
973 case 1:
974 case 2:
975 case 3:
976 wrmsr(MSR_F16H_DR1_ADDR_MASK - 1 + dr, mask, 0);
977 break;
978 default:
979 break;
980 }
981}