]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/kernel/cpu/amd.c
x86, nmi: Support NMI watchdog on newer AMD CPU families
[mirror_ubuntu-artful-kernel.git] / arch / x86 / kernel / cpu / amd.c
CommitLineData
1da177e4
LT
1#include <linux/init.h>
2#include <linux/bitops.h>
3#include <linux/mm.h>
8d71a2ea 4
8bdbd962 5#include <linux/io.h>
1da177e4 6#include <asm/processor.h>
d3f7eae1 7#include <asm/apic.h>
1f442d70 8#include <asm/cpu.h>
42937e81 9#include <asm/pci-direct.h>
1da177e4 10
8d71a2ea
YL
11#ifdef CONFIG_X86_64
12# include <asm/numa_64.h>
13# include <asm/mmconfig.h>
14# include <asm/cacheflush.h>
15#endif
16
1da177e4
LT
17#include "cpu.h"
18
6c62aa4a 19#ifdef CONFIG_X86_32
1da177e4
LT
20/*
21 * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
22 * misexecution of code under Linux. Owners of such processors should
23 * contact AMD for precise details and a CPU swap.
24 *
25 * See http://www.multimania.com/poulot/k6bug.html
26 * http://www.amd.com/K6/k6docs/revgd.html
27 *
28 * The following test is erm.. interesting. AMD neglected to up
29 * the chip setting when fixing the bug but they also tweaked some
30 * performance at the same time..
31 */
fb87a298 32
1da177e4
LT
33extern void vide(void);
34__asm__(".align 4\nvide: ret");
35
11fdd252
YL
36static void __cpuinit init_amd_k5(struct cpuinfo_x86 *c)
37{
38/*
39 * General Systems BIOSen alias the cpu frequency registers
40 * of the Elan at 0x000df000. Unfortuantly, one of the Linux
41 * drivers subsequently pokes it, and changes the CPU speed.
42 * Workaround : Remove the unneeded alias.
43 */
44#define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
45#define CBAR_ENB (0x80000000)
46#define CBAR_KEY (0X000000CB)
47 if (c->x86_model == 9 || c->x86_model == 10) {
8bdbd962
AC
48 if (inl(CBAR) & CBAR_ENB)
49 outl(0 | CBAR_KEY, CBAR);
11fdd252
YL
50 }
51}
52
53
54static void __cpuinit init_amd_k6(struct cpuinfo_x86 *c)
55{
56 u32 l, h;
57 int mbytes = num_physpages >> (20-PAGE_SHIFT);
58
59 if (c->x86_model < 6) {
60 /* Based on AMD doc 20734R - June 2000 */
61 if (c->x86_model == 0) {
62 clear_cpu_cap(c, X86_FEATURE_APIC);
63 set_cpu_cap(c, X86_FEATURE_PGE);
64 }
65 return;
66 }
67
68 if (c->x86_model == 6 && c->x86_mask == 1) {
69 const int K6_BUG_LOOP = 1000000;
70 int n;
71 void (*f_vide)(void);
72 unsigned long d, d2;
73
74 printk(KERN_INFO "AMD K6 stepping B detected - ");
75
76 /*
77 * It looks like AMD fixed the 2.6.2 bug and improved indirect
78 * calls at the same time.
79 */
80
81 n = K6_BUG_LOOP;
82 f_vide = vide;
83 rdtscl(d);
84 while (n--)
85 f_vide();
86 rdtscl(d2);
87 d = d2-d;
88
89 if (d > 20*K6_BUG_LOOP)
8bdbd962
AC
90 printk(KERN_CONT
91 "system stability may be impaired when more than 32 MB are used.\n");
11fdd252 92 else
8bdbd962 93 printk(KERN_CONT "probably OK (after B9730xxxx).\n");
11fdd252
YL
94 printk(KERN_INFO "Please see http://membres.lycos.fr/poulot/k6bug.html\n");
95 }
96
97 /* K6 with old style WHCR */
98 if (c->x86_model < 8 ||
99 (c->x86_model == 8 && c->x86_mask < 8)) {
100 /* We can only write allocate on the low 508Mb */
101 if (mbytes > 508)
102 mbytes = 508;
103
104 rdmsr(MSR_K6_WHCR, l, h);
105 if ((l&0x0000FFFF) == 0) {
106 unsigned long flags;
107 l = (1<<0)|((mbytes/4)<<1);
108 local_irq_save(flags);
109 wbinvd();
110 wrmsr(MSR_K6_WHCR, l, h);
111 local_irq_restore(flags);
112 printk(KERN_INFO "Enabling old style K6 write allocation for %d Mb\n",
113 mbytes);
114 }
115 return;
116 }
117
118 if ((c->x86_model == 8 && c->x86_mask > 7) ||
119 c->x86_model == 9 || c->x86_model == 13) {
120 /* The more serious chips .. */
121
122 if (mbytes > 4092)
123 mbytes = 4092;
124
125 rdmsr(MSR_K6_WHCR, l, h);
126 if ((l&0xFFFF0000) == 0) {
127 unsigned long flags;
128 l = ((mbytes>>2)<<22)|(1<<16);
129 local_irq_save(flags);
130 wbinvd();
131 wrmsr(MSR_K6_WHCR, l, h);
132 local_irq_restore(flags);
133 printk(KERN_INFO "Enabling new style K6 write allocation for %d Mb\n",
134 mbytes);
135 }
136
137 return;
138 }
139
140 if (c->x86_model == 10) {
141 /* AMD Geode LX is model 10 */
142 /* placeholder for any needed mods */
143 return;
144 }
145}
146
1f442d70
YL
147static void __cpuinit amd_k7_smp_check(struct cpuinfo_x86 *c)
148{
149#ifdef CONFIG_SMP
150 /* calling is from identify_secondary_cpu() ? */
151 if (c->cpu_index == boot_cpu_id)
152 return;
153
154 /*
155 * Certain Athlons might work (for various values of 'work') in SMP
156 * but they are not certified as MP capable.
157 */
158 /* Athlon 660/661 is valid. */
159 if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
160 (c->x86_mask == 1)))
161 goto valid_k7;
162
163 /* Duron 670 is valid */
164 if ((c->x86_model == 7) && (c->x86_mask == 0))
165 goto valid_k7;
166
167 /*
168 * Athlon 662, Duron 671, and Athlon >model 7 have capability
169 * bit. It's worth noting that the A5 stepping (662) of some
170 * Athlon XP's have the MP bit set.
171 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
172 * more.
173 */
174 if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
175 ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
176 (c->x86_model > 7))
177 if (cpu_has_mp)
178 goto valid_k7;
179
180 /* If we get here, not a certified SMP capable AMD system. */
181
182 /*
183 * Don't taint if we are running SMP kernel on a single non-MP
184 * approved Athlon
185 */
186 WARN_ONCE(1, "WARNING: This combination of AMD"
7da8b6dd 187 " processors is not suitable for SMP.\n");
1f442d70
YL
188 if (!test_taint(TAINT_UNSAFE_SMP))
189 add_taint(TAINT_UNSAFE_SMP);
190
191valid_k7:
192 ;
193#endif
194}
195
11fdd252
YL
196static void __cpuinit init_amd_k7(struct cpuinfo_x86 *c)
197{
198 u32 l, h;
199
200 /*
201 * Bit 15 of Athlon specific MSR 15, needs to be 0
202 * to enable SSE on Palomino/Morgan/Barton CPU's.
203 * If the BIOS didn't enable it already, enable it here.
204 */
205 if (c->x86_model >= 6 && c->x86_model <= 10) {
206 if (!cpu_has(c, X86_FEATURE_XMM)) {
207 printk(KERN_INFO "Enabling disabled K7/SSE Support.\n");
208 rdmsr(MSR_K7_HWCR, l, h);
209 l &= ~0x00008000;
210 wrmsr(MSR_K7_HWCR, l, h);
211 set_cpu_cap(c, X86_FEATURE_XMM);
212 }
213 }
214
215 /*
216 * It's been determined by AMD that Athlons since model 8 stepping 1
217 * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
218 * As per AMD technical note 27212 0.2
219 */
220 if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
221 rdmsr(MSR_K7_CLK_CTL, l, h);
222 if ((l & 0xfff00000) != 0x20000000) {
8bdbd962
AC
223 printk(KERN_INFO
224 "CPU: CLK_CTL MSR was %x. Reprogramming to %x\n",
225 l, ((l & 0x000fffff)|0x20000000));
11fdd252
YL
226 wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
227 }
228 }
229
230 set_cpu_cap(c, X86_FEATURE_K7);
1f442d70
YL
231
232 amd_k7_smp_check(c);
11fdd252 233}
6c62aa4a
YL
234#endif
235
236#if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
237static int __cpuinit nearby_node(int apicid)
238{
239 int i, node;
240
241 for (i = apicid - 1; i >= 0; i--) {
242 node = apicid_to_node[i];
243 if (node != NUMA_NO_NODE && node_online(node))
244 return node;
245 }
246 for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
247 node = apicid_to_node[i];
248 if (node != NUMA_NO_NODE && node_online(node))
249 return node;
250 }
251 return first_node(node_online_map); /* Shouldn't happen */
252}
253#endif
11fdd252 254
4a376ec3
AH
255/*
256 * Fixup core topology information for AMD multi-node processors.
9d260ebc 257 * Assumption: Number of cores in each internal node is the same.
4a376ec3
AH
258 */
259#ifdef CONFIG_X86_HT
260static void __cpuinit amd_fixup_dcm(struct cpuinfo_x86 *c)
261{
9d260ebc
AH
262 unsigned long long value;
263 u32 nodes, cores_per_node;
4a376ec3
AH
264 int cpu = smp_processor_id();
265
9d260ebc
AH
266 if (!cpu_has(c, X86_FEATURE_NODEID_MSR))
267 return;
268
4a376ec3
AH
269 /* fixup topology information only once for a core */
270 if (cpu_has(c, X86_FEATURE_AMD_DCM))
271 return;
272
9d260ebc
AH
273 rdmsrl(MSR_FAM10H_NODE_ID, value);
274
275 nodes = ((value >> 3) & 7) + 1;
276 if (nodes == 1)
4a376ec3
AH
277 return;
278
279 set_cpu_cap(c, X86_FEATURE_AMD_DCM);
9d260ebc 280 cores_per_node = c->x86_max_cores / nodes;
4a376ec3 281
9d260ebc
AH
282 /* store NodeID, use llc_shared_map to store sibling info */
283 per_cpu(cpu_llc_id, cpu) = value & 7;
4a376ec3 284
9d260ebc
AH
285 /* fixup core id to be in range from 0 to (cores_per_node - 1) */
286 c->cpu_core_id = c->cpu_core_id % cores_per_node;
4a376ec3
AH
287}
288#endif
289
11fdd252
YL
290/*
291 * On a AMD dual core setup the lower bits of the APIC id distingush the cores.
292 * Assumes number of cores is a power of two.
293 */
294static void __cpuinit amd_detect_cmp(struct cpuinfo_x86 *c)
295{
296#ifdef CONFIG_X86_HT
297 unsigned bits;
99bd0c0f 298 int cpu = smp_processor_id();
11fdd252
YL
299
300 bits = c->x86_coreid_bits;
11fdd252
YL
301 /* Low order bits define the core id (index of core in socket) */
302 c->cpu_core_id = c->initial_apicid & ((1 << bits)-1);
303 /* Convert the initial APIC ID into the socket ID */
304 c->phys_proc_id = c->initial_apicid >> bits;
99bd0c0f
AH
305 /* use socket ID also for last level cache */
306 per_cpu(cpu_llc_id, cpu) = c->phys_proc_id;
4a376ec3
AH
307 /* fixup topology information on multi-node processors */
308 if ((c->x86 == 0x10) && (c->x86_model == 9))
309 amd_fixup_dcm(c);
11fdd252
YL
310#endif
311}
312
6a812691
AH
313int amd_get_nb_id(int cpu)
314{
315 int id = 0;
316#ifdef CONFIG_SMP
317 id = per_cpu(cpu_llc_id, cpu);
318#endif
319 return id;
320}
321EXPORT_SYMBOL_GPL(amd_get_nb_id);
322
6c62aa4a
YL
323static void __cpuinit srat_detect_node(struct cpuinfo_x86 *c)
324{
325#if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
326 int cpu = smp_processor_id();
327 int node;
0d96b9ff 328 unsigned apicid = c->apicid;
6c62aa4a 329
4a376ec3 330 node = per_cpu(cpu_llc_id, cpu);
6c62aa4a 331
6c62aa4a
YL
332 if (apicid_to_node[apicid] != NUMA_NO_NODE)
333 node = apicid_to_node[apicid];
334 if (!node_online(node)) {
335 /* Two possibilities here:
336 - The CPU is missing memory and no node was created.
337 In that case try picking one from a nearby CPU
338 - The APIC IDs differ from the HyperTransport node IDs
339 which the K8 northbridge parsing fills in.
340 Assume they are all increased by a constant offset,
341 but in the same order as the HT nodeids.
342 If that doesn't result in a usable node fall back to the
343 path for the previous case. */
344
345 int ht_nodeid = c->initial_apicid;
346
347 if (ht_nodeid >= 0 &&
348 apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
349 node = apicid_to_node[ht_nodeid];
350 /* Pick a nearby node */
351 if (!node_online(node))
352 node = nearby_node(apicid);
353 }
354 numa_set_node(cpu, node);
6c62aa4a
YL
355#endif
356}
357
11fdd252
YL
358static void __cpuinit early_init_amd_mc(struct cpuinfo_x86 *c)
359{
360#ifdef CONFIG_X86_HT
361 unsigned bits, ecx;
362
363 /* Multi core CPU? */
364 if (c->extended_cpuid_level < 0x80000008)
365 return;
366
367 ecx = cpuid_ecx(0x80000008);
368
369 c->x86_max_cores = (ecx & 0xff) + 1;
370
371 /* CPU telling us the core id bits shift? */
372 bits = (ecx >> 12) & 0xF;
373
374 /* Otherwise recompute */
375 if (bits == 0) {
376 while ((1 << bits) < c->x86_max_cores)
377 bits++;
378 }
379
380 c->x86_coreid_bits = bits;
381#endif
382}
383
03ae5768 384static void __cpuinit early_init_amd(struct cpuinfo_x86 *c)
2b16a235 385{
11fdd252
YL
386 early_init_amd_mc(c);
387
40fb1715
VP
388 /*
389 * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
390 * with P/T states and does not stop in deep C-states
391 */
392 if (c->x86_power & (1 << 8)) {
e3224234 393 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
40fb1715
VP
394 set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
395 }
5fef55fd 396
6c62aa4a
YL
397#ifdef CONFIG_X86_64
398 set_cpu_cap(c, X86_FEATURE_SYSCALL32);
399#else
5fef55fd 400 /* Set MTRR capability flag if appropriate */
6c62aa4a
YL
401 if (c->x86 == 5)
402 if (c->x86_model == 13 || c->x86_model == 9 ||
403 (c->x86_model == 8 && c->x86_mask >= 8))
404 set_cpu_cap(c, X86_FEATURE_K6_MTRR);
405#endif
42937e81
AH
406#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_PCI)
407 /* check CPU config space for extended APIC ID */
2cb07860 408 if (cpu_has_apic && c->x86 >= 0xf) {
42937e81
AH
409 unsigned int val;
410 val = read_pci_config(0, 24, 0, 0x68);
411 if ((val & ((1 << 17) | (1 << 18))) == ((1 << 17) | (1 << 18)))
412 set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
413 }
414#endif
acf01734
BP
415
416 /* We need to do the following only once */
417 if (c != &boot_cpu_data)
418 return;
419
420 if (cpu_has(c, X86_FEATURE_CONSTANT_TSC)) {
421
422 if (c->x86 > 0x10 ||
423 (c->x86 == 0x10 && c->x86_model >= 0x2)) {
424 u64 val;
425
426 rdmsrl(MSR_K7_HWCR, val);
427 if (!(val & BIT(24)))
428 printk(KERN_WARNING FW_BUG "TSC doesn't count "
429 "with P0 frequency!\n");
430 }
431 }
2b16a235
AK
432}
433
b4af3f7c 434static void __cpuinit init_amd(struct cpuinfo_x86 *c)
1da177e4 435{
7d318d77 436#ifdef CONFIG_SMP
3c92c2ba 437 unsigned long long value;
7d318d77 438
fb87a298
PC
439 /*
440 * Disable TLB flush filter by setting HWCR.FFDIS on K8
7d318d77
AK
441 * bit 6 of msr C001_0015
442 *
443 * Errata 63 for SH-B3 steppings
444 * Errata 122 for all steppings (F+ have it disabled by default)
445 */
11fdd252 446 if (c->x86 == 0xf) {
7d318d77
AK
447 rdmsrl(MSR_K7_HWCR, value);
448 value |= 1 << 6;
449 wrmsrl(MSR_K7_HWCR, value);
450 }
451#endif
452
2b16a235
AK
453 early_init_amd(c);
454
fb87a298
PC
455 /*
456 * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
16282a8e 457 * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
fb87a298 458 */
16282a8e 459 clear_cpu_cap(c, 0*32+31);
fb87a298 460
6c62aa4a
YL
461#ifdef CONFIG_X86_64
462 /* On C+ stepping K8 rep microcode works well for copy/memset */
463 if (c->x86 == 0xf) {
464 u32 level;
465
466 level = cpuid_eax(1);
8bdbd962 467 if ((level >= 0x0f48 && level < 0x0f50) || level >= 0x0f58)
6c62aa4a 468 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
fbd8b181
KW
469
470 /*
471 * Some BIOSes incorrectly force this feature, but only K8
472 * revision D (model = 0x14) and later actually support it.
6b0f43dd 473 * (AMD Erratum #110, docId: 25759).
fbd8b181 474 */
6b0f43dd
BP
475 if (c->x86_model < 0x14 && cpu_has(c, X86_FEATURE_LAHF_LM)) {
476 u64 val;
477
fbd8b181 478 clear_cpu_cap(c, X86_FEATURE_LAHF_LM);
6b0f43dd
BP
479 if (!rdmsrl_amd_safe(0xc001100d, &val)) {
480 val &= ~(1ULL << 32);
481 wrmsrl_amd_safe(0xc001100d, val);
482 }
483 }
484
6c62aa4a 485 }
12d8a961 486 if (c->x86 >= 0x10)
6c62aa4a 487 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
0d96b9ff
YL
488
489 /* get apicid instead of initial apic id from cpuid */
490 c->apicid = hard_smp_processor_id();
6c62aa4a
YL
491#else
492
493 /*
494 * FIXME: We should handle the K5 here. Set up the write
495 * range and also turn on MSR 83 bits 4 and 31 (write alloc,
496 * no bus pipeline)
497 */
498
fb87a298
PC
499 switch (c->x86) {
500 case 4:
11fdd252
YL
501 init_amd_k5(c);
502 break;
fb87a298 503 case 5:
11fdd252 504 init_amd_k6(c);
1da177e4 505 break;
11fdd252
YL
506 case 6: /* An Athlon/Duron */
507 init_amd_k7(c);
1da177e4
LT
508 break;
509 }
11fdd252
YL
510
511 /* K6s reports MCEs but don't actually have all the MSRs */
512 if (c->x86 < 6)
513 clear_cpu_cap(c, X86_FEATURE_MCE);
6c62aa4a 514#endif
11fdd252 515
6c62aa4a 516 /* Enable workaround for FXSAVE leak */
18bd057b 517 if (c->x86 >= 6)
16282a8e 518 set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK);
1da177e4 519
11fdd252
YL
520 if (!c->x86_model_id[0]) {
521 switch (c->x86) {
522 case 0xf:
523 /* Should distinguish Models here, but this is only
524 a fallback anyways. */
525 strcpy(c->x86_model_id, "Hammer");
526 break;
527 }
528 }
3dd9d514 529
27c13ece 530 cpu_detect_cache_sizes(c);
3dd9d514 531
11fdd252 532 /* Multi core CPU? */
6c62aa4a 533 if (c->extended_cpuid_level >= 0x80000008) {
11fdd252 534 amd_detect_cmp(c);
6c62aa4a
YL
535 srat_detect_node(c);
536 }
faee9a5d 537
6c62aa4a 538#ifdef CONFIG_X86_32
11fdd252 539 detect_ht(c);
6c62aa4a 540#endif
39b3a791 541
11fdd252 542 if (c->extended_cpuid_level >= 0x80000006) {
d9fadd7b 543 if (cpuid_edx(0x80000006) & 0xf000)
67cddd94
AK
544 num_cache_leaves = 4;
545 else
546 num_cache_leaves = 3;
547 }
3556ddfa 548
12d8a961 549 if (c->x86 >= 0xf)
11fdd252 550 set_cpu_cap(c, X86_FEATURE_K8);
de421863 551
11fdd252
YL
552 if (cpu_has_xmm2) {
553 /* MFENCE stops RDTSC speculation */
16282a8e 554 set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
11fdd252 555 }
6c62aa4a
YL
556
557#ifdef CONFIG_X86_64
558 if (c->x86 == 0x10) {
559 /* do this for boot cpu */
560 if (c == &boot_cpu_data)
561 check_enable_amd_mmconf_dmi();
562
563 fam10h_check_enable_mmcfg();
564 }
565
12d8a961 566 if (c == &boot_cpu_data && c->x86 >= 0xf) {
6c62aa4a
YL
567 unsigned long long tseg;
568
569 /*
570 * Split up direct mapping around the TSEG SMM area.
571 * Don't do it for gbpages because there seems very little
572 * benefit in doing so.
573 */
574 if (!rdmsrl_safe(MSR_K8_TSEG_ADDR, &tseg)) {
8bdbd962
AC
575 printk(KERN_DEBUG "tseg: %010llx\n", tseg);
576 if ((tseg>>PMD_SHIFT) <
6c62aa4a 577 (max_low_pfn_mapped>>(PMD_SHIFT-PAGE_SHIFT)) ||
8bdbd962 578 ((tseg>>PMD_SHIFT) <
6c62aa4a 579 (max_pfn_mapped>>(PMD_SHIFT-PAGE_SHIFT)) &&
8bdbd962
AC
580 (tseg>>PMD_SHIFT) >= (1ULL<<(32 - PMD_SHIFT))))
581 set_memory_4k((unsigned long)__va(tseg), 1);
6c62aa4a
YL
582 }
583 }
584#endif
1da177e4
LT
585}
586
6c62aa4a 587#ifdef CONFIG_X86_32
8bdbd962
AC
588static unsigned int __cpuinit amd_size_cache(struct cpuinfo_x86 *c,
589 unsigned int size)
1da177e4
LT
590{
591 /* AMD errata T13 (order #21922) */
592 if ((c->x86 == 6)) {
8bdbd962
AC
593 /* Duron Rev A0 */
594 if (c->x86_model == 3 && c->x86_mask == 0)
1da177e4 595 size = 64;
8bdbd962 596 /* Tbird rev A1/A2 */
1da177e4 597 if (c->x86_model == 4 &&
8bdbd962 598 (c->x86_mask == 0 || c->x86_mask == 1))
1da177e4
LT
599 size = 256;
600 }
601 return size;
602}
6c62aa4a 603#endif
1da177e4 604
02dde8b4 605static const struct cpu_dev __cpuinitconst amd_cpu_dev = {
1da177e4 606 .c_vendor = "AMD",
fb87a298 607 .c_ident = { "AuthenticAMD" },
6c62aa4a 608#ifdef CONFIG_X86_32
1da177e4
LT
609 .c_models = {
610 { .vendor = X86_VENDOR_AMD, .family = 4, .model_names =
611 {
612 [3] = "486 DX/2",
613 [7] = "486 DX/2-WB",
fb87a298
PC
614 [8] = "486 DX/4",
615 [9] = "486 DX/4-WB",
1da177e4 616 [14] = "Am5x86-WT",
fb87a298 617 [15] = "Am5x86-WB"
1da177e4
LT
618 }
619 },
620 },
6c62aa4a
YL
621 .c_size_cache = amd_size_cache,
622#endif
03ae5768 623 .c_early_init = early_init_amd,
1da177e4 624 .c_init = init_amd,
10a434fc 625 .c_x86_vendor = X86_VENDOR_AMD,
1da177e4
LT
626};
627
10a434fc 628cpu_dev_register(amd_cpu_dev);
d78d671d
HR
629
630/*
631 * AMD errata checking
632 *
633 * Errata are defined as arrays of ints using the AMD_LEGACY_ERRATUM() or
634 * AMD_OSVW_ERRATUM() macros. The latter is intended for newer errata that
635 * have an OSVW id assigned, which it takes as first argument. Both take a
636 * variable number of family-specific model-stepping ranges created by
637 * AMD_MODEL_RANGE(). Each erratum also has to be declared as extern const
638 * int[] in arch/x86/include/asm/processor.h.
639 *
640 * Example:
641 *
642 * const int amd_erratum_319[] =
643 * AMD_LEGACY_ERRATUM(AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0x4, 0x2),
644 * AMD_MODEL_RANGE(0x10, 0x8, 0x0, 0x8, 0x0),
645 * AMD_MODEL_RANGE(0x10, 0x9, 0x0, 0x9, 0x0));
646 */
647
9d8888c2
HR
648const int amd_erratum_400[] =
649 AMD_OSVW_ERRATUM(1, AMD_MODEL_RANGE(0xf, 0x41, 0x2, 0xff, 0xf),
650 AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0xff, 0xf));
a5b91606 651EXPORT_SYMBOL_GPL(amd_erratum_400);
9d8888c2 652
1be85a6d
HR
653const int amd_erratum_383[] =
654 AMD_OSVW_ERRATUM(3, AMD_MODEL_RANGE(0x10, 0, 0, 0xff, 0xf));
a5b91606 655EXPORT_SYMBOL_GPL(amd_erratum_383);
9d8888c2 656
d78d671d
HR
657bool cpu_has_amd_erratum(const int *erratum)
658{
659 struct cpuinfo_x86 *cpu = &current_cpu_data;
660 int osvw_id = *erratum++;
661 u32 range;
662 u32 ms;
663
664 /*
665 * If called early enough that current_cpu_data hasn't been initialized
666 * yet, fall back to boot_cpu_data.
667 */
668 if (cpu->x86 == 0)
669 cpu = &boot_cpu_data;
670
671 if (cpu->x86_vendor != X86_VENDOR_AMD)
672 return false;
673
674 if (osvw_id >= 0 && osvw_id < 65536 &&
675 cpu_has(cpu, X86_FEATURE_OSVW)) {
676 u64 osvw_len;
677
678 rdmsrl(MSR_AMD64_OSVW_ID_LENGTH, osvw_len);
679 if (osvw_id < osvw_len) {
680 u64 osvw_bits;
681
682 rdmsrl(MSR_AMD64_OSVW_STATUS + (osvw_id >> 6),
683 osvw_bits);
684 return osvw_bits & (1ULL << (osvw_id & 0x3f));
685 }
686 }
687
688 /* OSVW unavailable or ID unknown, match family-model-stepping range */
07a7795c 689 ms = (cpu->x86_model << 4) | cpu->x86_mask;
d78d671d
HR
690 while ((range = *erratum++))
691 if ((cpu->x86 == AMD_MODEL_RANGE_FAMILY(range)) &&
692 (ms >= AMD_MODEL_RANGE_START(range)) &&
693 (ms <= AMD_MODEL_RANGE_END(range)))
694 return true;
695
696 return false;
697}
a5b91606
PA
698
699EXPORT_SYMBOL_GPL(cpu_has_amd_erratum);