]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/kernel/cpu/amd.c
x86/asm: Add MONITORX/MWAITX instruction support
[mirror_ubuntu-artful-kernel.git] / arch / x86 / kernel / cpu / amd.c
CommitLineData
69c60c88 1#include <linux/export.h>
1da177e4 2#include <linux/bitops.h>
5cdd174f 3#include <linux/elf.h>
1da177e4 4#include <linux/mm.h>
8d71a2ea 5
8bdbd962 6#include <linux/io.h>
c98fdeaa 7#include <linux/sched.h>
4e26d11f 8#include <linux/random.h>
1da177e4 9#include <asm/processor.h>
d3f7eae1 10#include <asm/apic.h>
1f442d70 11#include <asm/cpu.h>
26bfa5f8 12#include <asm/smp.h>
42937e81 13#include <asm/pci-direct.h>
1da177e4 14
8d71a2ea 15#ifdef CONFIG_X86_64
8d71a2ea
YL
16# include <asm/mmconfig.h>
17# include <asm/cacheflush.h>
18#endif
19
1da177e4
LT
20#include "cpu.h"
21
cc2749e4
AG
22/*
23 * nodes_per_socket: Stores the number of nodes per socket.
24 * Refer to Fam15h Models 00-0fh BKDG - CPUID Fn8000_001E_ECX
25 * Node Identifiers[10:8]
26 */
27static u32 nodes_per_socket = 1;
28
2c929ce6
BP
29static inline int rdmsrl_amd_safe(unsigned msr, unsigned long long *p)
30{
2c929ce6
BP
31 u32 gprs[8] = { 0 };
32 int err;
33
682469a5
BP
34 WARN_ONCE((boot_cpu_data.x86 != 0xf),
35 "%s should only be used on K8!\n", __func__);
2c929ce6
BP
36
37 gprs[1] = msr;
38 gprs[7] = 0x9c5a203a;
39
40 err = rdmsr_safe_regs(gprs);
41
42 *p = gprs[0] | ((u64)gprs[2] << 32);
43
44 return err;
45}
46
47static inline int wrmsrl_amd_safe(unsigned msr, unsigned long long val)
48{
2c929ce6
BP
49 u32 gprs[8] = { 0 };
50
682469a5
BP
51 WARN_ONCE((boot_cpu_data.x86 != 0xf),
52 "%s should only be used on K8!\n", __func__);
2c929ce6
BP
53
54 gprs[0] = (u32)val;
55 gprs[1] = msr;
56 gprs[2] = val >> 32;
57 gprs[7] = 0x9c5a203a;
58
59 return wrmsr_safe_regs(gprs);
60}
61
1da177e4
LT
62/*
63 * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
64 * misexecution of code under Linux. Owners of such processors should
65 * contact AMD for precise details and a CPU swap.
66 *
67 * See http://www.multimania.com/poulot/k6bug.html
d7de8649
AH
68 * and section 2.6.2 of "AMD-K6 Processor Revision Guide - Model 6"
69 * (Publication # 21266 Issue Date: August 1998)
1da177e4
LT
70 *
71 * The following test is erm.. interesting. AMD neglected to up
72 * the chip setting when fixing the bug but they also tweaked some
73 * performance at the same time..
74 */
fb87a298 75
277d5b40
AK
76extern __visible void vide(void);
77__asm__(".globl vide\n\t.align 4\nvide: ret");
1da177e4 78
148f9bb8 79static void init_amd_k5(struct cpuinfo_x86 *c)
11fdd252 80{
26bfa5f8 81#ifdef CONFIG_X86_32
11fdd252
YL
82/*
83 * General Systems BIOSen alias the cpu frequency registers
84 * of the Elan at 0x000df000. Unfortuantly, one of the Linux
85 * drivers subsequently pokes it, and changes the CPU speed.
86 * Workaround : Remove the unneeded alias.
87 */
88#define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
89#define CBAR_ENB (0x80000000)
90#define CBAR_KEY (0X000000CB)
91 if (c->x86_model == 9 || c->x86_model == 10) {
8bdbd962
AC
92 if (inl(CBAR) & CBAR_ENB)
93 outl(0 | CBAR_KEY, CBAR);
11fdd252 94 }
26bfa5f8 95#endif
11fdd252
YL
96}
97
148f9bb8 98static void init_amd_k6(struct cpuinfo_x86 *c)
11fdd252 99{
26bfa5f8 100#ifdef CONFIG_X86_32
11fdd252 101 u32 l, h;
46a84132 102 int mbytes = get_num_physpages() >> (20-PAGE_SHIFT);
11fdd252
YL
103
104 if (c->x86_model < 6) {
105 /* Based on AMD doc 20734R - June 2000 */
106 if (c->x86_model == 0) {
107 clear_cpu_cap(c, X86_FEATURE_APIC);
108 set_cpu_cap(c, X86_FEATURE_PGE);
109 }
110 return;
111 }
112
113 if (c->x86_model == 6 && c->x86_mask == 1) {
114 const int K6_BUG_LOOP = 1000000;
115 int n;
116 void (*f_vide)(void);
37963666 117 u64 d, d2;
11fdd252
YL
118
119 printk(KERN_INFO "AMD K6 stepping B detected - ");
120
121 /*
122 * It looks like AMD fixed the 2.6.2 bug and improved indirect
123 * calls at the same time.
124 */
125
126 n = K6_BUG_LOOP;
127 f_vide = vide;
4ea1636b 128 d = rdtsc();
11fdd252
YL
129 while (n--)
130 f_vide();
4ea1636b 131 d2 = rdtsc();
11fdd252
YL
132 d = d2-d;
133
134 if (d > 20*K6_BUG_LOOP)
8bdbd962
AC
135 printk(KERN_CONT
136 "system stability may be impaired when more than 32 MB are used.\n");
11fdd252 137 else
8bdbd962 138 printk(KERN_CONT "probably OK (after B9730xxxx).\n");
11fdd252
YL
139 }
140
141 /* K6 with old style WHCR */
142 if (c->x86_model < 8 ||
143 (c->x86_model == 8 && c->x86_mask < 8)) {
144 /* We can only write allocate on the low 508Mb */
145 if (mbytes > 508)
146 mbytes = 508;
147
148 rdmsr(MSR_K6_WHCR, l, h);
149 if ((l&0x0000FFFF) == 0) {
150 unsigned long flags;
151 l = (1<<0)|((mbytes/4)<<1);
152 local_irq_save(flags);
153 wbinvd();
154 wrmsr(MSR_K6_WHCR, l, h);
155 local_irq_restore(flags);
156 printk(KERN_INFO "Enabling old style K6 write allocation for %d Mb\n",
157 mbytes);
158 }
159 return;
160 }
161
162 if ((c->x86_model == 8 && c->x86_mask > 7) ||
163 c->x86_model == 9 || c->x86_model == 13) {
164 /* The more serious chips .. */
165
166 if (mbytes > 4092)
167 mbytes = 4092;
168
169 rdmsr(MSR_K6_WHCR, l, h);
170 if ((l&0xFFFF0000) == 0) {
171 unsigned long flags;
172 l = ((mbytes>>2)<<22)|(1<<16);
173 local_irq_save(flags);
174 wbinvd();
175 wrmsr(MSR_K6_WHCR, l, h);
176 local_irq_restore(flags);
177 printk(KERN_INFO "Enabling new style K6 write allocation for %d Mb\n",
178 mbytes);
179 }
180
181 return;
182 }
183
184 if (c->x86_model == 10) {
185 /* AMD Geode LX is model 10 */
186 /* placeholder for any needed mods */
187 return;
188 }
26bfa5f8 189#endif
11fdd252
YL
190}
191
26bfa5f8 192static void init_amd_k7(struct cpuinfo_x86 *c)
1f442d70 193{
26bfa5f8
BP
194#ifdef CONFIG_X86_32
195 u32 l, h;
196
197 /*
198 * Bit 15 of Athlon specific MSR 15, needs to be 0
199 * to enable SSE on Palomino/Morgan/Barton CPU's.
200 * If the BIOS didn't enable it already, enable it here.
201 */
202 if (c->x86_model >= 6 && c->x86_model <= 10) {
203 if (!cpu_has(c, X86_FEATURE_XMM)) {
204 printk(KERN_INFO "Enabling disabled K7/SSE Support.\n");
205 msr_clear_bit(MSR_K7_HWCR, 15);
206 set_cpu_cap(c, X86_FEATURE_XMM);
207 }
208 }
209
210 /*
211 * It's been determined by AMD that Athlons since model 8 stepping 1
212 * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
213 * As per AMD technical note 27212 0.2
214 */
215 if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
216 rdmsr(MSR_K7_CLK_CTL, l, h);
217 if ((l & 0xfff00000) != 0x20000000) {
218 printk(KERN_INFO
219 "CPU: CLK_CTL MSR was %x. Reprogramming to %x\n",
220 l, ((l & 0x000fffff)|0x20000000));
221 wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
222 }
223 }
224
225 set_cpu_cap(c, X86_FEATURE_K7);
226
1f442d70 227 /* calling is from identify_secondary_cpu() ? */
f6e9456c 228 if (!c->cpu_index)
1f442d70
YL
229 return;
230
231 /*
232 * Certain Athlons might work (for various values of 'work') in SMP
233 * but they are not certified as MP capable.
234 */
235 /* Athlon 660/661 is valid. */
236 if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
237 (c->x86_mask == 1)))
1077c932 238 return;
1f442d70
YL
239
240 /* Duron 670 is valid */
241 if ((c->x86_model == 7) && (c->x86_mask == 0))
1077c932 242 return;
1f442d70
YL
243
244 /*
245 * Athlon 662, Duron 671, and Athlon >model 7 have capability
246 * bit. It's worth noting that the A5 stepping (662) of some
247 * Athlon XP's have the MP bit set.
248 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
249 * more.
250 */
251 if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
252 ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
253 (c->x86_model > 7))
26bfa5f8 254 if (cpu_has(c, X86_FEATURE_MP))
1077c932 255 return;
1f442d70
YL
256
257 /* If we get here, not a certified SMP capable AMD system. */
258
259 /*
260 * Don't taint if we are running SMP kernel on a single non-MP
261 * approved Athlon
262 */
263 WARN_ONCE(1, "WARNING: This combination of AMD"
7da8b6dd 264 " processors is not suitable for SMP.\n");
8c90487c 265 add_taint(TAINT_CPU_OUT_OF_SPEC, LOCKDEP_NOW_UNRELIABLE);
6c62aa4a 266#endif
26bfa5f8 267}
6c62aa4a 268
645a7919 269#ifdef CONFIG_NUMA
bbc9e2f4
TH
270/*
271 * To workaround broken NUMA config. Read the comment in
272 * srat_detect_node().
273 */
148f9bb8 274static int nearby_node(int apicid)
6c62aa4a
YL
275{
276 int i, node;
277
278 for (i = apicid - 1; i >= 0; i--) {
bbc9e2f4 279 node = __apicid_to_node[i];
6c62aa4a
YL
280 if (node != NUMA_NO_NODE && node_online(node))
281 return node;
282 }
283 for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
bbc9e2f4 284 node = __apicid_to_node[i];
6c62aa4a
YL
285 if (node != NUMA_NO_NODE && node_online(node))
286 return node;
287 }
288 return first_node(node_online_map); /* Shouldn't happen */
289}
290#endif
11fdd252 291
4a376ec3 292/*
23588c38
AH
293 * Fixup core topology information for
294 * (1) AMD multi-node processors
295 * Assumption: Number of cores in each internal node is the same.
6057b4d3 296 * (2) AMD processors supporting compute units
4a376ec3 297 */
c8e56d20 298#ifdef CONFIG_SMP
148f9bb8 299static void amd_get_topology(struct cpuinfo_x86 *c)
4a376ec3 300{
cc2749e4 301 u32 cores_per_cu = 1;
23588c38 302 u8 node_id;
4a376ec3
AH
303 int cpu = smp_processor_id();
304
23588c38 305 /* get information required for multi-node processors */
193f3fcb 306 if (cpu_has_topoext) {
6057b4d3
AH
307 u32 eax, ebx, ecx, edx;
308
309 cpuid(0x8000001e, &eax, &ebx, &ecx, &edx);
cc2749e4 310 nodes_per_socket = ((ecx >> 8) & 7) + 1;
6057b4d3
AH
311 node_id = ecx & 7;
312
313 /* get compute unit information */
314 smp_num_siblings = ((ebx >> 8) & 3) + 1;
315 c->compute_unit_id = ebx & 0xff;
9e81509e 316 cores_per_cu += ((ebx >> 8) & 3);
23588c38 317 } else if (cpu_has(c, X86_FEATURE_NODEID_MSR)) {
6057b4d3
AH
318 u64 value;
319
23588c38 320 rdmsrl(MSR_FAM10H_NODE_ID, value);
cc2749e4 321 nodes_per_socket = ((value >> 3) & 7) + 1;
23588c38
AH
322 node_id = value & 7;
323 } else
4a376ec3
AH
324 return;
325
23588c38 326 /* fixup multi-node processor information */
cc2749e4 327 if (nodes_per_socket > 1) {
6057b4d3 328 u32 cores_per_node;
d518573d 329 u32 cus_per_node;
6057b4d3 330
23588c38 331 set_cpu_cap(c, X86_FEATURE_AMD_DCM);
cc2749e4 332 cores_per_node = c->x86_max_cores / nodes_per_socket;
d518573d 333 cus_per_node = cores_per_node / cores_per_cu;
9d260ebc 334
23588c38
AH
335 /* store NodeID, use llc_shared_map to store sibling info */
336 per_cpu(cpu_llc_id, cpu) = node_id;
4a376ec3 337
9e81509e 338 /* core id has to be in the [0 .. cores_per_node - 1] range */
d518573d
AH
339 c->cpu_core_id %= cores_per_node;
340 c->compute_unit_id %= cus_per_node;
23588c38 341 }
4a376ec3
AH
342}
343#endif
344
11fdd252 345/*
aa5e5dc2 346 * On a AMD dual core setup the lower bits of the APIC id distinguish the cores.
11fdd252
YL
347 * Assumes number of cores is a power of two.
348 */
148f9bb8 349static void amd_detect_cmp(struct cpuinfo_x86 *c)
11fdd252 350{
c8e56d20 351#ifdef CONFIG_SMP
11fdd252 352 unsigned bits;
99bd0c0f 353 int cpu = smp_processor_id();
11fdd252
YL
354
355 bits = c->x86_coreid_bits;
11fdd252
YL
356 /* Low order bits define the core id (index of core in socket) */
357 c->cpu_core_id = c->initial_apicid & ((1 << bits)-1);
358 /* Convert the initial APIC ID into the socket ID */
359 c->phys_proc_id = c->initial_apicid >> bits;
99bd0c0f
AH
360 /* use socket ID also for last level cache */
361 per_cpu(cpu_llc_id, cpu) = c->phys_proc_id;
23588c38 362 amd_get_topology(c);
11fdd252
YL
363#endif
364}
365
8b84c8df 366u16 amd_get_nb_id(int cpu)
6a812691 367{
8b84c8df 368 u16 id = 0;
6a812691
AH
369#ifdef CONFIG_SMP
370 id = per_cpu(cpu_llc_id, cpu);
371#endif
372 return id;
373}
374EXPORT_SYMBOL_GPL(amd_get_nb_id);
375
cc2749e4
AG
376u32 amd_get_nodes_per_socket(void)
377{
378 return nodes_per_socket;
379}
380EXPORT_SYMBOL_GPL(amd_get_nodes_per_socket);
381
148f9bb8 382static void srat_detect_node(struct cpuinfo_x86 *c)
6c62aa4a 383{
645a7919 384#ifdef CONFIG_NUMA
6c62aa4a
YL
385 int cpu = smp_processor_id();
386 int node;
0d96b9ff 387 unsigned apicid = c->apicid;
6c62aa4a 388
bbc9e2f4
TH
389 node = numa_cpu_node(cpu);
390 if (node == NUMA_NO_NODE)
391 node = per_cpu(cpu_llc_id, cpu);
6c62aa4a 392
64be4c1c 393 /*
68894632
AH
394 * On multi-fabric platform (e.g. Numascale NumaChip) a
395 * platform-specific handler needs to be called to fixup some
396 * IDs of the CPU.
64be4c1c 397 */
68894632 398 if (x86_cpuinit.fixup_cpu_id)
64be4c1c
DB
399 x86_cpuinit.fixup_cpu_id(c, node);
400
6c62aa4a 401 if (!node_online(node)) {
bbc9e2f4
TH
402 /*
403 * Two possibilities here:
404 *
405 * - The CPU is missing memory and no node was created. In
406 * that case try picking one from a nearby CPU.
407 *
408 * - The APIC IDs differ from the HyperTransport node IDs
409 * which the K8 northbridge parsing fills in. Assume
410 * they are all increased by a constant offset, but in
411 * the same order as the HT nodeids. If that doesn't
412 * result in a usable node fall back to the path for the
413 * previous case.
414 *
415 * This workaround operates directly on the mapping between
416 * APIC ID and NUMA node, assuming certain relationship
417 * between APIC ID, HT node ID and NUMA topology. As going
418 * through CPU mapping may alter the outcome, directly
419 * access __apicid_to_node[].
420 */
6c62aa4a
YL
421 int ht_nodeid = c->initial_apicid;
422
423 if (ht_nodeid >= 0 &&
bbc9e2f4
TH
424 __apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
425 node = __apicid_to_node[ht_nodeid];
6c62aa4a
YL
426 /* Pick a nearby node */
427 if (!node_online(node))
428 node = nearby_node(apicid);
429 }
430 numa_set_node(cpu, node);
6c62aa4a
YL
431#endif
432}
433
148f9bb8 434static void early_init_amd_mc(struct cpuinfo_x86 *c)
11fdd252 435{
c8e56d20 436#ifdef CONFIG_SMP
11fdd252
YL
437 unsigned bits, ecx;
438
439 /* Multi core CPU? */
440 if (c->extended_cpuid_level < 0x80000008)
441 return;
442
443 ecx = cpuid_ecx(0x80000008);
444
445 c->x86_max_cores = (ecx & 0xff) + 1;
446
447 /* CPU telling us the core id bits shift? */
448 bits = (ecx >> 12) & 0xF;
449
450 /* Otherwise recompute */
451 if (bits == 0) {
452 while ((1 << bits) < c->x86_max_cores)
453 bits++;
454 }
455
456 c->x86_coreid_bits = bits;
457#endif
458}
459
148f9bb8 460static void bsp_init_amd(struct cpuinfo_x86 *c)
8fa8b035 461{
26bfa5f8
BP
462
463#ifdef CONFIG_X86_64
464 if (c->x86 >= 0xf) {
465 unsigned long long tseg;
466
467 /*
468 * Split up direct mapping around the TSEG SMM area.
469 * Don't do it for gbpages because there seems very little
470 * benefit in doing so.
471 */
472 if (!rdmsrl_safe(MSR_K8_TSEG_ADDR, &tseg)) {
473 unsigned long pfn = tseg >> PAGE_SHIFT;
474
475 printk(KERN_DEBUG "tseg: %010llx\n", tseg);
476 if (pfn_range_is_mapped(pfn, pfn + 1))
477 set_memory_4k((unsigned long)__va(tseg), 1);
478 }
479 }
480#endif
481
8fa8b035
BP
482 if (cpu_has(c, X86_FEATURE_CONSTANT_TSC)) {
483
484 if (c->x86 > 0x10 ||
485 (c->x86 == 0x10 && c->x86_model >= 0x2)) {
486 u64 val;
487
488 rdmsrl(MSR_K7_HWCR, val);
489 if (!(val & BIT(24)))
490 printk(KERN_WARNING FW_BUG "TSC doesn't count "
491 "with P0 frequency!\n");
492 }
493 }
494
495 if (c->x86 == 0x15) {
496 unsigned long upperbit;
497 u32 cpuid, assoc;
498
499 cpuid = cpuid_edx(0x80000005);
500 assoc = cpuid >> 16 & 0xff;
501 upperbit = ((cpuid >> 24) << 10) / assoc;
502
503 va_align.mask = (upperbit - 1) & PAGE_MASK;
504 va_align.flags = ALIGN_VA_32 | ALIGN_VA_64;
4e26d11f
HMG
505
506 /* A random value per boot for bit slice [12:upper_bit) */
507 va_align.bits = get_random_int() & va_align.mask;
8fa8b035
BP
508 }
509}
510
148f9bb8 511static void early_init_amd(struct cpuinfo_x86 *c)
2b16a235 512{
11fdd252
YL
513 early_init_amd_mc(c);
514
40fb1715
VP
515 /*
516 * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
517 * with P/T states and does not stop in deep C-states
518 */
519 if (c->x86_power & (1 << 8)) {
e3224234 520 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
40fb1715 521 set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
c98fdeaa 522 if (!check_tsc_unstable())
35af99e6 523 set_sched_clock_stable();
40fb1715 524 }
5fef55fd 525
6c62aa4a
YL
526#ifdef CONFIG_X86_64
527 set_cpu_cap(c, X86_FEATURE_SYSCALL32);
528#else
5fef55fd 529 /* Set MTRR capability flag if appropriate */
6c62aa4a
YL
530 if (c->x86 == 5)
531 if (c->x86_model == 13 || c->x86_model == 9 ||
532 (c->x86_model == 8 && c->x86_mask >= 8))
533 set_cpu_cap(c, X86_FEATURE_K6_MTRR);
534#endif
42937e81 535#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_PCI)
b9d16a2a
AG
536 /*
537 * ApicID can always be treated as an 8-bit value for AMD APIC versions
538 * >= 0x10, but even old K8s came out of reset with version 0x10. So, we
539 * can safely set X86_FEATURE_EXTD_APICID unconditionally for families
540 * after 16h.
541 */
542 if (cpu_has_apic && c->x86 > 0x16) {
543 set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
544 } else if (cpu_has_apic && c->x86 >= 0xf) {
545 /* check CPU config space for extended APIC ID */
42937e81
AH
546 unsigned int val;
547 val = read_pci_config(0, 24, 0, 0x68);
548 if ((val & ((1 << 17) | (1 << 18))) == ((1 << 17) | (1 << 18)))
549 set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
550 }
551#endif
3b564968 552
c1118b36
PB
553 /*
554 * This is only needed to tell the kernel whether to use VMCALL
555 * and VMMCALL. VMMCALL is never executed except under virt, so
556 * we can set it unconditionally.
557 */
558 set_cpu_cap(c, X86_FEATURE_VMMCALL);
559
3b564968 560 /* F16h erratum 793, CVE-2013-6885 */
8f86a737
BP
561 if (c->x86 == 0x16 && c->x86_model <= 0xf)
562 msr_set_bit(MSR_AMD64_LS_CFG, 15);
2b16a235
AK
563}
564
e6ee94d5 565static const int amd_erratum_383[];
7d7dc116 566static const int amd_erratum_400[];
8c6b79bb 567static bool cpu_has_amd_erratum(struct cpuinfo_x86 *cpu, const int *erratum);
e6ee94d5 568
26bfa5f8
BP
569static void init_amd_k8(struct cpuinfo_x86 *c)
570{
571 u32 level;
572 u64 value;
573
574 /* On C+ stepping K8 rep microcode works well for copy/memset */
575 level = cpuid_eax(1);
576 if ((level >= 0x0f48 && level < 0x0f50) || level >= 0x0f58)
577 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
578
579 /*
580 * Some BIOSes incorrectly force this feature, but only K8 revision D
581 * (model = 0x14) and later actually support it.
582 * (AMD Erratum #110, docId: 25759).
583 */
584 if (c->x86_model < 0x14 && cpu_has(c, X86_FEATURE_LAHF_LM)) {
585 clear_cpu_cap(c, X86_FEATURE_LAHF_LM);
586 if (!rdmsrl_amd_safe(0xc001100d, &value)) {
587 value &= ~BIT_64(32);
588 wrmsrl_amd_safe(0xc001100d, value);
589 }
590 }
591
592 if (!c->x86_model_id[0])
593 strcpy(c->x86_model_id, "Hammer");
6f9b63a0
BP
594
595#ifdef CONFIG_SMP
596 /*
597 * Disable TLB flush filter by setting HWCR.FFDIS on K8
598 * bit 6 of msr C001_0015
599 *
600 * Errata 63 for SH-B3 steppings
601 * Errata 122 for all steppings (F+ have it disabled by default)
602 */
603 msr_set_bit(MSR_K7_HWCR, 6);
604#endif
26bfa5f8
BP
605}
606
607static void init_amd_gh(struct cpuinfo_x86 *c)
608{
609#ifdef CONFIG_X86_64
610 /* do this for boot cpu */
611 if (c == &boot_cpu_data)
612 check_enable_amd_mmconf_dmi();
613
614 fam10h_check_enable_mmcfg();
615#endif
616
617 /*
618 * Disable GART TLB Walk Errors on Fam10h. We do this here because this
619 * is always needed when GART is enabled, even in a kernel which has no
620 * MCE support built in. BIOS should disable GartTlbWlk Errors already.
621 * If it doesn't, we do it here as suggested by the BKDG.
622 *
623 * Fixes: https://bugzilla.kernel.org/show_bug.cgi?id=33012
624 */
625 msr_set_bit(MSR_AMD64_MCx_MASK(4), 10);
626
627 /*
628 * On family 10h BIOS may not have properly enabled WC+ support, causing
629 * it to be converted to CD memtype. This may result in performance
630 * degradation for certain nested-paging guests. Prevent this conversion
631 * by clearing bit 24 in MSR_AMD64_BU_CFG2.
632 *
633 * NOTE: we want to use the _safe accessors so as not to #GP kvm
634 * guests on older kvm hosts.
635 */
636 msr_clear_bit(MSR_AMD64_BU_CFG2, 24);
637
638 if (cpu_has_amd_erratum(c, amd_erratum_383))
639 set_cpu_bug(c, X86_BUG_AMD_TLB_MMATCH);
640}
641
642static void init_amd_bd(struct cpuinfo_x86 *c)
643{
644 u64 value;
645
646 /* re-enable TopologyExtensions if switched off by BIOS */
647 if ((c->x86_model >= 0x10) && (c->x86_model <= 0x1f) &&
648 !cpu_has(c, X86_FEATURE_TOPOEXT)) {
649
650 if (msr_set_bit(0xc0011005, 54) > 0) {
651 rdmsrl(0xc0011005, value);
652 if (value & BIT_64(54)) {
653 set_cpu_cap(c, X86_FEATURE_TOPOEXT);
654 pr_info(FW_INFO "CPU: Re-enabling disabled Topology Extensions Support.\n");
655 }
656 }
657 }
658
659 /*
660 * The way access filter has a performance penalty on some workloads.
661 * Disable it on the affected CPUs.
662 */
663 if ((c->x86_model >= 0x02) && (c->x86_model < 0x20)) {
664 if (!rdmsrl_safe(0xc0011021, &value) && !(value & 0x1E)) {
665 value |= 0x1E;
666 wrmsrl_safe(0xc0011021, value);
667 }
668 }
669}
670
148f9bb8 671static void init_amd(struct cpuinfo_x86 *c)
1da177e4 672{
8e8da023 673 u32 dummy;
7d318d77 674
2b16a235
AK
675 early_init_amd(c);
676
fb87a298
PC
677 /*
678 * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
16282a8e 679 * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
fb87a298 680 */
16282a8e 681 clear_cpu_cap(c, 0*32+31);
fb87a298 682
12d8a961 683 if (c->x86 >= 0x10)
6c62aa4a 684 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
0d96b9ff
YL
685
686 /* get apicid instead of initial apic id from cpuid */
687 c->apicid = hard_smp_processor_id();
11fdd252
YL
688
689 /* K6s reports MCEs but don't actually have all the MSRs */
690 if (c->x86 < 6)
691 clear_cpu_cap(c, X86_FEATURE_MCE);
26bfa5f8
BP
692
693 switch (c->x86) {
694 case 4: init_amd_k5(c); break;
695 case 5: init_amd_k6(c); break;
696 case 6: init_amd_k7(c); break;
697 case 0xf: init_amd_k8(c); break;
698 case 0x10: init_amd_gh(c); break;
699 case 0x15: init_amd_bd(c); break;
700 }
11fdd252 701
6c62aa4a 702 /* Enable workaround for FXSAVE leak */
18bd057b 703 if (c->x86 >= 6)
9b13a93d 704 set_cpu_bug(c, X86_BUG_FXSAVE_LEAK);
1da177e4 705
27c13ece 706 cpu_detect_cache_sizes(c);
3dd9d514 707
11fdd252 708 /* Multi core CPU? */
6c62aa4a 709 if (c->extended_cpuid_level >= 0x80000008) {
11fdd252 710 amd_detect_cmp(c);
6c62aa4a
YL
711 srat_detect_node(c);
712 }
faee9a5d 713
6c62aa4a 714#ifdef CONFIG_X86_32
11fdd252 715 detect_ht(c);
6c62aa4a 716#endif
39b3a791 717
04a15418 718 init_amd_cacheinfo(c);
3556ddfa 719
12d8a961 720 if (c->x86 >= 0xf)
11fdd252 721 set_cpu_cap(c, X86_FEATURE_K8);
de421863 722
11fdd252
YL
723 if (cpu_has_xmm2) {
724 /* MFENCE stops RDTSC speculation */
16282a8e 725 set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
11fdd252 726 }
6c62aa4a 727
e9cdd343
BO
728 /*
729 * Family 0x12 and above processors have APIC timer
730 * running in deep C states.
731 */
732 if (c->x86 > 0x11)
b87cf80a 733 set_cpu_cap(c, X86_FEATURE_ARAT);
5bbc097d 734
8c6b79bb 735 if (cpu_has_amd_erratum(c, amd_erratum_400))
7d7dc116
BP
736 set_cpu_bug(c, X86_BUG_AMD_APIC_C1E);
737
8e8da023 738 rdmsr_safe(MSR_AMD64_PATCH_LEVEL, &c->microcode, &dummy);
a930dc45
BP
739
740 /* 3DNow or LM implies PREFETCHW */
741 if (!cpu_has(c, X86_FEATURE_3DNOWPREFETCH))
742 if (cpu_has(c, X86_FEATURE_3DNOW) || cpu_has(c, X86_FEATURE_LM))
743 set_cpu_cap(c, X86_FEATURE_3DNOWPREFETCH);
61f01dd9
AL
744
745 /* AMD CPUs don't reset SS attributes on SYSRET */
746 set_cpu_bug(c, X86_BUG_SYSRET_SS_ATTRS);
1da177e4
LT
747}
748
6c62aa4a 749#ifdef CONFIG_X86_32
148f9bb8 750static unsigned int amd_size_cache(struct cpuinfo_x86 *c, unsigned int size)
1da177e4
LT
751{
752 /* AMD errata T13 (order #21922) */
753 if ((c->x86 == 6)) {
8bdbd962
AC
754 /* Duron Rev A0 */
755 if (c->x86_model == 3 && c->x86_mask == 0)
1da177e4 756 size = 64;
8bdbd962 757 /* Tbird rev A1/A2 */
1da177e4 758 if (c->x86_model == 4 &&
8bdbd962 759 (c->x86_mask == 0 || c->x86_mask == 1))
1da177e4
LT
760 size = 256;
761 }
762 return size;
763}
6c62aa4a 764#endif
1da177e4 765
148f9bb8 766static void cpu_detect_tlb_amd(struct cpuinfo_x86 *c)
b46882e4
BP
767{
768 u32 ebx, eax, ecx, edx;
769 u16 mask = 0xfff;
770
771 if (c->x86 < 0xf)
772 return;
773
774 if (c->extended_cpuid_level < 0x80000006)
775 return;
776
777 cpuid(0x80000006, &eax, &ebx, &ecx, &edx);
778
779 tlb_lld_4k[ENTRIES] = (ebx >> 16) & mask;
780 tlb_lli_4k[ENTRIES] = ebx & mask;
781
782 /*
783 * K8 doesn't have 2M/4M entries in the L2 TLB so read out the L1 TLB
784 * characteristics from the CPUID function 0x80000005 instead.
785 */
786 if (c->x86 == 0xf) {
787 cpuid(0x80000005, &eax, &ebx, &ecx, &edx);
788 mask = 0xff;
789 }
790
791 /* Handle DTLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
d1393367
BP
792 if (!((eax >> 16) & mask))
793 tlb_lld_2m[ENTRIES] = (cpuid_eax(0x80000005) >> 16) & 0xff;
794 else
b46882e4 795 tlb_lld_2m[ENTRIES] = (eax >> 16) & mask;
b46882e4
BP
796
797 /* a 4M entry uses two 2M entries */
798 tlb_lld_4m[ENTRIES] = tlb_lld_2m[ENTRIES] >> 1;
799
800 /* Handle ITLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
801 if (!(eax & mask)) {
802 /* Erratum 658 */
803 if (c->x86 == 0x15 && c->x86_model <= 0x1f) {
804 tlb_lli_2m[ENTRIES] = 1024;
805 } else {
806 cpuid(0x80000005, &eax, &ebx, &ecx, &edx);
807 tlb_lli_2m[ENTRIES] = eax & 0xff;
808 }
809 } else
810 tlb_lli_2m[ENTRIES] = eax & mask;
811
812 tlb_lli_4m[ENTRIES] = tlb_lli_2m[ENTRIES] >> 1;
813}
814
148f9bb8 815static const struct cpu_dev amd_cpu_dev = {
1da177e4 816 .c_vendor = "AMD",
fb87a298 817 .c_ident = { "AuthenticAMD" },
6c62aa4a 818#ifdef CONFIG_X86_32
09dc68d9
JB
819 .legacy_models = {
820 { .family = 4, .model_names =
1da177e4
LT
821 {
822 [3] = "486 DX/2",
823 [7] = "486 DX/2-WB",
fb87a298
PC
824 [8] = "486 DX/4",
825 [9] = "486 DX/4-WB",
1da177e4 826 [14] = "Am5x86-WT",
fb87a298 827 [15] = "Am5x86-WB"
1da177e4
LT
828 }
829 },
830 },
09dc68d9 831 .legacy_cache_size = amd_size_cache,
6c62aa4a 832#endif
03ae5768 833 .c_early_init = early_init_amd,
b46882e4 834 .c_detect_tlb = cpu_detect_tlb_amd,
8fa8b035 835 .c_bsp_init = bsp_init_amd,
1da177e4 836 .c_init = init_amd,
10a434fc 837 .c_x86_vendor = X86_VENDOR_AMD,
1da177e4
LT
838};
839
10a434fc 840cpu_dev_register(amd_cpu_dev);
d78d671d
HR
841
842/*
843 * AMD errata checking
844 *
845 * Errata are defined as arrays of ints using the AMD_LEGACY_ERRATUM() or
846 * AMD_OSVW_ERRATUM() macros. The latter is intended for newer errata that
847 * have an OSVW id assigned, which it takes as first argument. Both take a
848 * variable number of family-specific model-stepping ranges created by
7d7dc116 849 * AMD_MODEL_RANGE().
d78d671d
HR
850 *
851 * Example:
852 *
853 * const int amd_erratum_319[] =
854 * AMD_LEGACY_ERRATUM(AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0x4, 0x2),
855 * AMD_MODEL_RANGE(0x10, 0x8, 0x0, 0x8, 0x0),
856 * AMD_MODEL_RANGE(0x10, 0x9, 0x0, 0x9, 0x0));
857 */
858
7d7dc116
BP
859#define AMD_LEGACY_ERRATUM(...) { -1, __VA_ARGS__, 0 }
860#define AMD_OSVW_ERRATUM(osvw_id, ...) { osvw_id, __VA_ARGS__, 0 }
861#define AMD_MODEL_RANGE(f, m_start, s_start, m_end, s_end) \
862 ((f << 24) | (m_start << 16) | (s_start << 12) | (m_end << 4) | (s_end))
863#define AMD_MODEL_RANGE_FAMILY(range) (((range) >> 24) & 0xff)
864#define AMD_MODEL_RANGE_START(range) (((range) >> 12) & 0xfff)
865#define AMD_MODEL_RANGE_END(range) ((range) & 0xfff)
866
867static const int amd_erratum_400[] =
328935e6 868 AMD_OSVW_ERRATUM(1, AMD_MODEL_RANGE(0xf, 0x41, 0x2, 0xff, 0xf),
9d8888c2
HR
869 AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0xff, 0xf));
870
e6ee94d5 871static const int amd_erratum_383[] =
1be85a6d 872 AMD_OSVW_ERRATUM(3, AMD_MODEL_RANGE(0x10, 0, 0, 0xff, 0xf));
9d8888c2 873
8c6b79bb
TK
874
875static bool cpu_has_amd_erratum(struct cpuinfo_x86 *cpu, const int *erratum)
d78d671d 876{
d78d671d
HR
877 int osvw_id = *erratum++;
878 u32 range;
879 u32 ms;
880
d78d671d
HR
881 if (osvw_id >= 0 && osvw_id < 65536 &&
882 cpu_has(cpu, X86_FEATURE_OSVW)) {
883 u64 osvw_len;
884
885 rdmsrl(MSR_AMD64_OSVW_ID_LENGTH, osvw_len);
886 if (osvw_id < osvw_len) {
887 u64 osvw_bits;
888
889 rdmsrl(MSR_AMD64_OSVW_STATUS + (osvw_id >> 6),
890 osvw_bits);
891 return osvw_bits & (1ULL << (osvw_id & 0x3f));
892 }
893 }
894
895 /* OSVW unavailable or ID unknown, match family-model-stepping range */
07a7795c 896 ms = (cpu->x86_model << 4) | cpu->x86_mask;
d78d671d
HR
897 while ((range = *erratum++))
898 if ((cpu->x86 == AMD_MODEL_RANGE_FAMILY(range)) &&
899 (ms >= AMD_MODEL_RANGE_START(range)) &&
900 (ms <= AMD_MODEL_RANGE_END(range)))
901 return true;
902
903 return false;
904}
d6d55f0b
JS
905
906void set_dr_addr_mask(unsigned long mask, int dr)
907{
908 if (!cpu_has_bpext)
909 return;
910
911 switch (dr) {
912 case 0:
913 wrmsr(MSR_F16H_DR0_ADDR_MASK, mask, 0);
914 break;
915 case 1:
916 case 2:
917 case 3:
918 wrmsr(MSR_F16H_DR1_ADDR_MASK - 1 + dr, mask, 0);
919 break;
920 default:
921 break;
922 }
923}