]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/kernel/cpu/common.c
x86: convert some existing cpuid disable options to new generic bitmap
[mirror_ubuntu-artful-kernel.git] / arch / x86 / kernel / cpu / common.c
CommitLineData
1da177e4
LT
1#include <linux/init.h>
2#include <linux/string.h>
3#include <linux/delay.h>
4#include <linux/smp.h>
5#include <linux/module.h>
6#include <linux/percpu.h>
2b932f6c 7#include <linux/bootmem.h>
1da177e4
LT
8#include <asm/semaphore.h>
9#include <asm/processor.h>
10#include <asm/i387.h>
11#include <asm/msr.h>
12#include <asm/io.h>
13#include <asm/mmu_context.h>
27b07da7 14#include <asm/mtrr.h>
a03a3e28 15#include <asm/mce.h>
1da177e4
LT
16#ifdef CONFIG_X86_LOCAL_APIC
17#include <asm/mpspec.h>
18#include <asm/apic.h>
19#include <mach_apic.h>
20#endif
21
22#include "cpu.h"
23
7a61d35d 24DEFINE_PER_CPU(struct gdt_page, gdt_page) = { .gdt = {
6842ef0e
GOC
25 [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00cf9a00 } } },
26 [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9200 } } },
27 [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00cffa00 } } },
28 [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff200 } } },
bf504672
RR
29 /*
30 * Segments used for calling PnP BIOS have byte granularity.
31 * They code segments and data segments have fixed 64k limits,
32 * the transfer segment sizes are set at run time.
33 */
6842ef0e
GOC
34 /* 32-bit code */
35 [GDT_ENTRY_PNPBIOS_CS32] = { { { 0x0000ffff, 0x00409a00 } } },
36 /* 16-bit code */
37 [GDT_ENTRY_PNPBIOS_CS16] = { { { 0x0000ffff, 0x00009a00 } } },
38 /* 16-bit data */
39 [GDT_ENTRY_PNPBIOS_DS] = { { { 0x0000ffff, 0x00009200 } } },
40 /* 16-bit data */
41 [GDT_ENTRY_PNPBIOS_TS1] = { { { 0x00000000, 0x00009200 } } },
42 /* 16-bit data */
43 [GDT_ENTRY_PNPBIOS_TS2] = { { { 0x00000000, 0x00009200 } } },
bf504672
RR
44 /*
45 * The APM segments have byte granularity and their bases
46 * are set at run time. All have 64k limits.
47 */
6842ef0e
GOC
48 /* 32-bit code */
49 [GDT_ENTRY_APMBIOS_BASE] = { { { 0x0000ffff, 0x00409a00 } } },
bf504672 50 /* 16-bit code */
6842ef0e
GOC
51 [GDT_ENTRY_APMBIOS_BASE+1] = { { { 0x0000ffff, 0x00009a00 } } },
52 /* data */
53 [GDT_ENTRY_APMBIOS_BASE+2] = { { { 0x0000ffff, 0x00409200 } } },
bf504672 54
6842ef0e
GOC
55 [GDT_ENTRY_ESPFIX_SS] = { { { 0x00000000, 0x00c09200 } } },
56 [GDT_ENTRY_PERCPU] = { { { 0x00000000, 0x00000000 } } },
7a61d35d
JF
57} };
58EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
ae1ee11b 59
7d851c8d
AK
60__u32 cleared_cpu_caps[NCAPINTS] __cpuinitdata;
61
3bc9b76b 62static int cachesize_override __cpuinitdata = -1;
3bc9b76b 63static int disable_x86_serial_nr __cpuinitdata = 1;
1da177e4
LT
64
65struct cpu_dev * cpu_devs[X86_VENDOR_NUM] = {};
66
b4af3f7c 67static void __cpuinit default_init(struct cpuinfo_x86 * c)
1da177e4
LT
68{
69 /* Not much we can do here... */
70 /* Check if at least it has cpuid */
71 if (c->cpuid_level == -1) {
72 /* No cpuid. It must be an ancient CPU */
73 if (c->x86 == 4)
74 strcpy(c->x86_model_id, "486");
75 else if (c->x86 == 3)
76 strcpy(c->x86_model_id, "386");
77 }
78}
79
95414930 80static struct cpu_dev __cpuinitdata default_cpu = {
1da177e4 81 .c_init = default_init,
fe38d855 82 .c_vendor = "Unknown",
1da177e4 83};
9dbeeec9 84static struct cpu_dev * this_cpu __cpuinitdata = &default_cpu;
1da177e4
LT
85
86static int __init cachesize_setup(char *str)
87{
88 get_option (&str, &cachesize_override);
89 return 1;
90}
91__setup("cachesize=", cachesize_setup);
92
3bc9b76b 93int __cpuinit get_model_name(struct cpuinfo_x86 *c)
1da177e4
LT
94{
95 unsigned int *v;
96 char *p, *q;
97
98 if (cpuid_eax(0x80000000) < 0x80000004)
99 return 0;
100
101 v = (unsigned int *) c->x86_model_id;
102 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
103 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
104 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
105 c->x86_model_id[48] = 0;
106
107 /* Intel chips right-justify this string for some dumb reason;
108 undo that brain damage */
109 p = q = &c->x86_model_id[0];
110 while ( *p == ' ' )
111 p++;
112 if ( p != q ) {
113 while ( *p )
114 *q++ = *p++;
115 while ( q <= &c->x86_model_id[48] )
116 *q++ = '\0'; /* Zero-pad the rest */
117 }
118
119 return 1;
120}
121
122
3bc9b76b 123void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
1da177e4
LT
124{
125 unsigned int n, dummy, ecx, edx, l2size;
126
127 n = cpuid_eax(0x80000000);
128
129 if (n >= 0x80000005) {
130 cpuid(0x80000005, &dummy, &dummy, &ecx, &edx);
131 printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), D cache %dK (%d bytes/line)\n",
132 edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
133 c->x86_cache_size=(ecx>>24)+(edx>>24);
134 }
135
136 if (n < 0x80000006) /* Some chips just has a large L1. */
137 return;
138
139 ecx = cpuid_ecx(0x80000006);
140 l2size = ecx >> 16;
141
142 /* do processor-specific cache resizing */
143 if (this_cpu->c_size_cache)
144 l2size = this_cpu->c_size_cache(c,l2size);
145
146 /* Allow user to override all this if necessary. */
147 if (cachesize_override != -1)
148 l2size = cachesize_override;
149
150 if ( l2size == 0 )
151 return; /* Again, no L2 cache is possible */
152
153 c->x86_cache_size = l2size;
154
155 printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
156 l2size, ecx & 0xFF);
157}
158
159/* Naming convention should be: <Name> [(<Codename>)] */
160/* This table only is used unless init_<vendor>() below doesn't set it; */
161/* in particular, if CPUID levels 0x80000002..4 are supported, this isn't used */
162
163/* Look up CPU names by table lookup. */
3bc9b76b 164static char __cpuinit *table_lookup_model(struct cpuinfo_x86 *c)
1da177e4
LT
165{
166 struct cpu_model_info *info;
167
168 if ( c->x86_model >= 16 )
169 return NULL; /* Range check */
170
171 if (!this_cpu)
172 return NULL;
173
174 info = this_cpu->c_models;
175
176 while (info && info->family) {
177 if (info->family == c->x86)
178 return info->model_names[c->x86_model];
179 info++;
180 }
181 return NULL; /* Not found */
182}
183
184
3bc9b76b 185static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c, int early)
1da177e4
LT
186{
187 char *v = c->x86_vendor_id;
188 int i;
fe38d855 189 static int printed;
1da177e4
LT
190
191 for (i = 0; i < X86_VENDOR_NUM; i++) {
192 if (cpu_devs[i]) {
193 if (!strcmp(v,cpu_devs[i]->c_ident[0]) ||
194 (cpu_devs[i]->c_ident[1] &&
195 !strcmp(v,cpu_devs[i]->c_ident[1]))) {
196 c->x86_vendor = i;
197 if (!early)
198 this_cpu = cpu_devs[i];
fe38d855 199 return;
1da177e4
LT
200 }
201 }
202 }
fe38d855
CE
203 if (!printed) {
204 printed++;
205 printk(KERN_ERR "CPU: Vendor unknown, using generic init.\n");
206 printk(KERN_ERR "CPU: Your system may be unstable.\n");
207 }
208 c->x86_vendor = X86_VENDOR_UNKNOWN;
209 this_cpu = &default_cpu;
1da177e4
LT
210}
211
212
213static int __init x86_fxsr_setup(char * s)
214{
13530257
AK
215 setup_clear_cpu_cap(X86_FEATURE_FXSR);
216 setup_clear_cpu_cap(X86_FEATURE_XMM);
1da177e4
LT
217 return 1;
218}
219__setup("nofxsr", x86_fxsr_setup);
220
221
4f886511
CE
222static int __init x86_sep_setup(char * s)
223{
13530257 224 setup_clear_cpu_cap(X86_FEATURE_SEP);
4f886511
CE
225 return 1;
226}
227__setup("nosep", x86_sep_setup);
228
229
1da177e4
LT
230/* Standard macro to see if a specific flag is changeable */
231static inline int flag_is_changeable_p(u32 flag)
232{
233 u32 f1, f2;
234
235 asm("pushfl\n\t"
236 "pushfl\n\t"
237 "popl %0\n\t"
238 "movl %0,%1\n\t"
239 "xorl %2,%0\n\t"
240 "pushl %0\n\t"
241 "popfl\n\t"
242 "pushfl\n\t"
243 "popl %0\n\t"
244 "popfl\n\t"
245 : "=&r" (f1), "=&r" (f2)
246 : "ir" (flag));
247
248 return ((f1^f2) & flag) != 0;
249}
250
251
252/* Probe for the CPUID instruction */
3bc9b76b 253static int __cpuinit have_cpuid_p(void)
1da177e4
LT
254{
255 return flag_is_changeable_p(X86_EFLAGS_ID);
256}
257
d7cd5611 258void __init cpu_detect(struct cpuinfo_x86 *c)
1da177e4 259{
1da177e4
LT
260 /* Get vendor name */
261 cpuid(0x00000000, &c->cpuid_level,
262 (int *)&c->x86_vendor_id[0],
263 (int *)&c->x86_vendor_id[8],
264 (int *)&c->x86_vendor_id[4]);
265
1da177e4
LT
266 c->x86 = 4;
267 if (c->cpuid_level >= 0x00000001) {
268 u32 junk, tfms, cap0, misc;
269 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
270 c->x86 = (tfms >> 8) & 15;
271 c->x86_model = (tfms >> 4) & 15;
f5f786d0 272 if (c->x86 == 0xf)
1da177e4 273 c->x86 += (tfms >> 20) & 0xff;
f5f786d0 274 if (c->x86 >= 0x6)
1da177e4 275 c->x86_model += ((tfms >> 16) & 0xF) << 4;
1da177e4
LT
276 c->x86_mask = tfms & 15;
277 if (cap0 & (1<<19))
278 c->x86_cache_alignment = ((misc >> 8) & 0xff) * 8;
279 }
1da177e4
LT
280}
281
d7cd5611
RR
282/* Do minimum CPU detection early.
283 Fields really needed: vendor, cpuid_level, family, model, mask, cache alignment.
284 The others are not touched to avoid unwanted side effects.
285
286 WARNING: this function is only called on the BP. Don't add code here
287 that is supposed to run on all CPUs. */
288static void __init early_cpu_detect(void)
289{
290 struct cpuinfo_x86 *c = &boot_cpu_data;
291
292 c->x86_cache_alignment = 32;
293
294 if (!have_cpuid_p())
295 return;
296
297 cpu_detect(c);
298
299 get_cpu_vendor(c, 1);
2b16a235
AK
300
301 switch (c->x86_vendor) {
302 case X86_VENDOR_AMD:
303 early_init_amd(c);
304 break;
305 case X86_VENDOR_INTEL:
306 early_init_intel(c);
307 break;
308 }
d7cd5611
RR
309}
310
68bbc172 311static void __cpuinit generic_identify(struct cpuinfo_x86 * c)
1da177e4
LT
312{
313 u32 tfms, xlvl;
1e9f28fa 314 int ebx;
1da177e4
LT
315
316 if (have_cpuid_p()) {
317 /* Get vendor name */
318 cpuid(0x00000000, &c->cpuid_level,
319 (int *)&c->x86_vendor_id[0],
320 (int *)&c->x86_vendor_id[8],
321 (int *)&c->x86_vendor_id[4]);
322
323 get_cpu_vendor(c, 0);
324 /* Initialize the standard set of capabilities */
325 /* Note that the vendor-specific code below might override */
326
327 /* Intel-defined flags: level 0x00000001 */
328 if ( c->cpuid_level >= 0x00000001 ) {
329 u32 capability, excap;
1e9f28fa 330 cpuid(0x00000001, &tfms, &ebx, &excap, &capability);
1da177e4
LT
331 c->x86_capability[0] = capability;
332 c->x86_capability[4] = excap;
333 c->x86 = (tfms >> 8) & 15;
334 c->x86_model = (tfms >> 4) & 15;
ed2da193 335 if (c->x86 == 0xf)
1da177e4 336 c->x86 += (tfms >> 20) & 0xff;
ed2da193 337 if (c->x86 >= 0x6)
1da177e4 338 c->x86_model += ((tfms >> 16) & 0xF) << 4;
1da177e4 339 c->x86_mask = tfms & 15;
96c52749 340#ifdef CONFIG_X86_HT
1e9f28fa
SS
341 c->apicid = phys_pkg_id((ebx >> 24) & 0xFF, 0);
342#else
343 c->apicid = (ebx >> 24) & 0xFF;
344#endif
770d132f
AK
345 if (c->x86_capability[0] & (1<<19))
346 c->x86_clflush_size = ((ebx >> 8) & 0xff) * 8;
1da177e4
LT
347 } else {
348 /* Have CPUID level 0 only - unheard of */
349 c->x86 = 4;
350 }
351
352 /* AMD-defined flags: level 0x80000001 */
353 xlvl = cpuid_eax(0x80000000);
354 if ( (xlvl & 0xffff0000) == 0x80000000 ) {
355 if ( xlvl >= 0x80000001 ) {
356 c->x86_capability[1] = cpuid_edx(0x80000001);
357 c->x86_capability[6] = cpuid_ecx(0x80000001);
358 }
359 if ( xlvl >= 0x80000004 )
360 get_model_name(c); /* Default name */
361 }
1d67953f
VP
362
363 init_scattered_cpuid_features(c);
1da177e4 364 }
2e664aa2 365
2e664aa2 366#ifdef CONFIG_X86_HT
4b89aff9 367 c->phys_proc_id = (cpuid_ebx(1) >> 24) & 0xff;
2e664aa2 368#endif
1da177e4
LT
369}
370
3bc9b76b 371static void __cpuinit squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
1da177e4
LT
372{
373 if (cpu_has(c, X86_FEATURE_PN) && disable_x86_serial_nr ) {
374 /* Disable processor serial number */
375 unsigned long lo,hi;
376 rdmsr(MSR_IA32_BBL_CR_CTL,lo,hi);
377 lo |= 0x200000;
378 wrmsr(MSR_IA32_BBL_CR_CTL,lo,hi);
379 printk(KERN_NOTICE "CPU serial number disabled.\n");
380 clear_bit(X86_FEATURE_PN, c->x86_capability);
381
382 /* Disabling the serial number may affect the cpuid level */
383 c->cpuid_level = cpuid_eax(0);
384 }
385}
386
387static int __init x86_serial_nr_setup(char *s)
388{
389 disable_x86_serial_nr = 0;
390 return 1;
391}
392__setup("serialnumber", x86_serial_nr_setup);
393
394
395
396/*
397 * This does the hard work of actually picking apart the CPU stuff...
398 */
1a53905a 399void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
1da177e4
LT
400{
401 int i;
402
403 c->loops_per_jiffy = loops_per_jiffy;
404 c->x86_cache_size = -1;
405 c->x86_vendor = X86_VENDOR_UNKNOWN;
406 c->cpuid_level = -1; /* CPUID not detected */
407 c->x86_model = c->x86_mask = 0; /* So far unknown... */
408 c->x86_vendor_id[0] = '\0'; /* Unset */
409 c->x86_model_id[0] = '\0'; /* Unset */
94605eff 410 c->x86_max_cores = 1;
770d132f 411 c->x86_clflush_size = 32;
1da177e4
LT
412 memset(&c->x86_capability, 0, sizeof c->x86_capability);
413
414 if (!have_cpuid_p()) {
415 /* First of all, decide if this is a 486 or higher */
416 /* It's a 486 if we can modify the AC flag */
417 if ( flag_is_changeable_p(X86_EFLAGS_AC) )
418 c->x86 = 4;
419 else
420 c->x86 = 3;
421 }
422
423 generic_identify(c);
424
3898534d 425 if (this_cpu->c_identify)
1da177e4
LT
426 this_cpu->c_identify(c);
427
1da177e4
LT
428 /*
429 * Vendor-specific initialization. In this section we
430 * canonicalize the feature flags, meaning if there are
431 * features a certain CPU supports which CPUID doesn't
432 * tell us, CPUID claiming incorrect flags, or other bugs,
433 * we handle them here.
434 *
435 * At the end of this section, c->x86_capability better
436 * indicate the features this CPU genuinely supports!
437 */
438 if (this_cpu->c_init)
439 this_cpu->c_init(c);
440
441 /* Disable the PN if appropriate */
442 squash_the_stupid_serial_number(c);
443
444 /*
445 * The vendor-specific functions might have changed features. Now
446 * we do "generic changes."
447 */
448
449 /* TSC disabled? */
450 if ( tsc_disable )
451 clear_bit(X86_FEATURE_TSC, c->x86_capability);
452
1da177e4
LT
453 /* If the model name is still unset, do table lookup. */
454 if ( !c->x86_model_id[0] ) {
455 char *p;
456 p = table_lookup_model(c);
457 if ( p )
458 strcpy(c->x86_model_id, p);
459 else
460 /* Last resort... */
461 sprintf(c->x86_model_id, "%02x/%02x",
54a20f8c 462 c->x86, c->x86_model);
1da177e4
LT
463 }
464
1da177e4
LT
465 /*
466 * On SMP, boot_cpu_data holds the common feature set between
467 * all CPUs; so make sure that we indicate which features are
468 * common between the CPUs. The first time this routine gets
469 * executed, c == &boot_cpu_data.
470 */
471 if ( c != &boot_cpu_data ) {
472 /* AND the already accumulated flags with these */
473 for ( i = 0 ; i < NCAPINTS ; i++ )
474 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
475 }
476
7d851c8d
AK
477 /* Clear all flags overriden by options */
478 for (i = 0; i < NCAPINTS; i++)
479 c->x86_capability[i] ^= cleared_cpu_caps[i];
480
1da177e4 481 /* Init Machine Check Exception if available. */
1da177e4 482 mcheck_init(c);
30d432df
AK
483
484 select_idle_routine(c);
a6c4e076 485}
31ab269a 486
a6c4e076
JF
487void __init identify_boot_cpu(void)
488{
489 identify_cpu(&boot_cpu_data);
490 sysenter_setup();
6fe940d6 491 enable_sep_cpu();
a6c4e076
JF
492 mtrr_bp_init();
493}
3b520b23 494
a6c4e076
JF
495void __cpuinit identify_secondary_cpu(struct cpuinfo_x86 *c)
496{
497 BUG_ON(c == &boot_cpu_data);
498 identify_cpu(c);
499 enable_sep_cpu();
500 mtrr_ap_init();
1da177e4
LT
501}
502
503#ifdef CONFIG_X86_HT
3bc9b76b 504void __cpuinit detect_ht(struct cpuinfo_x86 *c)
1da177e4
LT
505{
506 u32 eax, ebx, ecx, edx;
94605eff 507 int index_msb, core_bits;
1da177e4 508
94605eff
SS
509 cpuid(1, &eax, &ebx, &ecx, &edx);
510
63518644 511 if (!cpu_has(c, X86_FEATURE_HT) || cpu_has(c, X86_FEATURE_CMP_LEGACY))
1da177e4
LT
512 return;
513
1da177e4
LT
514 smp_num_siblings = (ebx & 0xff0000) >> 16;
515
516 if (smp_num_siblings == 1) {
517 printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
518 } else if (smp_num_siblings > 1 ) {
1da177e4
LT
519
520 if (smp_num_siblings > NR_CPUS) {
4b89aff9
RS
521 printk(KERN_WARNING "CPU: Unsupported number of the "
522 "siblings %d", smp_num_siblings);
1da177e4
LT
523 smp_num_siblings = 1;
524 return;
525 }
94605eff
SS
526
527 index_msb = get_count_order(smp_num_siblings);
4b89aff9 528 c->phys_proc_id = phys_pkg_id((ebx >> 24) & 0xFF, index_msb);
1da177e4
LT
529
530 printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
4b89aff9 531 c->phys_proc_id);
3dd9d514 532
94605eff 533 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
3dd9d514 534
94605eff 535 index_msb = get_count_order(smp_num_siblings) ;
3dd9d514 536
94605eff 537 core_bits = get_count_order(c->x86_max_cores);
3dd9d514 538
4b89aff9 539 c->cpu_core_id = phys_pkg_id((ebx >> 24) & 0xFF, index_msb) &
94605eff 540 ((1 << core_bits) - 1);
3dd9d514 541
94605eff 542 if (c->x86_max_cores > 1)
3dd9d514 543 printk(KERN_INFO "CPU: Processor Core ID: %d\n",
4b89aff9 544 c->cpu_core_id);
1da177e4
LT
545 }
546}
547#endif
548
3bc9b76b 549void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
1da177e4
LT
550{
551 char *vendor = NULL;
552
553 if (c->x86_vendor < X86_VENDOR_NUM)
554 vendor = this_cpu->c_vendor;
555 else if (c->cpuid_level >= 0)
556 vendor = c->x86_vendor_id;
557
558 if (vendor && strncmp(c->x86_model_id, vendor, strlen(vendor)))
559 printk("%s ", vendor);
560
561 if (!c->x86_model_id[0])
562 printk("%d86", c->x86);
563 else
564 printk("%s", c->x86_model_id);
565
566 if (c->x86_mask || c->cpuid_level >= 0)
567 printk(" stepping %02x\n", c->x86_mask);
568 else
569 printk("\n");
570}
571
3bc9b76b 572cpumask_t cpu_initialized __cpuinitdata = CPU_MASK_NONE;
1da177e4
LT
573
574/* This is hacky. :)
575 * We're emulating future behavior.
576 * In the future, the cpu-specific init functions will be called implicitly
577 * via the magic of initcalls.
578 * They will insert themselves into the cpu_devs structure.
579 * Then, when cpu_init() is called, we can just iterate over that array.
580 */
581
582extern int intel_cpu_init(void);
583extern int cyrix_init_cpu(void);
584extern int nsc_init_cpu(void);
585extern int amd_init_cpu(void);
586extern int centaur_init_cpu(void);
587extern int transmeta_init_cpu(void);
1da177e4
LT
588extern int nexgen_init_cpu(void);
589extern int umc_init_cpu(void);
590
591void __init early_cpu_init(void)
592{
593 intel_cpu_init();
594 cyrix_init_cpu();
595 nsc_init_cpu();
596 amd_init_cpu();
597 centaur_init_cpu();
598 transmeta_init_cpu();
1da177e4
LT
599 nexgen_init_cpu();
600 umc_init_cpu();
601 early_cpu_detect();
602
603#ifdef CONFIG_DEBUG_PAGEALLOC
604 /* pse is not compatible with on-the-fly unmapping,
605 * disable it even if the cpus claim to support it.
606 */
13530257 607 setup_clear_cpu_cap(X86_FEATURE_PSE);
1da177e4
LT
608#endif
609}
62111195 610
7c3576d2 611/* Make sure %fs is initialized properly in idle threads */
f95d47ca
JF
612struct pt_regs * __devinit idle_regs(struct pt_regs *regs)
613{
614 memset(regs, 0, sizeof(struct pt_regs));
65ea5b03 615 regs->fs = __KERNEL_PERCPU;
f95d47ca
JF
616 return regs;
617}
618
c5413fbe
JF
619/* Current gdt points %fs at the "master" per-cpu area: after this,
620 * it's on the real one. */
621void switch_to_new_gdt(void)
622{
6b68f01b 623 struct desc_ptr gdt_descr;
c5413fbe
JF
624
625 gdt_descr.address = (long)get_cpu_gdt_table(smp_processor_id());
626 gdt_descr.size = GDT_SIZE - 1;
627 load_gdt(&gdt_descr);
628 asm("mov %0, %%fs" : : "r" (__KERNEL_PERCPU) : "memory");
629}
630
d2cbcc49
RR
631/*
632 * cpu_init() initializes state that is per-CPU. Some data is already
633 * initialized (naturally) in the bootstrap process, such as the GDT
634 * and IDT. We reload them nevertheless, this function acts as a
635 * 'CPU state barrier', nothing should get across.
636 */
637void __cpuinit cpu_init(void)
9ee79a3d 638{
d2cbcc49
RR
639 int cpu = smp_processor_id();
640 struct task_struct *curr = current;
9ee79a3d
JB
641 struct tss_struct * t = &per_cpu(init_tss, cpu);
642 struct thread_struct *thread = &curr->thread;
62111195
JF
643
644 if (cpu_test_and_set(cpu, cpu_initialized)) {
645 printk(KERN_WARNING "CPU#%d already initialized!\n", cpu);
646 for (;;) local_irq_enable();
647 }
648
649 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
650
651 if (cpu_has_vme || cpu_has_tsc || cpu_has_de)
652 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
653 if (tsc_disable && cpu_has_tsc) {
654 printk(KERN_NOTICE "Disabling TSC...\n");
655 /**** FIX-HPA: DOES THIS REALLY BELONG HERE? ****/
656 clear_bit(X86_FEATURE_TSC, boot_cpu_data.x86_capability);
657 set_in_cr4(X86_CR4_TSD);
658 }
659
4d37e7e3 660 load_idt(&idt_descr);
c5413fbe 661 switch_to_new_gdt();
1da177e4 662
1da177e4
LT
663 /*
664 * Set up and load the per-CPU TSS and LDT
665 */
666 atomic_inc(&init_mm.mm_count);
62111195
JF
667 curr->active_mm = &init_mm;
668 if (curr->mm)
669 BUG();
670 enter_lazy_tlb(&init_mm, curr);
1da177e4 671
faca6227 672 load_sp0(t, thread);
1da177e4
LT
673 set_tss_desc(cpu,t);
674 load_TR_desc();
675 load_LDT(&init_mm.context);
676
22c4e308 677#ifdef CONFIG_DOUBLEFAULT
1da177e4
LT
678 /* Set up doublefault TSS pointer in the GDT */
679 __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
22c4e308 680#endif
1da177e4 681
464d1a78
JF
682 /* Clear %gs. */
683 asm volatile ("mov %0, %%gs" : : "r" (0));
1da177e4
LT
684
685 /* Clear all 6 debug registers: */
4bb0d3ec
ZA
686 set_debugreg(0, 0);
687 set_debugreg(0, 1);
688 set_debugreg(0, 2);
689 set_debugreg(0, 3);
690 set_debugreg(0, 6);
691 set_debugreg(0, 7);
1da177e4
LT
692
693 /*
694 * Force FPU initialization:
695 */
696 current_thread_info()->status = 0;
697 clear_used_math();
698 mxcsr_feature_mask_init();
699}
e1367daf
LS
700
701#ifdef CONFIG_HOTPLUG_CPU
3bc9b76b 702void __cpuinit cpu_uninit(void)
e1367daf
LS
703{
704 int cpu = raw_smp_processor_id();
705 cpu_clear(cpu, cpu_initialized);
706
707 /* lazy TLB state */
708 per_cpu(cpu_tlbstate, cpu).state = 0;
709 per_cpu(cpu_tlbstate, cpu).active_mm = &init_mm;
710}
711#endif