]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - arch/x86/kernel/cpu/common.c
asm-generic: add another generic ext2 atomic bitops
[mirror_ubuntu-jammy-kernel.git] / arch / x86 / kernel / cpu / common.c
CommitLineData
f0fc4aff 1#include <linux/bootmem.h>
9766cdbc 2#include <linux/linkage.h>
f0fc4aff 3#include <linux/bitops.h>
9766cdbc 4#include <linux/kernel.h>
f0fc4aff 5#include <linux/module.h>
9766cdbc
JSR
6#include <linux/percpu.h>
7#include <linux/string.h>
1da177e4 8#include <linux/delay.h>
9766cdbc
JSR
9#include <linux/sched.h>
10#include <linux/init.h>
11#include <linux/kgdb.h>
1da177e4 12#include <linux/smp.h>
9766cdbc
JSR
13#include <linux/io.h>
14
15#include <asm/stackprotector.h>
cdd6c482 16#include <asm/perf_event.h>
1da177e4 17#include <asm/mmu_context.h>
9766cdbc
JSR
18#include <asm/hypervisor.h>
19#include <asm/processor.h>
20#include <asm/sections.h>
8bdbd962
AC
21#include <linux/topology.h>
22#include <linux/cpumask.h>
9766cdbc
JSR
23#include <asm/pgtable.h>
24#include <asm/atomic.h>
25#include <asm/proto.h>
26#include <asm/setup.h>
27#include <asm/apic.h>
28#include <asm/desc.h>
29#include <asm/i387.h>
27b07da7 30#include <asm/mtrr.h>
8bdbd962 31#include <linux/numa.h>
9766cdbc
JSR
32#include <asm/asm.h>
33#include <asm/cpu.h>
a03a3e28 34#include <asm/mce.h>
9766cdbc 35#include <asm/msr.h>
8d4a4300 36#include <asm/pat.h>
e641f5f5
IM
37
38#ifdef CONFIG_X86_LOCAL_APIC
bdbcdd48 39#include <asm/uv/uv.h>
1da177e4
LT
40#endif
41
42#include "cpu.h"
43
c2d1cec1 44/* all of these masks are initialized in setup_cpu_local_masks() */
c2d1cec1 45cpumask_var_t cpu_initialized_mask;
9766cdbc
JSR
46cpumask_var_t cpu_callout_mask;
47cpumask_var_t cpu_callin_mask;
c2d1cec1
MT
48
49/* representing cpus for which sibling maps can be computed */
50cpumask_var_t cpu_sibling_setup_mask;
51
2f2f52ba 52/* correctly size the local cpu masks */
4369f1fb 53void __init setup_cpu_local_masks(void)
2f2f52ba
BG
54{
55 alloc_bootmem_cpumask_var(&cpu_initialized_mask);
56 alloc_bootmem_cpumask_var(&cpu_callin_mask);
57 alloc_bootmem_cpumask_var(&cpu_callout_mask);
58 alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
59}
60
e8055139
OZ
61static void __cpuinit default_init(struct cpuinfo_x86 *c)
62{
63#ifdef CONFIG_X86_64
27c13ece 64 cpu_detect_cache_sizes(c);
e8055139
OZ
65#else
66 /* Not much we can do here... */
67 /* Check if at least it has cpuid */
68 if (c->cpuid_level == -1) {
69 /* No cpuid. It must be an ancient CPU */
70 if (c->x86 == 4)
71 strcpy(c->x86_model_id, "486");
72 else if (c->x86 == 3)
73 strcpy(c->x86_model_id, "386");
74 }
75#endif
76}
77
78static const struct cpu_dev __cpuinitconst default_cpu = {
79 .c_init = default_init,
80 .c_vendor = "Unknown",
81 .c_x86_vendor = X86_VENDOR_UNKNOWN,
82};
83
84static const struct cpu_dev *this_cpu __cpuinitdata = &default_cpu;
0a488a53 85
06deef89 86DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
950ad7ff 87#ifdef CONFIG_X86_64
06deef89
BG
88 /*
89 * We need valid kernel segments for data and code in long mode too
90 * IRET will check the segment types kkeil 2000/10/28
91 * Also sysret mandates a special GDT layout
92 *
9766cdbc 93 * TLS descriptors are currently at a different place compared to i386.
06deef89
BG
94 * Hopefully nobody expects them at a fixed place (Wine?)
95 */
1e5de182
AM
96 [GDT_ENTRY_KERNEL32_CS] = GDT_ENTRY_INIT(0xc09b, 0, 0xfffff),
97 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xa09b, 0, 0xfffff),
98 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc093, 0, 0xfffff),
99 [GDT_ENTRY_DEFAULT_USER32_CS] = GDT_ENTRY_INIT(0xc0fb, 0, 0xfffff),
100 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f3, 0, 0xfffff),
101 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xa0fb, 0, 0xfffff),
950ad7ff 102#else
1e5de182
AM
103 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xc09a, 0, 0xfffff),
104 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
105 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xc0fa, 0, 0xfffff),
106 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f2, 0, 0xfffff),
bf504672
RR
107 /*
108 * Segments used for calling PnP BIOS have byte granularity.
109 * They code segments and data segments have fixed 64k limits,
110 * the transfer segment sizes are set at run time.
111 */
6842ef0e 112 /* 32-bit code */
1e5de182 113 [GDT_ENTRY_PNPBIOS_CS32] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
6842ef0e 114 /* 16-bit code */
1e5de182 115 [GDT_ENTRY_PNPBIOS_CS16] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
6842ef0e 116 /* 16-bit data */
1e5de182 117 [GDT_ENTRY_PNPBIOS_DS] = GDT_ENTRY_INIT(0x0092, 0, 0xffff),
6842ef0e 118 /* 16-bit data */
1e5de182 119 [GDT_ENTRY_PNPBIOS_TS1] = GDT_ENTRY_INIT(0x0092, 0, 0),
6842ef0e 120 /* 16-bit data */
1e5de182 121 [GDT_ENTRY_PNPBIOS_TS2] = GDT_ENTRY_INIT(0x0092, 0, 0),
bf504672
RR
122 /*
123 * The APM segments have byte granularity and their bases
124 * are set at run time. All have 64k limits.
125 */
6842ef0e 126 /* 32-bit code */
1e5de182 127 [GDT_ENTRY_APMBIOS_BASE] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
bf504672 128 /* 16-bit code */
1e5de182 129 [GDT_ENTRY_APMBIOS_BASE+1] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
6842ef0e 130 /* data */
72c4d853 131 [GDT_ENTRY_APMBIOS_BASE+2] = GDT_ENTRY_INIT(0x4092, 0, 0xffff),
bf504672 132
1e5de182
AM
133 [GDT_ENTRY_ESPFIX_SS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
134 [GDT_ENTRY_PERCPU] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
60a5317f 135 GDT_STACK_CANARY_INIT
950ad7ff 136#endif
06deef89 137} };
7a61d35d 138EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
ae1ee11b 139
0c752a93
SS
140static int __init x86_xsave_setup(char *s)
141{
142 setup_clear_cpu_cap(X86_FEATURE_XSAVE);
6bad06b7 143 setup_clear_cpu_cap(X86_FEATURE_XSAVEOPT);
0c752a93
SS
144 return 1;
145}
146__setup("noxsave", x86_xsave_setup);
147
6bad06b7
SS
148static int __init x86_xsaveopt_setup(char *s)
149{
150 setup_clear_cpu_cap(X86_FEATURE_XSAVEOPT);
151 return 1;
152}
153__setup("noxsaveopt", x86_xsaveopt_setup);
154
ba51dced 155#ifdef CONFIG_X86_32
3bc9b76b 156static int cachesize_override __cpuinitdata = -1;
3bc9b76b 157static int disable_x86_serial_nr __cpuinitdata = 1;
1da177e4 158
0a488a53
YL
159static int __init cachesize_setup(char *str)
160{
161 get_option(&str, &cachesize_override);
162 return 1;
163}
164__setup("cachesize=", cachesize_setup);
165
0a488a53
YL
166static int __init x86_fxsr_setup(char *s)
167{
168 setup_clear_cpu_cap(X86_FEATURE_FXSR);
169 setup_clear_cpu_cap(X86_FEATURE_XMM);
170 return 1;
171}
172__setup("nofxsr", x86_fxsr_setup);
173
174static int __init x86_sep_setup(char *s)
175{
176 setup_clear_cpu_cap(X86_FEATURE_SEP);
177 return 1;
178}
179__setup("nosep", x86_sep_setup);
180
181/* Standard macro to see if a specific flag is changeable */
182static inline int flag_is_changeable_p(u32 flag)
183{
184 u32 f1, f2;
185
94f6bac1
KH
186 /*
187 * Cyrix and IDT cpus allow disabling of CPUID
188 * so the code below may return different results
189 * when it is executed before and after enabling
190 * the CPUID. Add "volatile" to not allow gcc to
191 * optimize the subsequent calls to this function.
192 */
0f3fa48a
IM
193 asm volatile ("pushfl \n\t"
194 "pushfl \n\t"
195 "popl %0 \n\t"
196 "movl %0, %1 \n\t"
197 "xorl %2, %0 \n\t"
198 "pushl %0 \n\t"
199 "popfl \n\t"
200 "pushfl \n\t"
201 "popl %0 \n\t"
202 "popfl \n\t"
203
94f6bac1
KH
204 : "=&r" (f1), "=&r" (f2)
205 : "ir" (flag));
0a488a53
YL
206
207 return ((f1^f2) & flag) != 0;
208}
209
210/* Probe for the CPUID instruction */
211static int __cpuinit have_cpuid_p(void)
212{
213 return flag_is_changeable_p(X86_EFLAGS_ID);
214}
215
216static void __cpuinit squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
217{
0f3fa48a
IM
218 unsigned long lo, hi;
219
220 if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr)
221 return;
222
223 /* Disable processor serial number: */
224
225 rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
226 lo |= 0x200000;
227 wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
228
229 printk(KERN_NOTICE "CPU serial number disabled.\n");
230 clear_cpu_cap(c, X86_FEATURE_PN);
231
232 /* Disabling the serial number may affect the cpuid level */
233 c->cpuid_level = cpuid_eax(0);
0a488a53
YL
234}
235
236static int __init x86_serial_nr_setup(char *s)
237{
238 disable_x86_serial_nr = 0;
239 return 1;
240}
241__setup("serialnumber", x86_serial_nr_setup);
ba51dced 242#else
102bbe3a
YL
243static inline int flag_is_changeable_p(u32 flag)
244{
245 return 1;
246}
ba51dced
YL
247/* Probe for the CPUID instruction */
248static inline int have_cpuid_p(void)
249{
250 return 1;
251}
102bbe3a
YL
252static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
253{
254}
ba51dced 255#endif
0a488a53 256
82da65da 257static int disable_smep __cpuinitdata;
de5397ad
FY
258static __init int setup_disable_smep(char *arg)
259{
260 disable_smep = 1;
261 return 1;
262}
263__setup("nosmep", setup_disable_smep);
264
82da65da 265static __cpuinit void setup_smep(struct cpuinfo_x86 *c)
de5397ad
FY
266{
267 if (cpu_has(c, X86_FEATURE_SMEP)) {
268 if (unlikely(disable_smep)) {
269 setup_clear_cpu_cap(X86_FEATURE_SMEP);
270 clear_in_cr4(X86_CR4_SMEP);
271 } else
272 set_in_cr4(X86_CR4_SMEP);
273 }
274}
275
b38b0665
PA
276/*
277 * Some CPU features depend on higher CPUID levels, which may not always
278 * be available due to CPUID level capping or broken virtualization
279 * software. Add those features to this table to auto-disable them.
280 */
281struct cpuid_dependent_feature {
282 u32 feature;
283 u32 level;
284};
0f3fa48a 285
b38b0665
PA
286static const struct cpuid_dependent_feature __cpuinitconst
287cpuid_dependent_features[] = {
288 { X86_FEATURE_MWAIT, 0x00000005 },
289 { X86_FEATURE_DCA, 0x00000009 },
290 { X86_FEATURE_XSAVE, 0x0000000d },
291 { 0, 0 }
292};
293
294static void __cpuinit filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
295{
296 const struct cpuid_dependent_feature *df;
9766cdbc 297
b38b0665 298 for (df = cpuid_dependent_features; df->feature; df++) {
0f3fa48a
IM
299
300 if (!cpu_has(c, df->feature))
301 continue;
b38b0665
PA
302 /*
303 * Note: cpuid_level is set to -1 if unavailable, but
304 * extended_extended_level is set to 0 if unavailable
305 * and the legitimate extended levels are all negative
306 * when signed; hence the weird messing around with
307 * signs here...
308 */
0f3fa48a 309 if (!((s32)df->level < 0 ?
f6db44df 310 (u32)df->level > (u32)c->extended_cpuid_level :
0f3fa48a
IM
311 (s32)df->level > (s32)c->cpuid_level))
312 continue;
313
314 clear_cpu_cap(c, df->feature);
315 if (!warn)
316 continue;
317
318 printk(KERN_WARNING
319 "CPU: CPU feature %s disabled, no CPUID level 0x%x\n",
320 x86_cap_flags[df->feature], df->level);
b38b0665 321 }
f6db44df 322}
b38b0665 323
102bbe3a
YL
324/*
325 * Naming convention should be: <Name> [(<Codename>)]
326 * This table only is used unless init_<vendor>() below doesn't set it;
0f3fa48a
IM
327 * in particular, if CPUID levels 0x80000002..4 are supported, this
328 * isn't used
102bbe3a
YL
329 */
330
331/* Look up CPU names by table lookup. */
02dde8b4 332static const char *__cpuinit table_lookup_model(struct cpuinfo_x86 *c)
102bbe3a 333{
02dde8b4 334 const struct cpu_model_info *info;
102bbe3a
YL
335
336 if (c->x86_model >= 16)
337 return NULL; /* Range check */
338
339 if (!this_cpu)
340 return NULL;
341
342 info = this_cpu->c_models;
343
344 while (info && info->family) {
345 if (info->family == c->x86)
346 return info->model_names[c->x86_model];
347 info++;
348 }
349 return NULL; /* Not found */
350}
351
3e0c3737
YL
352__u32 cpu_caps_cleared[NCAPINTS] __cpuinitdata;
353__u32 cpu_caps_set[NCAPINTS] __cpuinitdata;
7d851c8d 354
11e3a840
JF
355void load_percpu_segment(int cpu)
356{
357#ifdef CONFIG_X86_32
358 loadsegment(fs, __KERNEL_PERCPU);
359#else
360 loadsegment(gs, 0);
361 wrmsrl(MSR_GS_BASE, (unsigned long)per_cpu(irq_stack_union.gs_base, cpu));
362#endif
60a5317f 363 load_stack_canary_segment();
11e3a840
JF
364}
365
0f3fa48a
IM
366/*
367 * Current gdt points %fs at the "master" per-cpu area: after this,
368 * it's on the real one.
369 */
552be871 370void switch_to_new_gdt(int cpu)
9d31d35b
YL
371{
372 struct desc_ptr gdt_descr;
373
2697fbd5 374 gdt_descr.address = (long)get_cpu_gdt_table(cpu);
9d31d35b
YL
375 gdt_descr.size = GDT_SIZE - 1;
376 load_gdt(&gdt_descr);
2697fbd5 377 /* Reload the per-cpu base */
11e3a840
JF
378
379 load_percpu_segment(cpu);
9d31d35b
YL
380}
381
02dde8b4 382static const struct cpu_dev *__cpuinitdata cpu_devs[X86_VENDOR_NUM] = {};
1da177e4 383
1b05d60d 384static void __cpuinit get_model_name(struct cpuinfo_x86 *c)
1da177e4
LT
385{
386 unsigned int *v;
387 char *p, *q;
388
3da99c97 389 if (c->extended_cpuid_level < 0x80000004)
1b05d60d 390 return;
1da177e4 391
0f3fa48a 392 v = (unsigned int *)c->x86_model_id;
1da177e4
LT
393 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
394 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
395 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
396 c->x86_model_id[48] = 0;
397
0f3fa48a
IM
398 /*
399 * Intel chips right-justify this string for some dumb reason;
400 * undo that brain damage:
401 */
1da177e4 402 p = q = &c->x86_model_id[0];
34048c9e 403 while (*p == ' ')
9766cdbc 404 p++;
34048c9e 405 if (p != q) {
9766cdbc
JSR
406 while (*p)
407 *q++ = *p++;
408 while (q <= &c->x86_model_id[48])
409 *q++ = '\0'; /* Zero-pad the rest */
1da177e4 410 }
1da177e4
LT
411}
412
27c13ece 413void __cpuinit cpu_detect_cache_sizes(struct cpuinfo_x86 *c)
1da177e4 414{
9d31d35b 415 unsigned int n, dummy, ebx, ecx, edx, l2size;
1da177e4 416
3da99c97 417 n = c->extended_cpuid_level;
1da177e4
LT
418
419 if (n >= 0x80000005) {
9d31d35b 420 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
9d31d35b 421 c->x86_cache_size = (ecx>>24) + (edx>>24);
140fc727
YL
422#ifdef CONFIG_X86_64
423 /* On K8 L1 TLB is inclusive, so don't count it */
424 c->x86_tlbsize = 0;
425#endif
1da177e4
LT
426 }
427
428 if (n < 0x80000006) /* Some chips just has a large L1. */
429 return;
430
0a488a53 431 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
1da177e4 432 l2size = ecx >> 16;
34048c9e 433
140fc727
YL
434#ifdef CONFIG_X86_64
435 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
436#else
1da177e4
LT
437 /* do processor-specific cache resizing */
438 if (this_cpu->c_size_cache)
34048c9e 439 l2size = this_cpu->c_size_cache(c, l2size);
1da177e4
LT
440
441 /* Allow user to override all this if necessary. */
442 if (cachesize_override != -1)
443 l2size = cachesize_override;
444
34048c9e 445 if (l2size == 0)
1da177e4 446 return; /* Again, no L2 cache is possible */
140fc727 447#endif
1da177e4
LT
448
449 c->x86_cache_size = l2size;
1da177e4
LT
450}
451
9d31d35b 452void __cpuinit detect_ht(struct cpuinfo_x86 *c)
1da177e4 453{
97e4db7c 454#ifdef CONFIG_X86_HT
0a488a53
YL
455 u32 eax, ebx, ecx, edx;
456 int index_msb, core_bits;
2eaad1fd 457 static bool printed;
1da177e4 458
0a488a53 459 if (!cpu_has(c, X86_FEATURE_HT))
9d31d35b 460 return;
1da177e4 461
0a488a53
YL
462 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
463 goto out;
1da177e4 464
1cd78776
YL
465 if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
466 return;
1da177e4 467
0a488a53 468 cpuid(1, &eax, &ebx, &ecx, &edx);
1da177e4 469
9d31d35b
YL
470 smp_num_siblings = (ebx & 0xff0000) >> 16;
471
472 if (smp_num_siblings == 1) {
2eaad1fd 473 printk_once(KERN_INFO "CPU0: Hyper-Threading is disabled\n");
0f3fa48a
IM
474 goto out;
475 }
9d31d35b 476
0f3fa48a
IM
477 if (smp_num_siblings <= 1)
478 goto out;
9d31d35b 479
0f3fa48a
IM
480 index_msb = get_count_order(smp_num_siblings);
481 c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb);
9d31d35b 482
0f3fa48a 483 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
9d31d35b 484
0f3fa48a 485 index_msb = get_count_order(smp_num_siblings);
9d31d35b 486
0f3fa48a 487 core_bits = get_count_order(c->x86_max_cores);
9d31d35b 488
0f3fa48a
IM
489 c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) &
490 ((1 << core_bits) - 1);
1da177e4 491
0a488a53 492out:
2eaad1fd 493 if (!printed && (c->x86_max_cores * smp_num_siblings) > 1) {
0a488a53
YL
494 printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
495 c->phys_proc_id);
496 printk(KERN_INFO "CPU: Processor Core ID: %d\n",
497 c->cpu_core_id);
2eaad1fd 498 printed = 1;
9d31d35b 499 }
9d31d35b 500#endif
97e4db7c 501}
1da177e4 502
3da99c97 503static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
1da177e4
LT
504{
505 char *v = c->x86_vendor_id;
0f3fa48a 506 int i;
1da177e4
LT
507
508 for (i = 0; i < X86_VENDOR_NUM; i++) {
10a434fc
YL
509 if (!cpu_devs[i])
510 break;
511
512 if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
513 (cpu_devs[i]->c_ident[1] &&
514 !strcmp(v, cpu_devs[i]->c_ident[1]))) {
0f3fa48a 515
10a434fc
YL
516 this_cpu = cpu_devs[i];
517 c->x86_vendor = this_cpu->c_x86_vendor;
518 return;
1da177e4
LT
519 }
520 }
10a434fc 521
a9c56953
MK
522 printk_once(KERN_ERR
523 "CPU: vendor_id '%s' unknown, using generic init.\n" \
524 "CPU: Your system may be unstable.\n", v);
10a434fc 525
fe38d855
CE
526 c->x86_vendor = X86_VENDOR_UNKNOWN;
527 this_cpu = &default_cpu;
1da177e4
LT
528}
529
9d31d35b 530void __cpuinit cpu_detect(struct cpuinfo_x86 *c)
1da177e4 531{
1da177e4 532 /* Get vendor name */
4a148513
HH
533 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
534 (unsigned int *)&c->x86_vendor_id[0],
535 (unsigned int *)&c->x86_vendor_id[8],
536 (unsigned int *)&c->x86_vendor_id[4]);
1da177e4 537
1da177e4 538 c->x86 = 4;
9d31d35b 539 /* Intel-defined flags: level 0x00000001 */
1da177e4
LT
540 if (c->cpuid_level >= 0x00000001) {
541 u32 junk, tfms, cap0, misc;
0f3fa48a 542
1da177e4 543 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
9d31d35b
YL
544 c->x86 = (tfms >> 8) & 0xf;
545 c->x86_model = (tfms >> 4) & 0xf;
546 c->x86_mask = tfms & 0xf;
0f3fa48a 547
f5f786d0 548 if (c->x86 == 0xf)
1da177e4 549 c->x86 += (tfms >> 20) & 0xff;
f5f786d0 550 if (c->x86 >= 0x6)
9d31d35b 551 c->x86_model += ((tfms >> 16) & 0xf) << 4;
0f3fa48a 552
d4387bd3 553 if (cap0 & (1<<19)) {
d4387bd3 554 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
9d31d35b 555 c->x86_cache_alignment = c->x86_clflush_size;
d4387bd3 556 }
1da177e4 557 }
1da177e4 558}
3da99c97 559
d900329e 560void __cpuinit get_cpu_cap(struct cpuinfo_x86 *c)
093af8d7
YL
561{
562 u32 tfms, xlvl;
3da99c97 563 u32 ebx;
093af8d7 564
3da99c97
YL
565 /* Intel-defined flags: level 0x00000001 */
566 if (c->cpuid_level >= 0x00000001) {
567 u32 capability, excap;
0f3fa48a 568
3da99c97
YL
569 cpuid(0x00000001, &tfms, &ebx, &excap, &capability);
570 c->x86_capability[0] = capability;
571 c->x86_capability[4] = excap;
572 }
093af8d7 573
bdc802dc
PA
574 /* Additional Intel-defined flags: level 0x00000007 */
575 if (c->cpuid_level >= 0x00000007) {
576 u32 eax, ebx, ecx, edx;
577
578 cpuid_count(0x00000007, 0, &eax, &ebx, &ecx, &edx);
579
2494b030 580 c->x86_capability[9] = ebx;
bdc802dc
PA
581 }
582
3da99c97
YL
583 /* AMD-defined flags: level 0x80000001 */
584 xlvl = cpuid_eax(0x80000000);
585 c->extended_cpuid_level = xlvl;
0f3fa48a 586
3da99c97
YL
587 if ((xlvl & 0xffff0000) == 0x80000000) {
588 if (xlvl >= 0x80000001) {
589 c->x86_capability[1] = cpuid_edx(0x80000001);
590 c->x86_capability[6] = cpuid_ecx(0x80000001);
093af8d7 591 }
093af8d7 592 }
093af8d7 593
5122c890
YL
594 if (c->extended_cpuid_level >= 0x80000008) {
595 u32 eax = cpuid_eax(0x80000008);
596
597 c->x86_virt_bits = (eax >> 8) & 0xff;
598 c->x86_phys_bits = eax & 0xff;
093af8d7 599 }
13c6c532
JB
600#ifdef CONFIG_X86_32
601 else if (cpu_has(c, X86_FEATURE_PAE) || cpu_has(c, X86_FEATURE_PSE36))
602 c->x86_phys_bits = 36;
5122c890 603#endif
e3224234
YL
604
605 if (c->extended_cpuid_level >= 0x80000007)
606 c->x86_power = cpuid_edx(0x80000007);
093af8d7 607
1dedefd1 608 init_scattered_cpuid_features(c);
093af8d7 609}
1da177e4 610
aef93c8b
YL
611static void __cpuinit identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
612{
613#ifdef CONFIG_X86_32
614 int i;
615
616 /*
617 * First of all, decide if this is a 486 or higher
618 * It's a 486 if we can modify the AC flag
619 */
620 if (flag_is_changeable_p(X86_EFLAGS_AC))
621 c->x86 = 4;
622 else
623 c->x86 = 3;
624
625 for (i = 0; i < X86_VENDOR_NUM; i++)
626 if (cpu_devs[i] && cpu_devs[i]->c_identify) {
627 c->x86_vendor_id[0] = 0;
628 cpu_devs[i]->c_identify(c);
629 if (c->x86_vendor_id[0]) {
630 get_cpu_vendor(c);
631 break;
632 }
633 }
634#endif
635}
636
34048c9e
PC
637/*
638 * Do minimum CPU detection early.
639 * Fields really needed: vendor, cpuid_level, family, model, mask,
640 * cache alignment.
641 * The others are not touched to avoid unwanted side effects.
642 *
643 * WARNING: this function is only called on the BP. Don't add code here
644 * that is supposed to run on all CPUs.
645 */
3da99c97 646static void __init early_identify_cpu(struct cpuinfo_x86 *c)
d7cd5611 647{
6627d242
YL
648#ifdef CONFIG_X86_64
649 c->x86_clflush_size = 64;
13c6c532
JB
650 c->x86_phys_bits = 36;
651 c->x86_virt_bits = 48;
6627d242 652#else
d4387bd3 653 c->x86_clflush_size = 32;
13c6c532
JB
654 c->x86_phys_bits = 32;
655 c->x86_virt_bits = 32;
6627d242 656#endif
0a488a53 657 c->x86_cache_alignment = c->x86_clflush_size;
d7cd5611 658
3da99c97 659 memset(&c->x86_capability, 0, sizeof c->x86_capability);
0a488a53 660 c->extended_cpuid_level = 0;
d7cd5611 661
aef93c8b
YL
662 if (!have_cpuid_p())
663 identify_cpu_without_cpuid(c);
664
665 /* cyrix could have cpuid enabled via c_identify()*/
d7cd5611
RR
666 if (!have_cpuid_p())
667 return;
668
669 cpu_detect(c);
670
3da99c97 671 get_cpu_vendor(c);
2b16a235 672
3da99c97 673 get_cpu_cap(c);
12cf105c 674
10a434fc
YL
675 if (this_cpu->c_early_init)
676 this_cpu->c_early_init(c);
093af8d7 677
1c4acdb4 678#ifdef CONFIG_SMP
f6e9456c 679 c->cpu_index = 0;
1c4acdb4 680#endif
b38b0665 681 filter_cpuid_features(c, false);
de5397ad
FY
682
683 setup_smep(c);
d7cd5611
RR
684}
685
9d31d35b
YL
686void __init early_cpu_init(void)
687{
02dde8b4 688 const struct cpu_dev *const *cdev;
10a434fc
YL
689 int count = 0;
690
ac23f253 691#ifdef CONFIG_PROCESSOR_SELECT
9766cdbc 692 printk(KERN_INFO "KERNEL supported cpus:\n");
31c997ca
IM
693#endif
694
10a434fc 695 for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
02dde8b4 696 const struct cpu_dev *cpudev = *cdev;
9d31d35b 697
10a434fc
YL
698 if (count >= X86_VENDOR_NUM)
699 break;
700 cpu_devs[count] = cpudev;
701 count++;
702
ac23f253 703#ifdef CONFIG_PROCESSOR_SELECT
31c997ca
IM
704 {
705 unsigned int j;
706
707 for (j = 0; j < 2; j++) {
708 if (!cpudev->c_ident[j])
709 continue;
710 printk(KERN_INFO " %s %s\n", cpudev->c_vendor,
711 cpudev->c_ident[j]);
712 }
10a434fc 713 }
0388423d 714#endif
10a434fc 715 }
9d31d35b 716 early_identify_cpu(&boot_cpu_data);
d7cd5611 717}
093af8d7 718
b6734c35 719/*
366d4a43
BP
720 * The NOPL instruction is supposed to exist on all CPUs of family >= 6;
721 * unfortunately, that's not true in practice because of early VIA
722 * chips and (more importantly) broken virtualizers that are not easy
723 * to detect. In the latter case it doesn't even *fail* reliably, so
724 * probing for it doesn't even work. Disable it completely on 32-bit
ba0593bf 725 * unless we can find a reliable way to detect all the broken cases.
366d4a43 726 * Enable it explicitly on 64-bit for non-constant inputs of cpu_has().
b6734c35
PA
727 */
728static void __cpuinit detect_nopl(struct cpuinfo_x86 *c)
729{
366d4a43 730#ifdef CONFIG_X86_32
b6734c35 731 clear_cpu_cap(c, X86_FEATURE_NOPL);
366d4a43
BP
732#else
733 set_cpu_cap(c, X86_FEATURE_NOPL);
734#endif
d7cd5611
RR
735}
736
34048c9e 737static void __cpuinit generic_identify(struct cpuinfo_x86 *c)
1da177e4 738{
aef93c8b 739 c->extended_cpuid_level = 0;
1da177e4 740
3da99c97 741 if (!have_cpuid_p())
aef93c8b 742 identify_cpu_without_cpuid(c);
1d67953f 743
aef93c8b 744 /* cyrix could have cpuid enabled via c_identify()*/
a9853dd6 745 if (!have_cpuid_p())
aef93c8b 746 return;
1da177e4 747
3da99c97 748 cpu_detect(c);
1da177e4 749
3da99c97 750 get_cpu_vendor(c);
1da177e4 751
3da99c97 752 get_cpu_cap(c);
1da177e4 753
3da99c97
YL
754 if (c->cpuid_level >= 0x00000001) {
755 c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
b89d3b3e
YL
756#ifdef CONFIG_X86_32
757# ifdef CONFIG_X86_HT
cb8cc442 758 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
b89d3b3e 759# else
3da99c97 760 c->apicid = c->initial_apicid;
b89d3b3e
YL
761# endif
762#endif
1da177e4 763
b89d3b3e
YL
764#ifdef CONFIG_X86_HT
765 c->phys_proc_id = c->initial_apicid;
1e9f28fa 766#endif
3da99c97 767 }
1da177e4 768
de5397ad
FY
769 setup_smep(c);
770
1b05d60d 771 get_model_name(c); /* Default name */
1da177e4 772
3da99c97 773 detect_nopl(c);
1da177e4 774}
1da177e4
LT
775
776/*
777 * This does the hard work of actually picking apart the CPU stuff...
778 */
9a250347 779static void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
1da177e4
LT
780{
781 int i;
782
783 c->loops_per_jiffy = loops_per_jiffy;
784 c->x86_cache_size = -1;
785 c->x86_vendor = X86_VENDOR_UNKNOWN;
1da177e4
LT
786 c->x86_model = c->x86_mask = 0; /* So far unknown... */
787 c->x86_vendor_id[0] = '\0'; /* Unset */
788 c->x86_model_id[0] = '\0'; /* Unset */
94605eff 789 c->x86_max_cores = 1;
102bbe3a 790 c->x86_coreid_bits = 0;
11fdd252 791#ifdef CONFIG_X86_64
102bbe3a 792 c->x86_clflush_size = 64;
13c6c532
JB
793 c->x86_phys_bits = 36;
794 c->x86_virt_bits = 48;
102bbe3a
YL
795#else
796 c->cpuid_level = -1; /* CPUID not detected */
770d132f 797 c->x86_clflush_size = 32;
13c6c532
JB
798 c->x86_phys_bits = 32;
799 c->x86_virt_bits = 32;
102bbe3a
YL
800#endif
801 c->x86_cache_alignment = c->x86_clflush_size;
1da177e4
LT
802 memset(&c->x86_capability, 0, sizeof c->x86_capability);
803
1da177e4
LT
804 generic_identify(c);
805
3898534d 806 if (this_cpu->c_identify)
1da177e4
LT
807 this_cpu->c_identify(c);
808
2759c328
YL
809 /* Clear/Set all flags overriden by options, after probe */
810 for (i = 0; i < NCAPINTS; i++) {
811 c->x86_capability[i] &= ~cpu_caps_cleared[i];
812 c->x86_capability[i] |= cpu_caps_set[i];
813 }
814
102bbe3a 815#ifdef CONFIG_X86_64
cb8cc442 816 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
102bbe3a
YL
817#endif
818
1da177e4
LT
819 /*
820 * Vendor-specific initialization. In this section we
821 * canonicalize the feature flags, meaning if there are
822 * features a certain CPU supports which CPUID doesn't
823 * tell us, CPUID claiming incorrect flags, or other bugs,
824 * we handle them here.
825 *
826 * At the end of this section, c->x86_capability better
827 * indicate the features this CPU genuinely supports!
828 */
829 if (this_cpu->c_init)
830 this_cpu->c_init(c);
831
832 /* Disable the PN if appropriate */
833 squash_the_stupid_serial_number(c);
834
835 /*
0f3fa48a
IM
836 * The vendor-specific functions might have changed features.
837 * Now we do "generic changes."
1da177e4
LT
838 */
839
b38b0665
PA
840 /* Filter out anything that depends on CPUID levels we don't have */
841 filter_cpuid_features(c, true);
842
1da177e4 843 /* If the model name is still unset, do table lookup. */
34048c9e 844 if (!c->x86_model_id[0]) {
02dde8b4 845 const char *p;
1da177e4 846 p = table_lookup_model(c);
34048c9e 847 if (p)
1da177e4
LT
848 strcpy(c->x86_model_id, p);
849 else
850 /* Last resort... */
851 sprintf(c->x86_model_id, "%02x/%02x",
54a20f8c 852 c->x86, c->x86_model);
1da177e4
LT
853 }
854
102bbe3a
YL
855#ifdef CONFIG_X86_64
856 detect_ht(c);
857#endif
858
88b094fb 859 init_hypervisor(c);
3e0c3737
YL
860
861 /*
862 * Clear/Set all flags overriden by options, need do it
863 * before following smp all cpus cap AND.
864 */
865 for (i = 0; i < NCAPINTS; i++) {
866 c->x86_capability[i] &= ~cpu_caps_cleared[i];
867 c->x86_capability[i] |= cpu_caps_set[i];
868 }
869
1da177e4
LT
870 /*
871 * On SMP, boot_cpu_data holds the common feature set between
872 * all CPUs; so make sure that we indicate which features are
873 * common between the CPUs. The first time this routine gets
874 * executed, c == &boot_cpu_data.
875 */
34048c9e 876 if (c != &boot_cpu_data) {
1da177e4 877 /* AND the already accumulated flags with these */
9d31d35b 878 for (i = 0; i < NCAPINTS; i++)
1da177e4
LT
879 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
880 }
881
882 /* Init Machine Check Exception if available. */
5e09954a 883 mcheck_cpu_init(c);
30d432df
AK
884
885 select_idle_routine(c);
102bbe3a 886
de2d9445 887#ifdef CONFIG_NUMA
102bbe3a
YL
888 numa_add_cpu(smp_processor_id());
889#endif
a6c4e076 890}
31ab269a 891
e04d645f
GC
892#ifdef CONFIG_X86_64
893static void vgetcpu_set_mode(void)
894{
895 if (cpu_has(&boot_cpu_data, X86_FEATURE_RDTSCP))
896 vgetcpu_mode = VGETCPU_RDTSCP;
897 else
898 vgetcpu_mode = VGETCPU_LSL;
899}
900#endif
901
a6c4e076
JF
902void __init identify_boot_cpu(void)
903{
904 identify_cpu(&boot_cpu_data);
02c68a02 905 init_amd_e400_c1e_mask();
102bbe3a 906#ifdef CONFIG_X86_32
a6c4e076 907 sysenter_setup();
6fe940d6 908 enable_sep_cpu();
e04d645f
GC
909#else
910 vgetcpu_set_mode();
102bbe3a 911#endif
a6c4e076 912}
3b520b23 913
a6c4e076
JF
914void __cpuinit identify_secondary_cpu(struct cpuinfo_x86 *c)
915{
916 BUG_ON(c == &boot_cpu_data);
917 identify_cpu(c);
102bbe3a 918#ifdef CONFIG_X86_32
a6c4e076 919 enable_sep_cpu();
102bbe3a 920#endif
a6c4e076 921 mtrr_ap_init();
1da177e4
LT
922}
923
a0854a46 924struct msr_range {
0f3fa48a
IM
925 unsigned min;
926 unsigned max;
a0854a46 927};
1da177e4 928
02dde8b4 929static const struct msr_range msr_range_array[] __cpuinitconst = {
a0854a46
YL
930 { 0x00000000, 0x00000418},
931 { 0xc0000000, 0xc000040b},
932 { 0xc0010000, 0xc0010142},
933 { 0xc0011000, 0xc001103b},
934};
1da177e4 935
a0854a46
YL
936static void __cpuinit print_cpu_msr(void)
937{
0f3fa48a 938 unsigned index_min, index_max;
a0854a46
YL
939 unsigned index;
940 u64 val;
941 int i;
a0854a46
YL
942
943 for (i = 0; i < ARRAY_SIZE(msr_range_array); i++) {
944 index_min = msr_range_array[i].min;
945 index_max = msr_range_array[i].max;
0f3fa48a 946
a0854a46
YL
947 for (index = index_min; index < index_max; index++) {
948 if (rdmsrl_amd_safe(index, &val))
949 continue;
950 printk(KERN_INFO " MSR%08x: %016llx\n", index, val);
1da177e4 951 }
a0854a46
YL
952 }
953}
94605eff 954
a0854a46 955static int show_msr __cpuinitdata;
0f3fa48a 956
a0854a46
YL
957static __init int setup_show_msr(char *arg)
958{
959 int num;
3dd9d514 960
a0854a46 961 get_option(&arg, &num);
3dd9d514 962
a0854a46
YL
963 if (num > 0)
964 show_msr = num;
965 return 1;
1da177e4 966}
a0854a46 967__setup("show_msr=", setup_show_msr);
1da177e4 968
191679fd
AK
969static __init int setup_noclflush(char *arg)
970{
971 setup_clear_cpu_cap(X86_FEATURE_CLFLSH);
972 return 1;
973}
974__setup("noclflush", setup_noclflush);
975
3bc9b76b 976void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
1da177e4 977{
02dde8b4 978 const char *vendor = NULL;
1da177e4 979
0f3fa48a 980 if (c->x86_vendor < X86_VENDOR_NUM) {
1da177e4 981 vendor = this_cpu->c_vendor;
0f3fa48a
IM
982 } else {
983 if (c->cpuid_level >= 0)
984 vendor = c->x86_vendor_id;
985 }
1da177e4 986
bd32a8cf 987 if (vendor && !strstr(c->x86_model_id, vendor))
9d31d35b 988 printk(KERN_CONT "%s ", vendor);
1da177e4 989
9d31d35b
YL
990 if (c->x86_model_id[0])
991 printk(KERN_CONT "%s", c->x86_model_id);
1da177e4 992 else
9d31d35b 993 printk(KERN_CONT "%d86", c->x86);
1da177e4 994
34048c9e 995 if (c->x86_mask || c->cpuid_level >= 0)
9d31d35b 996 printk(KERN_CONT " stepping %02x\n", c->x86_mask);
1da177e4 997 else
9d31d35b 998 printk(KERN_CONT "\n");
a0854a46
YL
999
1000#ifdef CONFIG_SMP
1001 if (c->cpu_index < show_msr)
1002 print_cpu_msr();
1003#else
1004 if (show_msr)
1005 print_cpu_msr();
1006#endif
1da177e4
LT
1007}
1008
ac72e788
AK
1009static __init int setup_disablecpuid(char *arg)
1010{
1011 int bit;
0f3fa48a 1012
ac72e788
AK
1013 if (get_option(&arg, &bit) && bit < NCAPINTS*32)
1014 setup_clear_cpu_cap(bit);
1015 else
1016 return 0;
0f3fa48a 1017
ac72e788
AK
1018 return 1;
1019}
1020__setup("clearcpuid=", setup_disablecpuid);
1021
d5494d4f 1022#ifdef CONFIG_X86_64
9ff80942 1023struct desc_ptr idt_descr = { NR_VECTORS * 16 - 1, (unsigned long) idt_table };
d5494d4f 1024
947e76cd
BG
1025DEFINE_PER_CPU_FIRST(union irq_stack_union,
1026 irq_stack_union) __aligned(PAGE_SIZE);
0f3fa48a 1027
bdf977b3
TH
1028/*
1029 * The following four percpu variables are hot. Align current_task to
1030 * cacheline size such that all four fall in the same cacheline.
1031 */
1032DEFINE_PER_CPU(struct task_struct *, current_task) ____cacheline_aligned =
1033 &init_task;
1034EXPORT_PER_CPU_SYMBOL(current_task);
d5494d4f 1035
9af45651
BG
1036DEFINE_PER_CPU(unsigned long, kernel_stack) =
1037 (unsigned long)&init_thread_union - KERNEL_STACK_OFFSET + THREAD_SIZE;
1038EXPORT_PER_CPU_SYMBOL(kernel_stack);
1039
bdf977b3
TH
1040DEFINE_PER_CPU(char *, irq_stack_ptr) =
1041 init_per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE - 64;
1042
56895530 1043DEFINE_PER_CPU(unsigned int, irq_count) = -1;
d5494d4f 1044
0f3fa48a
IM
1045/*
1046 * Special IST stacks which the CPU switches to when it calls
1047 * an IST-marked descriptor entry. Up to 7 stacks (hardware
1048 * limit), all of them are 4K, except the debug stack which
1049 * is 8K.
1050 */
1051static const unsigned int exception_stack_sizes[N_EXCEPTION_STACKS] = {
1052 [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STKSZ,
1053 [DEBUG_STACK - 1] = DEBUG_STKSZ
1054};
1055
92d65b23 1056static DEFINE_PER_CPU_PAGE_ALIGNED(char, exception_stacks
3e352aa8 1057 [(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ + DEBUG_STKSZ]);
d5494d4f 1058
d5494d4f
YL
1059/* May not be marked __init: used by software suspend */
1060void syscall_init(void)
1da177e4 1061{
d5494d4f
YL
1062 /*
1063 * LSTAR and STAR live in a bit strange symbiosis.
1064 * They both write to the same internal register. STAR allows to
1065 * set CS/DS but only a 32bit target. LSTAR sets the 64bit rip.
1066 */
1067 wrmsrl(MSR_STAR, ((u64)__USER32_CS)<<48 | ((u64)__KERNEL_CS)<<32);
1068 wrmsrl(MSR_LSTAR, system_call);
1069 wrmsrl(MSR_CSTAR, ignore_sysret);
03ae5768 1070
d5494d4f
YL
1071#ifdef CONFIG_IA32_EMULATION
1072 syscall32_cpu_init();
1073#endif
03ae5768 1074
d5494d4f
YL
1075 /* Flags to clear on syscall */
1076 wrmsrl(MSR_SYSCALL_MASK,
1077 X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|X86_EFLAGS_IOPL);
1da177e4 1078}
62111195 1079
d5494d4f
YL
1080unsigned long kernel_eflags;
1081
1082/*
1083 * Copies of the original ist values from the tss are only accessed during
1084 * debugging, no special alignment required.
1085 */
1086DEFINE_PER_CPU(struct orig_ist, orig_ist);
1087
0f3fa48a 1088#else /* CONFIG_X86_64 */
d5494d4f 1089
bdf977b3
TH
1090DEFINE_PER_CPU(struct task_struct *, current_task) = &init_task;
1091EXPORT_PER_CPU_SYMBOL(current_task);
1092
60a5317f 1093#ifdef CONFIG_CC_STACKPROTECTOR
53f82452 1094DEFINE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
60a5317f 1095#endif
d5494d4f 1096
60a5317f 1097/* Make sure %fs and %gs are initialized properly in idle threads */
6b2fb3c6 1098struct pt_regs * __cpuinit idle_regs(struct pt_regs *regs)
f95d47ca
JF
1099{
1100 memset(regs, 0, sizeof(struct pt_regs));
65ea5b03 1101 regs->fs = __KERNEL_PERCPU;
60a5317f 1102 regs->gs = __KERNEL_STACK_CANARY;
0f3fa48a 1103
f95d47ca
JF
1104 return regs;
1105}
0f3fa48a 1106#endif /* CONFIG_X86_64 */
c5413fbe 1107
9766cdbc
JSR
1108/*
1109 * Clear all 6 debug registers:
1110 */
1111static void clear_all_debug_regs(void)
1112{
1113 int i;
1114
1115 for (i = 0; i < 8; i++) {
1116 /* Ignore db4, db5 */
1117 if ((i == 4) || (i == 5))
1118 continue;
1119
1120 set_debugreg(0, i);
1121 }
1122}
c5413fbe 1123
0bb9fef9
JW
1124#ifdef CONFIG_KGDB
1125/*
1126 * Restore debug regs if using kgdbwait and you have a kernel debugger
1127 * connection established.
1128 */
1129static void dbg_restore_debug_regs(void)
1130{
1131 if (unlikely(kgdb_connected && arch_kgdb_ops.correct_hw_break))
1132 arch_kgdb_ops.correct_hw_break();
1133}
1134#else /* ! CONFIG_KGDB */
1135#define dbg_restore_debug_regs()
1136#endif /* ! CONFIG_KGDB */
1137
d2cbcc49
RR
1138/*
1139 * cpu_init() initializes state that is per-CPU. Some data is already
1140 * initialized (naturally) in the bootstrap process, such as the GDT
1141 * and IDT. We reload them nevertheless, this function acts as a
1142 * 'CPU state barrier', nothing should get across.
1ba76586 1143 * A lot of state is already set up in PDA init for 64 bit
d2cbcc49 1144 */
1ba76586 1145#ifdef CONFIG_X86_64
0f3fa48a 1146
1ba76586
YL
1147void __cpuinit cpu_init(void)
1148{
0fe1e009 1149 struct orig_ist *oist;
1ba76586 1150 struct task_struct *me;
0f3fa48a
IM
1151 struct tss_struct *t;
1152 unsigned long v;
1153 int cpu;
1ba76586
YL
1154 int i;
1155
0f3fa48a
IM
1156 cpu = stack_smp_processor_id();
1157 t = &per_cpu(init_tss, cpu);
0fe1e009 1158 oist = &per_cpu(orig_ist, cpu);
0f3fa48a 1159
e7a22c1e 1160#ifdef CONFIG_NUMA
e534c7c5
LS
1161 if (cpu != 0 && percpu_read(numa_node) == 0 &&
1162 early_cpu_to_node(cpu) != NUMA_NO_NODE)
1163 set_numa_node(early_cpu_to_node(cpu));
e7a22c1e 1164#endif
1ba76586
YL
1165
1166 me = current;
1167
c2d1cec1 1168 if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask))
1ba76586
YL
1169 panic("CPU#%d already initialized!\n", cpu);
1170
2eaad1fd 1171 pr_debug("Initializing CPU#%d\n", cpu);
1ba76586
YL
1172
1173 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1174
1175 /*
1176 * Initialize the per-CPU GDT with the boot GDT,
1177 * and set up the GDT descriptor:
1178 */
1179
552be871 1180 switch_to_new_gdt(cpu);
2697fbd5
BG
1181 loadsegment(fs, 0);
1182
1ba76586
YL
1183 load_idt((const struct desc_ptr *)&idt_descr);
1184
1185 memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
1186 syscall_init();
1187
1188 wrmsrl(MSR_FS_BASE, 0);
1189 wrmsrl(MSR_KERNEL_GS_BASE, 0);
1190 barrier();
1191
4763ed4d 1192 x86_configure_nx();
06cd9a7d 1193 if (cpu != 0)
1ba76586
YL
1194 enable_x2apic();
1195
1196 /*
1197 * set up and load the per-CPU TSS
1198 */
0fe1e009 1199 if (!oist->ist[0]) {
92d65b23 1200 char *estacks = per_cpu(exception_stacks, cpu);
0f3fa48a 1201
1ba76586 1202 for (v = 0; v < N_EXCEPTION_STACKS; v++) {
0f3fa48a 1203 estacks += exception_stack_sizes[v];
0fe1e009 1204 oist->ist[v] = t->x86_tss.ist[v] =
1ba76586
YL
1205 (unsigned long)estacks;
1206 }
1207 }
1208
1209 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
0f3fa48a 1210
1ba76586
YL
1211 /*
1212 * <= is required because the CPU will access up to
1213 * 8 bits beyond the end of the IO permission bitmap.
1214 */
1215 for (i = 0; i <= IO_BITMAP_LONGS; i++)
1216 t->io_bitmap[i] = ~0UL;
1217
1218 atomic_inc(&init_mm.mm_count);
1219 me->active_mm = &init_mm;
8c5dfd25 1220 BUG_ON(me->mm);
1ba76586
YL
1221 enter_lazy_tlb(&init_mm, me);
1222
1223 load_sp0(t, &current->thread);
1224 set_tss_desc(cpu, t);
1225 load_TR_desc();
1226 load_LDT(&init_mm.context);
1227
0bb9fef9
JW
1228 clear_all_debug_regs();
1229 dbg_restore_debug_regs();
1ba76586
YL
1230
1231 fpu_init();
0e49bf66 1232 xsave_init();
1ba76586
YL
1233
1234 raw_local_save_flags(kernel_eflags);
1235
1236 if (is_uv_system())
1237 uv_cpu_init();
1238}
1239
1240#else
1241
d2cbcc49 1242void __cpuinit cpu_init(void)
9ee79a3d 1243{
d2cbcc49
RR
1244 int cpu = smp_processor_id();
1245 struct task_struct *curr = current;
34048c9e 1246 struct tss_struct *t = &per_cpu(init_tss, cpu);
9ee79a3d 1247 struct thread_struct *thread = &curr->thread;
62111195 1248
c2d1cec1 1249 if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask)) {
62111195 1250 printk(KERN_WARNING "CPU#%d already initialized!\n", cpu);
9766cdbc
JSR
1251 for (;;)
1252 local_irq_enable();
62111195
JF
1253 }
1254
1255 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
1256
1257 if (cpu_has_vme || cpu_has_tsc || cpu_has_de)
1258 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
62111195 1259
4d37e7e3 1260 load_idt(&idt_descr);
552be871 1261 switch_to_new_gdt(cpu);
1da177e4 1262
1da177e4
LT
1263 /*
1264 * Set up and load the per-CPU TSS and LDT
1265 */
1266 atomic_inc(&init_mm.mm_count);
62111195 1267 curr->active_mm = &init_mm;
8c5dfd25 1268 BUG_ON(curr->mm);
62111195 1269 enter_lazy_tlb(&init_mm, curr);
1da177e4 1270
faca6227 1271 load_sp0(t, thread);
34048c9e 1272 set_tss_desc(cpu, t);
1da177e4
LT
1273 load_TR_desc();
1274 load_LDT(&init_mm.context);
1275
f9a196b8
TG
1276 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
1277
22c4e308 1278#ifdef CONFIG_DOUBLEFAULT
1da177e4
LT
1279 /* Set up doublefault TSS pointer in the GDT */
1280 __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
22c4e308 1281#endif
1da177e4 1282
9766cdbc 1283 clear_all_debug_regs();
0bb9fef9 1284 dbg_restore_debug_regs();
1da177e4 1285
0e49bf66 1286 fpu_init();
dc1e35c6 1287 xsave_init();
1da177e4 1288}
1ba76586 1289#endif