]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - arch/x86/kernel/cpu/common.c
x86: make (early)_identify_cpu more the same between 32bit and 64 bit
[mirror_ubuntu-jammy-kernel.git] / arch / x86 / kernel / cpu / common.c
CommitLineData
1da177e4
LT
1#include <linux/init.h>
2#include <linux/string.h>
3#include <linux/delay.h>
4#include <linux/smp.h>
5#include <linux/module.h>
6#include <linux/percpu.h>
2b932f6c 7#include <linux/bootmem.h>
1da177e4
LT
8#include <asm/processor.h>
9#include <asm/i387.h>
10#include <asm/msr.h>
11#include <asm/io.h>
12#include <asm/mmu_context.h>
27b07da7 13#include <asm/mtrr.h>
a03a3e28 14#include <asm/mce.h>
8d4a4300 15#include <asm/pat.h>
7e00df58 16#include <asm/asm.h>
1da177e4
LT
17#ifdef CONFIG_X86_LOCAL_APIC
18#include <asm/mpspec.h>
19#include <asm/apic.h>
20#include <mach_apic.h>
21#endif
22
23#include "cpu.h"
24
7a61d35d 25DEFINE_PER_CPU(struct gdt_page, gdt_page) = { .gdt = {
6842ef0e
GOC
26 [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00cf9a00 } } },
27 [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9200 } } },
28 [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00cffa00 } } },
29 [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff200 } } },
bf504672
RR
30 /*
31 * Segments used for calling PnP BIOS have byte granularity.
32 * They code segments and data segments have fixed 64k limits,
33 * the transfer segment sizes are set at run time.
34 */
6842ef0e
GOC
35 /* 32-bit code */
36 [GDT_ENTRY_PNPBIOS_CS32] = { { { 0x0000ffff, 0x00409a00 } } },
37 /* 16-bit code */
38 [GDT_ENTRY_PNPBIOS_CS16] = { { { 0x0000ffff, 0x00009a00 } } },
39 /* 16-bit data */
40 [GDT_ENTRY_PNPBIOS_DS] = { { { 0x0000ffff, 0x00009200 } } },
41 /* 16-bit data */
42 [GDT_ENTRY_PNPBIOS_TS1] = { { { 0x00000000, 0x00009200 } } },
43 /* 16-bit data */
44 [GDT_ENTRY_PNPBIOS_TS2] = { { { 0x00000000, 0x00009200 } } },
bf504672
RR
45 /*
46 * The APM segments have byte granularity and their bases
47 * are set at run time. All have 64k limits.
48 */
6842ef0e
GOC
49 /* 32-bit code */
50 [GDT_ENTRY_APMBIOS_BASE] = { { { 0x0000ffff, 0x00409a00 } } },
bf504672 51 /* 16-bit code */
6842ef0e
GOC
52 [GDT_ENTRY_APMBIOS_BASE+1] = { { { 0x0000ffff, 0x00009a00 } } },
53 /* data */
54 [GDT_ENTRY_APMBIOS_BASE+2] = { { { 0x0000ffff, 0x00409200 } } },
bf504672 55
6842ef0e
GOC
56 [GDT_ENTRY_ESPFIX_SS] = { { { 0x00000000, 0x00c09200 } } },
57 [GDT_ENTRY_PERCPU] = { { { 0x00000000, 0x00000000 } } },
7a61d35d
JF
58} };
59EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
ae1ee11b 60
7d851c8d
AK
61__u32 cleared_cpu_caps[NCAPINTS] __cpuinitdata;
62
3bc9b76b 63static int cachesize_override __cpuinitdata = -1;
3bc9b76b 64static int disable_x86_serial_nr __cpuinitdata = 1;
1da177e4 65
34048c9e 66struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
1da177e4 67
34048c9e 68static void __cpuinit default_init(struct cpuinfo_x86 *c)
1da177e4
LT
69{
70 /* Not much we can do here... */
71 /* Check if at least it has cpuid */
72 if (c->cpuid_level == -1) {
73 /* No cpuid. It must be an ancient CPU */
74 if (c->x86 == 4)
75 strcpy(c->x86_model_id, "486");
76 else if (c->x86 == 3)
77 strcpy(c->x86_model_id, "386");
78 }
79}
80
95414930 81static struct cpu_dev __cpuinitdata default_cpu = {
1da177e4 82 .c_init = default_init,
fe38d855 83 .c_vendor = "Unknown",
1da177e4 84};
34048c9e 85static struct cpu_dev *this_cpu __cpuinitdata = &default_cpu;
1da177e4
LT
86
87static int __init cachesize_setup(char *str)
88{
34048c9e 89 get_option(&str, &cachesize_override);
1da177e4
LT
90 return 1;
91}
92__setup("cachesize=", cachesize_setup);
93
3bc9b76b 94int __cpuinit get_model_name(struct cpuinfo_x86 *c)
1da177e4
LT
95{
96 unsigned int *v;
97 char *p, *q;
98
3da99c97 99 if (c->extended_cpuid_level < 0x80000004)
1da177e4
LT
100 return 0;
101
102 v = (unsigned int *) c->x86_model_id;
103 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
104 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
105 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
106 c->x86_model_id[48] = 0;
107
108 /* Intel chips right-justify this string for some dumb reason;
109 undo that brain damage */
110 p = q = &c->x86_model_id[0];
34048c9e 111 while (*p == ' ')
1da177e4 112 p++;
34048c9e
PC
113 if (p != q) {
114 while (*p)
1da177e4 115 *q++ = *p++;
34048c9e 116 while (q <= &c->x86_model_id[48])
1da177e4
LT
117 *q++ = '\0'; /* Zero-pad the rest */
118 }
119
120 return 1;
121}
122
123
3bc9b76b 124void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
1da177e4
LT
125{
126 unsigned int n, dummy, ecx, edx, l2size;
127
3da99c97 128 n = c->extended_cpuid_level;
1da177e4
LT
129
130 if (n >= 0x80000005) {
131 cpuid(0x80000005, &dummy, &dummy, &ecx, &edx);
132 printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), D cache %dK (%d bytes/line)\n",
133 edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
34048c9e 134 c->x86_cache_size = (ecx>>24)+(edx>>24);
1da177e4
LT
135 }
136
137 if (n < 0x80000006) /* Some chips just has a large L1. */
138 return;
139
140 ecx = cpuid_ecx(0x80000006);
141 l2size = ecx >> 16;
34048c9e 142
1da177e4
LT
143 /* do processor-specific cache resizing */
144 if (this_cpu->c_size_cache)
34048c9e 145 l2size = this_cpu->c_size_cache(c, l2size);
1da177e4
LT
146
147 /* Allow user to override all this if necessary. */
148 if (cachesize_override != -1)
149 l2size = cachesize_override;
150
34048c9e 151 if (l2size == 0)
1da177e4
LT
152 return; /* Again, no L2 cache is possible */
153
154 c->x86_cache_size = l2size;
155
156 printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
157 l2size, ecx & 0xFF);
158}
159
34048c9e
PC
160/*
161 * Naming convention should be: <Name> [(<Codename>)]
162 * This table only is used unless init_<vendor>() below doesn't set it;
163 * in particular, if CPUID levels 0x80000002..4 are supported, this isn't used
164 *
165 */
1da177e4
LT
166
167/* Look up CPU names by table lookup. */
3bc9b76b 168static char __cpuinit *table_lookup_model(struct cpuinfo_x86 *c)
1da177e4
LT
169{
170 struct cpu_model_info *info;
171
34048c9e 172 if (c->x86_model >= 16)
1da177e4
LT
173 return NULL; /* Range check */
174
175 if (!this_cpu)
176 return NULL;
177
178 info = this_cpu->c_models;
179
180 while (info && info->family) {
181 if (info->family == c->x86)
182 return info->model_names[c->x86_model];
183 info++;
184 }
185 return NULL; /* Not found */
186}
187
188
3da99c97 189static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
1da177e4
LT
190{
191 char *v = c->x86_vendor_id;
192 int i;
fe38d855 193 static int printed;
1da177e4
LT
194
195 for (i = 0; i < X86_VENDOR_NUM; i++) {
196 if (cpu_devs[i]) {
34048c9e
PC
197 if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
198 (cpu_devs[i]->c_ident[1] &&
199 !strcmp(v, cpu_devs[i]->c_ident[1]))) {
1da177e4 200 c->x86_vendor = i;
3da99c97 201 this_cpu = cpu_devs[i];
fe38d855 202 return;
1da177e4
LT
203 }
204 }
205 }
fe38d855
CE
206 if (!printed) {
207 printed++;
208 printk(KERN_ERR "CPU: Vendor unknown, using generic init.\n");
209 printk(KERN_ERR "CPU: Your system may be unstable.\n");
210 }
211 c->x86_vendor = X86_VENDOR_UNKNOWN;
212 this_cpu = &default_cpu;
1da177e4
LT
213}
214
215
34048c9e 216static int __init x86_fxsr_setup(char *s)
1da177e4 217{
13530257
AK
218 setup_clear_cpu_cap(X86_FEATURE_FXSR);
219 setup_clear_cpu_cap(X86_FEATURE_XMM);
1da177e4
LT
220 return 1;
221}
222__setup("nofxsr", x86_fxsr_setup);
223
224
34048c9e 225static int __init x86_sep_setup(char *s)
4f886511 226{
13530257 227 setup_clear_cpu_cap(X86_FEATURE_SEP);
4f886511
CE
228 return 1;
229}
230__setup("nosep", x86_sep_setup);
231
232
1da177e4
LT
233/* Standard macro to see if a specific flag is changeable */
234static inline int flag_is_changeable_p(u32 flag)
235{
236 u32 f1, f2;
237
238 asm("pushfl\n\t"
239 "pushfl\n\t"
240 "popl %0\n\t"
241 "movl %0,%1\n\t"
242 "xorl %2,%0\n\t"
243 "pushl %0\n\t"
244 "popfl\n\t"
245 "pushfl\n\t"
246 "popl %0\n\t"
247 "popfl\n\t"
248 : "=&r" (f1), "=&r" (f2)
249 : "ir" (flag));
250
251 return ((f1^f2) & flag) != 0;
252}
253
254
255/* Probe for the CPUID instruction */
3bc9b76b 256static int __cpuinit have_cpuid_p(void)
1da177e4
LT
257{
258 return flag_is_changeable_p(X86_EFLAGS_ID);
259}
260
d7cd5611 261void __init cpu_detect(struct cpuinfo_x86 *c)
1da177e4 262{
1da177e4 263 /* Get vendor name */
4a148513
HH
264 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
265 (unsigned int *)&c->x86_vendor_id[0],
266 (unsigned int *)&c->x86_vendor_id[8],
267 (unsigned int *)&c->x86_vendor_id[4]);
1da177e4 268
1da177e4
LT
269 c->x86 = 4;
270 if (c->cpuid_level >= 0x00000001) {
271 u32 junk, tfms, cap0, misc;
272 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
273 c->x86 = (tfms >> 8) & 15;
274 c->x86_model = (tfms >> 4) & 15;
f5f786d0 275 if (c->x86 == 0xf)
1da177e4 276 c->x86 += (tfms >> 20) & 0xff;
f5f786d0 277 if (c->x86 >= 0x6)
1da177e4 278 c->x86_model += ((tfms >> 16) & 0xF) << 4;
1da177e4 279 c->x86_mask = tfms & 15;
d4387bd3 280 if (cap0 & (1<<19)) {
1da177e4 281 c->x86_cache_alignment = ((misc >> 8) & 0xff) * 8;
d4387bd3
HY
282 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
283 }
1da177e4 284 }
1da177e4 285}
3da99c97
YL
286
287static void __cpuinit get_cpu_cap(struct cpuinfo_x86 *c)
093af8d7
YL
288{
289 u32 tfms, xlvl;
3da99c97 290 u32 ebx;
093af8d7 291
3da99c97
YL
292 /* Intel-defined flags: level 0x00000001 */
293 if (c->cpuid_level >= 0x00000001) {
294 u32 capability, excap;
295 cpuid(0x00000001, &tfms, &ebx, &excap, &capability);
296 c->x86_capability[0] = capability;
297 c->x86_capability[4] = excap;
298 }
093af8d7 299
3da99c97
YL
300 /* AMD-defined flags: level 0x80000001 */
301 xlvl = cpuid_eax(0x80000000);
302 c->extended_cpuid_level = xlvl;
303 if ((xlvl & 0xffff0000) == 0x80000000) {
304 if (xlvl >= 0x80000001) {
305 c->x86_capability[1] = cpuid_edx(0x80000001);
306 c->x86_capability[6] = cpuid_ecx(0x80000001);
093af8d7 307 }
093af8d7 308 }
093af8d7 309}
34048c9e
PC
310/*
311 * Do minimum CPU detection early.
312 * Fields really needed: vendor, cpuid_level, family, model, mask,
313 * cache alignment.
314 * The others are not touched to avoid unwanted side effects.
315 *
316 * WARNING: this function is only called on the BP. Don't add code here
317 * that is supposed to run on all CPUs.
318 */
3da99c97 319static void __init early_identify_cpu(struct cpuinfo_x86 *c)
d7cd5611 320{
d7cd5611 321 c->x86_cache_alignment = 32;
d4387bd3 322 c->x86_clflush_size = 32;
d7cd5611
RR
323
324 if (!have_cpuid_p())
325 return;
326
3da99c97
YL
327 c->extended_cpuid_level = 0;
328
329 memset(&c->x86_capability, 0, sizeof c->x86_capability);
330
d7cd5611
RR
331 cpu_detect(c);
332
3da99c97 333 get_cpu_vendor(c);
2b16a235 334
3da99c97 335 get_cpu_cap(c);
5031088d 336
03ae5768
TP
337 if (c->x86_vendor != X86_VENDOR_UNKNOWN &&
338 cpu_devs[c->x86_vendor]->c_early_init)
339 cpu_devs[c->x86_vendor]->c_early_init(c);
3da99c97
YL
340
341 validate_pat_support(c);
d7cd5611
RR
342}
343
7e00df58
PA
344/*
345 * The NOPL instruction is supposed to exist on all CPUs with
346 * family >= 6, unfortunately, that's not true in practice because
347 * of early VIA chips and (more importantly) broken virtualizers that
348 * are not easy to detect. Hence, probe for it based on first
349 * principles.
350 */
351static void __cpuinit detect_nopl(struct cpuinfo_x86 *c)
352{
353 const u32 nopl_signature = 0x888c53b1; /* Random number */
354 u32 has_nopl = nopl_signature;
355
356 clear_cpu_cap(c, X86_FEATURE_NOPL);
357 if (c->x86 >= 6) {
358 asm volatile("\n"
359 "1: .byte 0x0f,0x1f,0xc0\n" /* nopl %eax */
360 "2:\n"
361 " .section .fixup,\"ax\"\n"
362 "3: xor %0,%0\n"
363 " jmp 2b\n"
364 " .previous\n"
365 _ASM_EXTABLE(1b,3b)
366 : "+a" (has_nopl));
367
368 if (has_nopl == nopl_signature)
369 set_cpu_cap(c, X86_FEATURE_NOPL);
370 }
371}
372
34048c9e 373static void __cpuinit generic_identify(struct cpuinfo_x86 *c)
1da177e4 374{
3da99c97
YL
375 if (!have_cpuid_p())
376 return;
377
378 c->extended_cpuid_level = 0;
379
380 cpu_detect(c);
381
382 get_cpu_vendor(c);
383
384 get_cpu_cap(c);
385
386 if (c->cpuid_level >= 0x00000001) {
387 c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
96c52749 388#ifdef CONFIG_X86_HT
3da99c97
YL
389 c->apicid = phys_pkg_id(c->initial_apicid, 0);
390 c->phys_proc_id = c->initial_apicid;
1e9f28fa 391#else
3da99c97 392 c->apicid = c->initial_apicid;
1e9f28fa 393#endif
3da99c97 394 }
1da177e4 395
3da99c97
YL
396 if (c->extended_cpuid_level >= 0x80000004)
397 get_model_name(c); /* Default name */
1d67953f 398
3da99c97
YL
399 init_scattered_cpuid_features(c);
400 detect_nopl(c);
1da177e4
LT
401}
402
3bc9b76b 403static void __cpuinit squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
1da177e4 404{
34048c9e 405 if (cpu_has(c, X86_FEATURE_PN) && disable_x86_serial_nr) {
1da177e4 406 /* Disable processor serial number */
34048c9e
PC
407 unsigned long lo, hi;
408 rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
1da177e4 409 lo |= 0x200000;
34048c9e 410 wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
1da177e4 411 printk(KERN_NOTICE "CPU serial number disabled.\n");
4cbe668a 412 clear_cpu_cap(c, X86_FEATURE_PN);
1da177e4
LT
413
414 /* Disabling the serial number may affect the cpuid level */
415 c->cpuid_level = cpuid_eax(0);
416 }
417}
418
419static int __init x86_serial_nr_setup(char *s)
420{
421 disable_x86_serial_nr = 0;
422 return 1;
423}
424__setup("serialnumber", x86_serial_nr_setup);
425
426
427
428/*
429 * This does the hard work of actually picking apart the CPU stuff...
430 */
9a250347 431static void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
1da177e4
LT
432{
433 int i;
434
435 c->loops_per_jiffy = loops_per_jiffy;
436 c->x86_cache_size = -1;
437 c->x86_vendor = X86_VENDOR_UNKNOWN;
438 c->cpuid_level = -1; /* CPUID not detected */
439 c->x86_model = c->x86_mask = 0; /* So far unknown... */
440 c->x86_vendor_id[0] = '\0'; /* Unset */
441 c->x86_model_id[0] = '\0'; /* Unset */
94605eff 442 c->x86_max_cores = 1;
770d132f 443 c->x86_clflush_size = 32;
1da177e4
LT
444 memset(&c->x86_capability, 0, sizeof c->x86_capability);
445
446 if (!have_cpuid_p()) {
34048c9e
PC
447 /*
448 * First of all, decide if this is a 486 or higher
449 * It's a 486 if we can modify the AC flag
450 */
451 if (flag_is_changeable_p(X86_EFLAGS_AC))
1da177e4
LT
452 c->x86 = 4;
453 else
454 c->x86 = 3;
455 }
456
457 generic_identify(c);
458
3898534d 459 if (this_cpu->c_identify)
1da177e4
LT
460 this_cpu->c_identify(c);
461
1da177e4
LT
462 /*
463 * Vendor-specific initialization. In this section we
464 * canonicalize the feature flags, meaning if there are
465 * features a certain CPU supports which CPUID doesn't
466 * tell us, CPUID claiming incorrect flags, or other bugs,
467 * we handle them here.
468 *
469 * At the end of this section, c->x86_capability better
470 * indicate the features this CPU genuinely supports!
471 */
472 if (this_cpu->c_init)
473 this_cpu->c_init(c);
474
475 /* Disable the PN if appropriate */
476 squash_the_stupid_serial_number(c);
477
478 /*
479 * The vendor-specific functions might have changed features. Now
480 * we do "generic changes."
481 */
482
1da177e4 483 /* If the model name is still unset, do table lookup. */
34048c9e 484 if (!c->x86_model_id[0]) {
1da177e4
LT
485 char *p;
486 p = table_lookup_model(c);
34048c9e 487 if (p)
1da177e4
LT
488 strcpy(c->x86_model_id, p);
489 else
490 /* Last resort... */
491 sprintf(c->x86_model_id, "%02x/%02x",
54a20f8c 492 c->x86, c->x86_model);
1da177e4
LT
493 }
494
1da177e4
LT
495 /*
496 * On SMP, boot_cpu_data holds the common feature set between
497 * all CPUs; so make sure that we indicate which features are
498 * common between the CPUs. The first time this routine gets
499 * executed, c == &boot_cpu_data.
500 */
34048c9e 501 if (c != &boot_cpu_data) {
1da177e4 502 /* AND the already accumulated flags with these */
34048c9e 503 for (i = 0 ; i < NCAPINTS ; i++)
1da177e4
LT
504 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
505 }
506
7d851c8d
AK
507 /* Clear all flags overriden by options */
508 for (i = 0; i < NCAPINTS; i++)
12c247a6 509 c->x86_capability[i] &= ~cleared_cpu_caps[i];
7d851c8d 510
1da177e4 511 /* Init Machine Check Exception if available. */
1da177e4 512 mcheck_init(c);
30d432df
AK
513
514 select_idle_routine(c);
a6c4e076 515}
31ab269a 516
a6c4e076
JF
517void __init identify_boot_cpu(void)
518{
519 identify_cpu(&boot_cpu_data);
520 sysenter_setup();
6fe940d6 521 enable_sep_cpu();
a6c4e076 522}
3b520b23 523
a6c4e076
JF
524void __cpuinit identify_secondary_cpu(struct cpuinfo_x86 *c)
525{
526 BUG_ON(c == &boot_cpu_data);
527 identify_cpu(c);
528 enable_sep_cpu();
529 mtrr_ap_init();
1da177e4
LT
530}
531
532#ifdef CONFIG_X86_HT
3bc9b76b 533void __cpuinit detect_ht(struct cpuinfo_x86 *c)
1da177e4
LT
534{
535 u32 eax, ebx, ecx, edx;
94605eff 536 int index_msb, core_bits;
1da177e4 537
94605eff
SS
538 cpuid(1, &eax, &ebx, &ecx, &edx);
539
63518644 540 if (!cpu_has(c, X86_FEATURE_HT) || cpu_has(c, X86_FEATURE_CMP_LEGACY))
1da177e4
LT
541 return;
542
1da177e4
LT
543 smp_num_siblings = (ebx & 0xff0000) >> 16;
544
545 if (smp_num_siblings == 1) {
546 printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
34048c9e 547 } else if (smp_num_siblings > 1) {
1da177e4
LT
548
549 if (smp_num_siblings > NR_CPUS) {
4b89aff9
RS
550 printk(KERN_WARNING "CPU: Unsupported number of the "
551 "siblings %d", smp_num_siblings);
1da177e4
LT
552 smp_num_siblings = 1;
553 return;
554 }
94605eff
SS
555
556 index_msb = get_count_order(smp_num_siblings);
01aaea1a 557 c->phys_proc_id = phys_pkg_id(c->initial_apicid, index_msb);
1da177e4
LT
558
559 printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
4b89aff9 560 c->phys_proc_id);
3dd9d514 561
94605eff 562 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
3dd9d514 563
94605eff 564 index_msb = get_count_order(smp_num_siblings) ;
3dd9d514 565
94605eff 566 core_bits = get_count_order(c->x86_max_cores);
3dd9d514 567
01aaea1a 568 c->cpu_core_id = phys_pkg_id(c->initial_apicid, index_msb) &
94605eff 569 ((1 << core_bits) - 1);
3dd9d514 570
94605eff 571 if (c->x86_max_cores > 1)
3dd9d514 572 printk(KERN_INFO "CPU: Processor Core ID: %d\n",
4b89aff9 573 c->cpu_core_id);
1da177e4
LT
574 }
575}
576#endif
577
191679fd
AK
578static __init int setup_noclflush(char *arg)
579{
580 setup_clear_cpu_cap(X86_FEATURE_CLFLSH);
581 return 1;
582}
583__setup("noclflush", setup_noclflush);
584
3bc9b76b 585void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
1da177e4
LT
586{
587 char *vendor = NULL;
588
589 if (c->x86_vendor < X86_VENDOR_NUM)
590 vendor = this_cpu->c_vendor;
591 else if (c->cpuid_level >= 0)
592 vendor = c->x86_vendor_id;
593
594 if (vendor && strncmp(c->x86_model_id, vendor, strlen(vendor)))
595 printk("%s ", vendor);
596
597 if (!c->x86_model_id[0])
598 printk("%d86", c->x86);
599 else
600 printk("%s", c->x86_model_id);
601
34048c9e 602 if (c->x86_mask || c->cpuid_level >= 0)
1da177e4
LT
603 printk(" stepping %02x\n", c->x86_mask);
604 else
605 printk("\n");
606}
607
ac72e788
AK
608static __init int setup_disablecpuid(char *arg)
609{
610 int bit;
611 if (get_option(&arg, &bit) && bit < NCAPINTS*32)
612 setup_clear_cpu_cap(bit);
613 else
614 return 0;
615 return 1;
616}
617__setup("clearcpuid=", setup_disablecpuid);
618
3bc9b76b 619cpumask_t cpu_initialized __cpuinitdata = CPU_MASK_NONE;
1da177e4 620
1da177e4
LT
621void __init early_cpu_init(void)
622{
03ae5768
TP
623 struct cpu_vendor_dev *cvdev;
624
3da99c97 625 for (cvdev = __x86cpuvendor_start; cvdev < __x86cpuvendor_end; cvdev++)
03ae5768
TP
626 cpu_devs[cvdev->vendor] = cvdev->cpu_dev;
627
3da99c97 628 early_identify_cpu(&boot_cpu_data);
1da177e4 629}
62111195 630
7c3576d2 631/* Make sure %fs is initialized properly in idle threads */
6b2fb3c6 632struct pt_regs * __cpuinit idle_regs(struct pt_regs *regs)
f95d47ca
JF
633{
634 memset(regs, 0, sizeof(struct pt_regs));
65ea5b03 635 regs->fs = __KERNEL_PERCPU;
f95d47ca
JF
636 return regs;
637}
638
c5413fbe
JF
639/* Current gdt points %fs at the "master" per-cpu area: after this,
640 * it's on the real one. */
641void switch_to_new_gdt(void)
642{
6b68f01b 643 struct desc_ptr gdt_descr;
c5413fbe
JF
644
645 gdt_descr.address = (long)get_cpu_gdt_table(smp_processor_id());
646 gdt_descr.size = GDT_SIZE - 1;
647 load_gdt(&gdt_descr);
648 asm("mov %0, %%fs" : : "r" (__KERNEL_PERCPU) : "memory");
649}
650
d2cbcc49
RR
651/*
652 * cpu_init() initializes state that is per-CPU. Some data is already
653 * initialized (naturally) in the bootstrap process, such as the GDT
654 * and IDT. We reload them nevertheless, this function acts as a
655 * 'CPU state barrier', nothing should get across.
656 */
657void __cpuinit cpu_init(void)
9ee79a3d 658{
d2cbcc49
RR
659 int cpu = smp_processor_id();
660 struct task_struct *curr = current;
34048c9e 661 struct tss_struct *t = &per_cpu(init_tss, cpu);
9ee79a3d 662 struct thread_struct *thread = &curr->thread;
62111195
JF
663
664 if (cpu_test_and_set(cpu, cpu_initialized)) {
665 printk(KERN_WARNING "CPU#%d already initialized!\n", cpu);
666 for (;;) local_irq_enable();
667 }
668
669 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
670
671 if (cpu_has_vme || cpu_has_tsc || cpu_has_de)
672 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
62111195 673
4d37e7e3 674 load_idt(&idt_descr);
c5413fbe 675 switch_to_new_gdt();
1da177e4 676
1da177e4
LT
677 /*
678 * Set up and load the per-CPU TSS and LDT
679 */
680 atomic_inc(&init_mm.mm_count);
62111195
JF
681 curr->active_mm = &init_mm;
682 if (curr->mm)
683 BUG();
684 enter_lazy_tlb(&init_mm, curr);
1da177e4 685
faca6227 686 load_sp0(t, thread);
34048c9e 687 set_tss_desc(cpu, t);
1da177e4
LT
688 load_TR_desc();
689 load_LDT(&init_mm.context);
690
22c4e308 691#ifdef CONFIG_DOUBLEFAULT
1da177e4
LT
692 /* Set up doublefault TSS pointer in the GDT */
693 __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
22c4e308 694#endif
1da177e4 695
464d1a78
JF
696 /* Clear %gs. */
697 asm volatile ("mov %0, %%gs" : : "r" (0));
1da177e4
LT
698
699 /* Clear all 6 debug registers: */
4bb0d3ec
ZA
700 set_debugreg(0, 0);
701 set_debugreg(0, 1);
702 set_debugreg(0, 2);
703 set_debugreg(0, 3);
704 set_debugreg(0, 6);
705 set_debugreg(0, 7);
1da177e4
LT
706
707 /*
708 * Force FPU initialization:
709 */
710 current_thread_info()->status = 0;
711 clear_used_math();
712 mxcsr_feature_mask_init();
713}
e1367daf
LS
714
715#ifdef CONFIG_HOTPLUG_CPU
3bc9b76b 716void __cpuinit cpu_uninit(void)
e1367daf
LS
717{
718 int cpu = raw_smp_processor_id();
719 cpu_clear(cpu, cpu_initialized);
720
721 /* lazy TLB state */
722 per_cpu(cpu_tlbstate, cpu).state = 0;
723 per_cpu(cpu_tlbstate, cpu).active_mm = &init_mm;
724}
725#endif