]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - arch/x86/kernel/cpu/common.c
x86: pass in cpu number to switch_to_new_gdt()
[mirror_ubuntu-jammy-kernel.git] / arch / x86 / kernel / cpu / common.c
CommitLineData
1da177e4 1#include <linux/init.h>
f0fc4aff
YL
2#include <linux/kernel.h>
3#include <linux/sched.h>
1da177e4 4#include <linux/string.h>
f0fc4aff
YL
5#include <linux/bootmem.h>
6#include <linux/bitops.h>
7#include <linux/module.h>
8#include <linux/kgdb.h>
9#include <linux/topology.h>
1da177e4
LT
10#include <linux/delay.h>
11#include <linux/smp.h>
1da177e4 12#include <linux/percpu.h>
1da177e4
LT
13#include <asm/i387.h>
14#include <asm/msr.h>
15#include <asm/io.h>
f0fc4aff 16#include <asm/linkage.h>
1da177e4 17#include <asm/mmu_context.h>
27b07da7 18#include <asm/mtrr.h>
a03a3e28 19#include <asm/mce.h>
8d4a4300 20#include <asm/pat.h>
b6734c35 21#include <asm/asm.h>
f0fc4aff 22#include <asm/numa.h>
b342797c 23#include <asm/smp.h>
f472cdba 24#include <asm/cpu.h>
06879033 25#include <asm/cpumask.h>
1da177e4
LT
26#ifdef CONFIG_X86_LOCAL_APIC
27#include <asm/mpspec.h>
28#include <asm/apic.h>
29#include <mach_apic.h>
f0fc4aff 30#include <asm/genapic.h>
bdbcdd48 31#include <asm/uv/uv.h>
1da177e4
LT
32#endif
33
f0fc4aff
YL
34#include <asm/pgtable.h>
35#include <asm/processor.h>
36#include <asm/desc.h>
37#include <asm/atomic.h>
38#include <asm/proto.h>
39#include <asm/sections.h>
40#include <asm/setup.h>
88b094fb 41#include <asm/hypervisor.h>
f0fc4aff 42
1da177e4
LT
43#include "cpu.h"
44
c2d1cec1
MT
45#ifdef CONFIG_X86_64
46
47/* all of these masks are initialized in setup_cpu_local_masks() */
48cpumask_var_t cpu_callin_mask;
49cpumask_var_t cpu_callout_mask;
50cpumask_var_t cpu_initialized_mask;
51
52/* representing cpus for which sibling maps can be computed */
53cpumask_var_t cpu_sibling_setup_mask;
54
2f2f52ba 55/* correctly size the local cpu masks */
4369f1fb 56void __init setup_cpu_local_masks(void)
2f2f52ba
BG
57{
58 alloc_bootmem_cpumask_var(&cpu_initialized_mask);
59 alloc_bootmem_cpumask_var(&cpu_callin_mask);
60 alloc_bootmem_cpumask_var(&cpu_callout_mask);
61 alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
62}
63
c2d1cec1
MT
64#else /* CONFIG_X86_32 */
65
66cpumask_t cpu_callin_map;
67cpumask_t cpu_callout_map;
68cpumask_t cpu_initialized;
69cpumask_t cpu_sibling_setup_map;
70
71#endif /* CONFIG_X86_32 */
72
73
0a488a53
YL
74static struct cpu_dev *this_cpu __cpuinitdata;
75
06deef89 76DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
950ad7ff 77#ifdef CONFIG_X86_64
06deef89
BG
78 /*
79 * We need valid kernel segments for data and code in long mode too
80 * IRET will check the segment types kkeil 2000/10/28
81 * Also sysret mandates a special GDT layout
82 *
83 * The TLS descriptors are currently at a different place compared to i386.
84 * Hopefully nobody expects them at a fixed place (Wine?)
85 */
950ad7ff
YL
86 [GDT_ENTRY_KERNEL32_CS] = { { { 0x0000ffff, 0x00cf9b00 } } },
87 [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00af9b00 } } },
88 [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9300 } } },
89 [GDT_ENTRY_DEFAULT_USER32_CS] = { { { 0x0000ffff, 0x00cffb00 } } },
90 [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff300 } } },
91 [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00affb00 } } },
950ad7ff 92#else
6842ef0e
GOC
93 [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00cf9a00 } } },
94 [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9200 } } },
95 [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00cffa00 } } },
96 [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff200 } } },
bf504672
RR
97 /*
98 * Segments used for calling PnP BIOS have byte granularity.
99 * They code segments and data segments have fixed 64k limits,
100 * the transfer segment sizes are set at run time.
101 */
6842ef0e
GOC
102 /* 32-bit code */
103 [GDT_ENTRY_PNPBIOS_CS32] = { { { 0x0000ffff, 0x00409a00 } } },
104 /* 16-bit code */
105 [GDT_ENTRY_PNPBIOS_CS16] = { { { 0x0000ffff, 0x00009a00 } } },
106 /* 16-bit data */
107 [GDT_ENTRY_PNPBIOS_DS] = { { { 0x0000ffff, 0x00009200 } } },
108 /* 16-bit data */
109 [GDT_ENTRY_PNPBIOS_TS1] = { { { 0x00000000, 0x00009200 } } },
110 /* 16-bit data */
111 [GDT_ENTRY_PNPBIOS_TS2] = { { { 0x00000000, 0x00009200 } } },
bf504672
RR
112 /*
113 * The APM segments have byte granularity and their bases
114 * are set at run time. All have 64k limits.
115 */
6842ef0e
GOC
116 /* 32-bit code */
117 [GDT_ENTRY_APMBIOS_BASE] = { { { 0x0000ffff, 0x00409a00 } } },
bf504672 118 /* 16-bit code */
6842ef0e
GOC
119 [GDT_ENTRY_APMBIOS_BASE+1] = { { { 0x0000ffff, 0x00009a00 } } },
120 /* data */
121 [GDT_ENTRY_APMBIOS_BASE+2] = { { { 0x0000ffff, 0x00409200 } } },
bf504672 122
6842ef0e 123 [GDT_ENTRY_ESPFIX_SS] = { { { 0x00000000, 0x00c09200 } } },
0dd76d73 124 [GDT_ENTRY_PERCPU] = { { { 0x0000ffff, 0x00cf9200 } } },
950ad7ff 125#endif
06deef89 126} };
7a61d35d 127EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
ae1ee11b 128
ba51dced 129#ifdef CONFIG_X86_32
3bc9b76b 130static int cachesize_override __cpuinitdata = -1;
3bc9b76b 131static int disable_x86_serial_nr __cpuinitdata = 1;
1da177e4 132
0a488a53
YL
133static int __init cachesize_setup(char *str)
134{
135 get_option(&str, &cachesize_override);
136 return 1;
137}
138__setup("cachesize=", cachesize_setup);
139
0a488a53
YL
140static int __init x86_fxsr_setup(char *s)
141{
142 setup_clear_cpu_cap(X86_FEATURE_FXSR);
143 setup_clear_cpu_cap(X86_FEATURE_XMM);
144 return 1;
145}
146__setup("nofxsr", x86_fxsr_setup);
147
148static int __init x86_sep_setup(char *s)
149{
150 setup_clear_cpu_cap(X86_FEATURE_SEP);
151 return 1;
152}
153__setup("nosep", x86_sep_setup);
154
155/* Standard macro to see if a specific flag is changeable */
156static inline int flag_is_changeable_p(u32 flag)
157{
158 u32 f1, f2;
159
94f6bac1
KH
160 /*
161 * Cyrix and IDT cpus allow disabling of CPUID
162 * so the code below may return different results
163 * when it is executed before and after enabling
164 * the CPUID. Add "volatile" to not allow gcc to
165 * optimize the subsequent calls to this function.
166 */
167 asm volatile ("pushfl\n\t"
168 "pushfl\n\t"
169 "popl %0\n\t"
170 "movl %0,%1\n\t"
171 "xorl %2,%0\n\t"
172 "pushl %0\n\t"
173 "popfl\n\t"
174 "pushfl\n\t"
175 "popl %0\n\t"
176 "popfl\n\t"
177 : "=&r" (f1), "=&r" (f2)
178 : "ir" (flag));
0a488a53
YL
179
180 return ((f1^f2) & flag) != 0;
181}
182
183/* Probe for the CPUID instruction */
184static int __cpuinit have_cpuid_p(void)
185{
186 return flag_is_changeable_p(X86_EFLAGS_ID);
187}
188
189static void __cpuinit squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
190{
191 if (cpu_has(c, X86_FEATURE_PN) && disable_x86_serial_nr) {
192 /* Disable processor serial number */
193 unsigned long lo, hi;
194 rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
195 lo |= 0x200000;
196 wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
197 printk(KERN_NOTICE "CPU serial number disabled.\n");
198 clear_cpu_cap(c, X86_FEATURE_PN);
199
200 /* Disabling the serial number may affect the cpuid level */
201 c->cpuid_level = cpuid_eax(0);
202 }
203}
204
205static int __init x86_serial_nr_setup(char *s)
206{
207 disable_x86_serial_nr = 0;
208 return 1;
209}
210__setup("serialnumber", x86_serial_nr_setup);
ba51dced 211#else
102bbe3a
YL
212static inline int flag_is_changeable_p(u32 flag)
213{
214 return 1;
215}
ba51dced
YL
216/* Probe for the CPUID instruction */
217static inline int have_cpuid_p(void)
218{
219 return 1;
220}
102bbe3a
YL
221static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
222{
223}
ba51dced 224#endif
0a488a53 225
102bbe3a
YL
226/*
227 * Naming convention should be: <Name> [(<Codename>)]
228 * This table only is used unless init_<vendor>() below doesn't set it;
229 * in particular, if CPUID levels 0x80000002..4 are supported, this isn't used
230 *
231 */
232
233/* Look up CPU names by table lookup. */
234static char __cpuinit *table_lookup_model(struct cpuinfo_x86 *c)
235{
236 struct cpu_model_info *info;
237
238 if (c->x86_model >= 16)
239 return NULL; /* Range check */
240
241 if (!this_cpu)
242 return NULL;
243
244 info = this_cpu->c_models;
245
246 while (info && info->family) {
247 if (info->family == c->x86)
248 return info->model_names[c->x86_model];
249 info++;
250 }
251 return NULL; /* Not found */
252}
253
7d851c8d
AK
254__u32 cleared_cpu_caps[NCAPINTS] __cpuinitdata;
255
9d31d35b
YL
256/* Current gdt points %fs at the "master" per-cpu area: after this,
257 * it's on the real one. */
552be871 258void switch_to_new_gdt(int cpu)
9d31d35b
YL
259{
260 struct desc_ptr gdt_descr;
261
2697fbd5 262 gdt_descr.address = (long)get_cpu_gdt_table(cpu);
9d31d35b
YL
263 gdt_descr.size = GDT_SIZE - 1;
264 load_gdt(&gdt_descr);
2697fbd5 265 /* Reload the per-cpu base */
fab334c1 266#ifdef CONFIG_X86_32
2697fbd5
BG
267 loadsegment(fs, __KERNEL_PERCPU);
268#else
269 loadsegment(gs, 0);
270 wrmsrl(MSR_GS_BASE, (unsigned long)per_cpu(irq_stack_union.gs_base, cpu));
fab334c1 271#endif
9d31d35b
YL
272}
273
10a434fc 274static struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
1da177e4 275
34048c9e 276static void __cpuinit default_init(struct cpuinfo_x86 *c)
1da177e4 277{
b9e67f00
YL
278#ifdef CONFIG_X86_64
279 display_cacheinfo(c);
280#else
1da177e4
LT
281 /* Not much we can do here... */
282 /* Check if at least it has cpuid */
283 if (c->cpuid_level == -1) {
284 /* No cpuid. It must be an ancient CPU */
285 if (c->x86 == 4)
286 strcpy(c->x86_model_id, "486");
287 else if (c->x86 == 3)
288 strcpy(c->x86_model_id, "386");
289 }
b9e67f00 290#endif
1da177e4
LT
291}
292
95414930 293static struct cpu_dev __cpuinitdata default_cpu = {
1da177e4 294 .c_init = default_init,
fe38d855 295 .c_vendor = "Unknown",
10a434fc 296 .c_x86_vendor = X86_VENDOR_UNKNOWN,
1da177e4 297};
1da177e4 298
1b05d60d 299static void __cpuinit get_model_name(struct cpuinfo_x86 *c)
1da177e4
LT
300{
301 unsigned int *v;
302 char *p, *q;
303
3da99c97 304 if (c->extended_cpuid_level < 0x80000004)
1b05d60d 305 return;
1da177e4
LT
306
307 v = (unsigned int *) c->x86_model_id;
308 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
309 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
310 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
311 c->x86_model_id[48] = 0;
312
313 /* Intel chips right-justify this string for some dumb reason;
314 undo that brain damage */
315 p = q = &c->x86_model_id[0];
34048c9e 316 while (*p == ' ')
1da177e4 317 p++;
34048c9e
PC
318 if (p != q) {
319 while (*p)
1da177e4 320 *q++ = *p++;
34048c9e 321 while (q <= &c->x86_model_id[48])
1da177e4
LT
322 *q++ = '\0'; /* Zero-pad the rest */
323 }
1da177e4
LT
324}
325
3bc9b76b 326void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
1da177e4 327{
9d31d35b 328 unsigned int n, dummy, ebx, ecx, edx, l2size;
1da177e4 329
3da99c97 330 n = c->extended_cpuid_level;
1da177e4
LT
331
332 if (n >= 0x80000005) {
9d31d35b 333 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
1da177e4 334 printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), D cache %dK (%d bytes/line)\n",
9d31d35b
YL
335 edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
336 c->x86_cache_size = (ecx>>24) + (edx>>24);
140fc727
YL
337#ifdef CONFIG_X86_64
338 /* On K8 L1 TLB is inclusive, so don't count it */
339 c->x86_tlbsize = 0;
340#endif
1da177e4
LT
341 }
342
343 if (n < 0x80000006) /* Some chips just has a large L1. */
344 return;
345
0a488a53 346 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
1da177e4 347 l2size = ecx >> 16;
34048c9e 348
140fc727
YL
349#ifdef CONFIG_X86_64
350 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
351#else
1da177e4
LT
352 /* do processor-specific cache resizing */
353 if (this_cpu->c_size_cache)
34048c9e 354 l2size = this_cpu->c_size_cache(c, l2size);
1da177e4
LT
355
356 /* Allow user to override all this if necessary. */
357 if (cachesize_override != -1)
358 l2size = cachesize_override;
359
34048c9e 360 if (l2size == 0)
1da177e4 361 return; /* Again, no L2 cache is possible */
140fc727 362#endif
1da177e4
LT
363
364 c->x86_cache_size = l2size;
365
366 printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
0a488a53 367 l2size, ecx & 0xFF);
1da177e4
LT
368}
369
9d31d35b 370void __cpuinit detect_ht(struct cpuinfo_x86 *c)
1da177e4 371{
97e4db7c 372#ifdef CONFIG_X86_HT
0a488a53
YL
373 u32 eax, ebx, ecx, edx;
374 int index_msb, core_bits;
1da177e4 375
0a488a53 376 if (!cpu_has(c, X86_FEATURE_HT))
9d31d35b 377 return;
1da177e4 378
0a488a53
YL
379 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
380 goto out;
1da177e4 381
1cd78776
YL
382 if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
383 return;
1da177e4 384
0a488a53 385 cpuid(1, &eax, &ebx, &ecx, &edx);
1da177e4 386
9d31d35b
YL
387 smp_num_siblings = (ebx & 0xff0000) >> 16;
388
389 if (smp_num_siblings == 1) {
390 printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
391 } else if (smp_num_siblings > 1) {
392
9628937d 393 if (smp_num_siblings > nr_cpu_ids) {
9d31d35b
YL
394 printk(KERN_WARNING "CPU: Unsupported number of siblings %d",
395 smp_num_siblings);
396 smp_num_siblings = 1;
397 return;
398 }
399
400 index_msb = get_count_order(smp_num_siblings);
1cd78776
YL
401#ifdef CONFIG_X86_64
402 c->phys_proc_id = phys_pkg_id(index_msb);
403#else
9d31d35b 404 c->phys_proc_id = phys_pkg_id(c->initial_apicid, index_msb);
1cd78776 405#endif
9d31d35b
YL
406
407 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
408
409 index_msb = get_count_order(smp_num_siblings);
410
411 core_bits = get_count_order(c->x86_max_cores);
412
1cd78776
YL
413#ifdef CONFIG_X86_64
414 c->cpu_core_id = phys_pkg_id(index_msb) &
415 ((1 << core_bits) - 1);
416#else
9d31d35b
YL
417 c->cpu_core_id = phys_pkg_id(c->initial_apicid, index_msb) &
418 ((1 << core_bits) - 1);
1cd78776 419#endif
1da177e4 420 }
1da177e4 421
0a488a53
YL
422out:
423 if ((c->x86_max_cores * smp_num_siblings) > 1) {
424 printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
425 c->phys_proc_id);
426 printk(KERN_INFO "CPU: Processor Core ID: %d\n",
427 c->cpu_core_id);
9d31d35b 428 }
9d31d35b 429#endif
97e4db7c 430}
1da177e4 431
3da99c97 432static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
1da177e4
LT
433{
434 char *v = c->x86_vendor_id;
435 int i;
fe38d855 436 static int printed;
1da177e4
LT
437
438 for (i = 0; i < X86_VENDOR_NUM; i++) {
10a434fc
YL
439 if (!cpu_devs[i])
440 break;
441
442 if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
443 (cpu_devs[i]->c_ident[1] &&
444 !strcmp(v, cpu_devs[i]->c_ident[1]))) {
445 this_cpu = cpu_devs[i];
446 c->x86_vendor = this_cpu->c_x86_vendor;
447 return;
1da177e4
LT
448 }
449 }
10a434fc 450
fe38d855
CE
451 if (!printed) {
452 printed++;
43603c8d 453 printk(KERN_ERR "CPU: vendor_id '%s' unknown, using generic init.\n", v);
fe38d855
CE
454 printk(KERN_ERR "CPU: Your system may be unstable.\n");
455 }
10a434fc 456
fe38d855
CE
457 c->x86_vendor = X86_VENDOR_UNKNOWN;
458 this_cpu = &default_cpu;
1da177e4
LT
459}
460
9d31d35b 461void __cpuinit cpu_detect(struct cpuinfo_x86 *c)
1da177e4 462{
1da177e4 463 /* Get vendor name */
4a148513
HH
464 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
465 (unsigned int *)&c->x86_vendor_id[0],
466 (unsigned int *)&c->x86_vendor_id[8],
467 (unsigned int *)&c->x86_vendor_id[4]);
1da177e4 468
1da177e4 469 c->x86 = 4;
9d31d35b 470 /* Intel-defined flags: level 0x00000001 */
1da177e4
LT
471 if (c->cpuid_level >= 0x00000001) {
472 u32 junk, tfms, cap0, misc;
473 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
9d31d35b
YL
474 c->x86 = (tfms >> 8) & 0xf;
475 c->x86_model = (tfms >> 4) & 0xf;
476 c->x86_mask = tfms & 0xf;
f5f786d0 477 if (c->x86 == 0xf)
1da177e4 478 c->x86 += (tfms >> 20) & 0xff;
f5f786d0 479 if (c->x86 >= 0x6)
9d31d35b 480 c->x86_model += ((tfms >> 16) & 0xf) << 4;
d4387bd3 481 if (cap0 & (1<<19)) {
d4387bd3 482 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
9d31d35b 483 c->x86_cache_alignment = c->x86_clflush_size;
d4387bd3 484 }
1da177e4 485 }
1da177e4 486}
3da99c97
YL
487
488static void __cpuinit get_cpu_cap(struct cpuinfo_x86 *c)
093af8d7
YL
489{
490 u32 tfms, xlvl;
3da99c97 491 u32 ebx;
093af8d7 492
3da99c97
YL
493 /* Intel-defined flags: level 0x00000001 */
494 if (c->cpuid_level >= 0x00000001) {
495 u32 capability, excap;
496 cpuid(0x00000001, &tfms, &ebx, &excap, &capability);
497 c->x86_capability[0] = capability;
498 c->x86_capability[4] = excap;
499 }
093af8d7 500
3da99c97
YL
501 /* AMD-defined flags: level 0x80000001 */
502 xlvl = cpuid_eax(0x80000000);
503 c->extended_cpuid_level = xlvl;
504 if ((xlvl & 0xffff0000) == 0x80000000) {
505 if (xlvl >= 0x80000001) {
506 c->x86_capability[1] = cpuid_edx(0x80000001);
507 c->x86_capability[6] = cpuid_ecx(0x80000001);
093af8d7 508 }
093af8d7 509 }
093af8d7 510
5122c890 511#ifdef CONFIG_X86_64
5122c890
YL
512 if (c->extended_cpuid_level >= 0x80000008) {
513 u32 eax = cpuid_eax(0x80000008);
514
515 c->x86_virt_bits = (eax >> 8) & 0xff;
516 c->x86_phys_bits = eax & 0xff;
093af8d7 517 }
5122c890 518#endif
e3224234
YL
519
520 if (c->extended_cpuid_level >= 0x80000007)
521 c->x86_power = cpuid_edx(0x80000007);
093af8d7
YL
522
523}
1da177e4 524
aef93c8b
YL
525static void __cpuinit identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
526{
527#ifdef CONFIG_X86_32
528 int i;
529
530 /*
531 * First of all, decide if this is a 486 or higher
532 * It's a 486 if we can modify the AC flag
533 */
534 if (flag_is_changeable_p(X86_EFLAGS_AC))
535 c->x86 = 4;
536 else
537 c->x86 = 3;
538
539 for (i = 0; i < X86_VENDOR_NUM; i++)
540 if (cpu_devs[i] && cpu_devs[i]->c_identify) {
541 c->x86_vendor_id[0] = 0;
542 cpu_devs[i]->c_identify(c);
543 if (c->x86_vendor_id[0]) {
544 get_cpu_vendor(c);
545 break;
546 }
547 }
548#endif
549}
550
34048c9e
PC
551/*
552 * Do minimum CPU detection early.
553 * Fields really needed: vendor, cpuid_level, family, model, mask,
554 * cache alignment.
555 * The others are not touched to avoid unwanted side effects.
556 *
557 * WARNING: this function is only called on the BP. Don't add code here
558 * that is supposed to run on all CPUs.
559 */
3da99c97 560static void __init early_identify_cpu(struct cpuinfo_x86 *c)
d7cd5611 561{
6627d242
YL
562#ifdef CONFIG_X86_64
563 c->x86_clflush_size = 64;
564#else
d4387bd3 565 c->x86_clflush_size = 32;
6627d242 566#endif
0a488a53 567 c->x86_cache_alignment = c->x86_clflush_size;
d7cd5611 568
3da99c97 569 memset(&c->x86_capability, 0, sizeof c->x86_capability);
0a488a53 570 c->extended_cpuid_level = 0;
d7cd5611 571
aef93c8b
YL
572 if (!have_cpuid_p())
573 identify_cpu_without_cpuid(c);
574
575 /* cyrix could have cpuid enabled via c_identify()*/
d7cd5611
RR
576 if (!have_cpuid_p())
577 return;
578
579 cpu_detect(c);
580
3da99c97 581 get_cpu_vendor(c);
2b16a235 582
3da99c97 583 get_cpu_cap(c);
12cf105c 584
10a434fc
YL
585 if (this_cpu->c_early_init)
586 this_cpu->c_early_init(c);
093af8d7 587
3da99c97 588 validate_pat_support(c);
bfcb4c1b 589
1c4acdb4 590#ifdef CONFIG_SMP
bfcb4c1b 591 c->cpu_index = boot_cpu_id;
1c4acdb4 592#endif
d7cd5611
RR
593}
594
9d31d35b
YL
595void __init early_cpu_init(void)
596{
10a434fc
YL
597 struct cpu_dev **cdev;
598 int count = 0;
599
600 printk("KERNEL supported cpus:\n");
601 for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
602 struct cpu_dev *cpudev = *cdev;
603 unsigned int j;
9d31d35b 604
10a434fc
YL
605 if (count >= X86_VENDOR_NUM)
606 break;
607 cpu_devs[count] = cpudev;
608 count++;
609
610 for (j = 0; j < 2; j++) {
611 if (!cpudev->c_ident[j])
612 continue;
613 printk(" %s %s\n", cpudev->c_vendor,
614 cpudev->c_ident[j]);
615 }
616 }
9d31d35b 617
9d31d35b 618 early_identify_cpu(&boot_cpu_data);
d7cd5611 619}
093af8d7 620
b6734c35
PA
621/*
622 * The NOPL instruction is supposed to exist on all CPUs with
ba0593bf 623 * family >= 6; unfortunately, that's not true in practice because
b6734c35 624 * of early VIA chips and (more importantly) broken virtualizers that
ba0593bf
PA
625 * are not easy to detect. In the latter case it doesn't even *fail*
626 * reliably, so probing for it doesn't even work. Disable it completely
627 * unless we can find a reliable way to detect all the broken cases.
b6734c35
PA
628 */
629static void __cpuinit detect_nopl(struct cpuinfo_x86 *c)
630{
b6734c35 631 clear_cpu_cap(c, X86_FEATURE_NOPL);
d7cd5611
RR
632}
633
34048c9e 634static void __cpuinit generic_identify(struct cpuinfo_x86 *c)
1da177e4 635{
aef93c8b 636 c->extended_cpuid_level = 0;
1da177e4 637
3da99c97 638 if (!have_cpuid_p())
aef93c8b 639 identify_cpu_without_cpuid(c);
1d67953f 640
aef93c8b 641 /* cyrix could have cpuid enabled via c_identify()*/
a9853dd6 642 if (!have_cpuid_p())
aef93c8b 643 return;
1da177e4 644
3da99c97 645 cpu_detect(c);
1da177e4 646
3da99c97 647 get_cpu_vendor(c);
1da177e4 648
3da99c97 649 get_cpu_cap(c);
1da177e4 650
3da99c97
YL
651 if (c->cpuid_level >= 0x00000001) {
652 c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
b89d3b3e
YL
653#ifdef CONFIG_X86_32
654# ifdef CONFIG_X86_HT
3da99c97 655 c->apicid = phys_pkg_id(c->initial_apicid, 0);
b89d3b3e 656# else
3da99c97 657 c->apicid = c->initial_apicid;
b89d3b3e
YL
658# endif
659#endif
1da177e4 660
b89d3b3e
YL
661#ifdef CONFIG_X86_HT
662 c->phys_proc_id = c->initial_apicid;
1e9f28fa 663#endif
3da99c97 664 }
1da177e4 665
1b05d60d 666 get_model_name(c); /* Default name */
1da177e4 667
3da99c97
YL
668 init_scattered_cpuid_features(c);
669 detect_nopl(c);
1da177e4 670}
1da177e4
LT
671
672/*
673 * This does the hard work of actually picking apart the CPU stuff...
674 */
9a250347 675static void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
1da177e4
LT
676{
677 int i;
678
679 c->loops_per_jiffy = loops_per_jiffy;
680 c->x86_cache_size = -1;
681 c->x86_vendor = X86_VENDOR_UNKNOWN;
1da177e4
LT
682 c->x86_model = c->x86_mask = 0; /* So far unknown... */
683 c->x86_vendor_id[0] = '\0'; /* Unset */
684 c->x86_model_id[0] = '\0'; /* Unset */
94605eff 685 c->x86_max_cores = 1;
102bbe3a 686 c->x86_coreid_bits = 0;
11fdd252 687#ifdef CONFIG_X86_64
102bbe3a
YL
688 c->x86_clflush_size = 64;
689#else
690 c->cpuid_level = -1; /* CPUID not detected */
770d132f 691 c->x86_clflush_size = 32;
102bbe3a
YL
692#endif
693 c->x86_cache_alignment = c->x86_clflush_size;
1da177e4
LT
694 memset(&c->x86_capability, 0, sizeof c->x86_capability);
695
1da177e4
LT
696 generic_identify(c);
697
3898534d 698 if (this_cpu->c_identify)
1da177e4
LT
699 this_cpu->c_identify(c);
700
102bbe3a
YL
701#ifdef CONFIG_X86_64
702 c->apicid = phys_pkg_id(0);
703#endif
704
1da177e4
LT
705 /*
706 * Vendor-specific initialization. In this section we
707 * canonicalize the feature flags, meaning if there are
708 * features a certain CPU supports which CPUID doesn't
709 * tell us, CPUID claiming incorrect flags, or other bugs,
710 * we handle them here.
711 *
712 * At the end of this section, c->x86_capability better
713 * indicate the features this CPU genuinely supports!
714 */
715 if (this_cpu->c_init)
716 this_cpu->c_init(c);
717
718 /* Disable the PN if appropriate */
719 squash_the_stupid_serial_number(c);
720
721 /*
722 * The vendor-specific functions might have changed features. Now
723 * we do "generic changes."
724 */
725
1da177e4 726 /* If the model name is still unset, do table lookup. */
34048c9e 727 if (!c->x86_model_id[0]) {
1da177e4
LT
728 char *p;
729 p = table_lookup_model(c);
34048c9e 730 if (p)
1da177e4
LT
731 strcpy(c->x86_model_id, p);
732 else
733 /* Last resort... */
734 sprintf(c->x86_model_id, "%02x/%02x",
54a20f8c 735 c->x86, c->x86_model);
1da177e4
LT
736 }
737
102bbe3a
YL
738#ifdef CONFIG_X86_64
739 detect_ht(c);
740#endif
741
88b094fb 742 init_hypervisor(c);
1da177e4
LT
743 /*
744 * On SMP, boot_cpu_data holds the common feature set between
745 * all CPUs; so make sure that we indicate which features are
746 * common between the CPUs. The first time this routine gets
747 * executed, c == &boot_cpu_data.
748 */
34048c9e 749 if (c != &boot_cpu_data) {
1da177e4 750 /* AND the already accumulated flags with these */
9d31d35b 751 for (i = 0; i < NCAPINTS; i++)
1da177e4
LT
752 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
753 }
754
7d851c8d
AK
755 /* Clear all flags overriden by options */
756 for (i = 0; i < NCAPINTS; i++)
12c247a6 757 c->x86_capability[i] &= ~cleared_cpu_caps[i];
7d851c8d 758
102bbe3a 759#ifdef CONFIG_X86_MCE
1da177e4 760 /* Init Machine Check Exception if available. */
1da177e4 761 mcheck_init(c);
102bbe3a 762#endif
30d432df
AK
763
764 select_idle_routine(c);
102bbe3a
YL
765
766#if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
767 numa_add_cpu(smp_processor_id());
768#endif
a6c4e076 769}
31ab269a 770
e04d645f
GC
771#ifdef CONFIG_X86_64
772static void vgetcpu_set_mode(void)
773{
774 if (cpu_has(&boot_cpu_data, X86_FEATURE_RDTSCP))
775 vgetcpu_mode = VGETCPU_RDTSCP;
776 else
777 vgetcpu_mode = VGETCPU_LSL;
778}
779#endif
780
a6c4e076
JF
781void __init identify_boot_cpu(void)
782{
783 identify_cpu(&boot_cpu_data);
102bbe3a 784#ifdef CONFIG_X86_32
a6c4e076 785 sysenter_setup();
6fe940d6 786 enable_sep_cpu();
e04d645f
GC
787#else
788 vgetcpu_set_mode();
102bbe3a 789#endif
a6c4e076 790}
3b520b23 791
a6c4e076
JF
792void __cpuinit identify_secondary_cpu(struct cpuinfo_x86 *c)
793{
794 BUG_ON(c == &boot_cpu_data);
795 identify_cpu(c);
102bbe3a 796#ifdef CONFIG_X86_32
a6c4e076 797 enable_sep_cpu();
102bbe3a 798#endif
a6c4e076 799 mtrr_ap_init();
1da177e4
LT
800}
801
a0854a46
YL
802struct msr_range {
803 unsigned min;
804 unsigned max;
805};
1da177e4 806
a0854a46
YL
807static struct msr_range msr_range_array[] __cpuinitdata = {
808 { 0x00000000, 0x00000418},
809 { 0xc0000000, 0xc000040b},
810 { 0xc0010000, 0xc0010142},
811 { 0xc0011000, 0xc001103b},
812};
1da177e4 813
a0854a46
YL
814static void __cpuinit print_cpu_msr(void)
815{
816 unsigned index;
817 u64 val;
818 int i;
819 unsigned index_min, index_max;
820
821 for (i = 0; i < ARRAY_SIZE(msr_range_array); i++) {
822 index_min = msr_range_array[i].min;
823 index_max = msr_range_array[i].max;
824 for (index = index_min; index < index_max; index++) {
825 if (rdmsrl_amd_safe(index, &val))
826 continue;
827 printk(KERN_INFO " MSR%08x: %016llx\n", index, val);
1da177e4 828 }
a0854a46
YL
829 }
830}
94605eff 831
a0854a46
YL
832static int show_msr __cpuinitdata;
833static __init int setup_show_msr(char *arg)
834{
835 int num;
3dd9d514 836
a0854a46 837 get_option(&arg, &num);
3dd9d514 838
a0854a46
YL
839 if (num > 0)
840 show_msr = num;
841 return 1;
1da177e4 842}
a0854a46 843__setup("show_msr=", setup_show_msr);
1da177e4 844
191679fd
AK
845static __init int setup_noclflush(char *arg)
846{
847 setup_clear_cpu_cap(X86_FEATURE_CLFLSH);
848 return 1;
849}
850__setup("noclflush", setup_noclflush);
851
3bc9b76b 852void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
1da177e4
LT
853{
854 char *vendor = NULL;
855
856 if (c->x86_vendor < X86_VENDOR_NUM)
857 vendor = this_cpu->c_vendor;
858 else if (c->cpuid_level >= 0)
859 vendor = c->x86_vendor_id;
860
bd32a8cf 861 if (vendor && !strstr(c->x86_model_id, vendor))
9d31d35b 862 printk(KERN_CONT "%s ", vendor);
1da177e4 863
9d31d35b
YL
864 if (c->x86_model_id[0])
865 printk(KERN_CONT "%s", c->x86_model_id);
1da177e4 866 else
9d31d35b 867 printk(KERN_CONT "%d86", c->x86);
1da177e4 868
34048c9e 869 if (c->x86_mask || c->cpuid_level >= 0)
9d31d35b 870 printk(KERN_CONT " stepping %02x\n", c->x86_mask);
1da177e4 871 else
9d31d35b 872 printk(KERN_CONT "\n");
a0854a46
YL
873
874#ifdef CONFIG_SMP
875 if (c->cpu_index < show_msr)
876 print_cpu_msr();
877#else
878 if (show_msr)
879 print_cpu_msr();
880#endif
1da177e4
LT
881}
882
ac72e788
AK
883static __init int setup_disablecpuid(char *arg)
884{
885 int bit;
886 if (get_option(&arg, &bit) && bit < NCAPINTS*32)
887 setup_clear_cpu_cap(bit);
888 else
889 return 0;
890 return 1;
891}
892__setup("clearcpuid=", setup_disablecpuid);
893
d5494d4f 894#ifdef CONFIG_X86_64
d5494d4f
YL
895struct desc_ptr idt_descr = { 256 * 16 - 1, (unsigned long) idt_table };
896
947e76cd
BG
897DEFINE_PER_CPU_FIRST(union irq_stack_union,
898 irq_stack_union) __aligned(PAGE_SIZE);
26f80bd6
BG
899#ifdef CONFIG_SMP
900DEFINE_PER_CPU(char *, irq_stack_ptr); /* will be set during per cpu init */
901#else
902DEFINE_PER_CPU(char *, irq_stack_ptr) =
947e76cd 903 per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE - 64;
26f80bd6 904#endif
d5494d4f 905
9af45651
BG
906DEFINE_PER_CPU(unsigned long, kernel_stack) =
907 (unsigned long)&init_thread_union - KERNEL_STACK_OFFSET + THREAD_SIZE;
908EXPORT_PER_CPU_SYMBOL(kernel_stack);
909
56895530
BG
910DEFINE_PER_CPU(unsigned int, irq_count) = -1;
911
92d65b23
BG
912static DEFINE_PER_CPU_PAGE_ALIGNED(char, exception_stacks
913 [(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ + DEBUG_STKSZ])
914 __aligned(PAGE_SIZE);
d5494d4f
YL
915
916extern asmlinkage void ignore_sysret(void);
917
918/* May not be marked __init: used by software suspend */
919void syscall_init(void)
1da177e4 920{
d5494d4f
YL
921 /*
922 * LSTAR and STAR live in a bit strange symbiosis.
923 * They both write to the same internal register. STAR allows to
924 * set CS/DS but only a 32bit target. LSTAR sets the 64bit rip.
925 */
926 wrmsrl(MSR_STAR, ((u64)__USER32_CS)<<48 | ((u64)__KERNEL_CS)<<32);
927 wrmsrl(MSR_LSTAR, system_call);
928 wrmsrl(MSR_CSTAR, ignore_sysret);
03ae5768 929
d5494d4f
YL
930#ifdef CONFIG_IA32_EMULATION
931 syscall32_cpu_init();
932#endif
03ae5768 933
d5494d4f
YL
934 /* Flags to clear on syscall */
935 wrmsrl(MSR_SYSCALL_MASK,
936 X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|X86_EFLAGS_IOPL);
1da177e4 937}
62111195 938
d5494d4f
YL
939unsigned long kernel_eflags;
940
941/*
942 * Copies of the original ist values from the tss are only accessed during
943 * debugging, no special alignment required.
944 */
945DEFINE_PER_CPU(struct orig_ist, orig_ist);
946
947#else
948
7c3576d2 949/* Make sure %fs is initialized properly in idle threads */
6b2fb3c6 950struct pt_regs * __cpuinit idle_regs(struct pt_regs *regs)
f95d47ca
JF
951{
952 memset(regs, 0, sizeof(struct pt_regs));
65ea5b03 953 regs->fs = __KERNEL_PERCPU;
f95d47ca
JF
954 return regs;
955}
d5494d4f 956#endif
c5413fbe 957
d2cbcc49
RR
958/*
959 * cpu_init() initializes state that is per-CPU. Some data is already
960 * initialized (naturally) in the bootstrap process, such as the GDT
961 * and IDT. We reload them nevertheless, this function acts as a
962 * 'CPU state barrier', nothing should get across.
1ba76586 963 * A lot of state is already set up in PDA init for 64 bit
d2cbcc49 964 */
1ba76586
YL
965#ifdef CONFIG_X86_64
966void __cpuinit cpu_init(void)
967{
968 int cpu = stack_smp_processor_id();
969 struct tss_struct *t = &per_cpu(init_tss, cpu);
970 struct orig_ist *orig_ist = &per_cpu(orig_ist, cpu);
971 unsigned long v;
1ba76586
YL
972 struct task_struct *me;
973 int i;
974
e7a22c1e
BG
975#ifdef CONFIG_NUMA
976 if (cpu != 0 && percpu_read(node_number) == 0 &&
977 cpu_to_node(cpu) != NUMA_NO_NODE)
978 percpu_write(node_number, cpu_to_node(cpu));
979#endif
980
1ba76586
YL
981 me = current;
982
c2d1cec1 983 if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask))
1ba76586
YL
984 panic("CPU#%d already initialized!\n", cpu);
985
986 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
987
988 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
989
990 /*
991 * Initialize the per-CPU GDT with the boot GDT,
992 * and set up the GDT descriptor:
993 */
994
552be871 995 switch_to_new_gdt(cpu);
2697fbd5
BG
996 loadsegment(fs, 0);
997
1ba76586
YL
998 load_idt((const struct desc_ptr *)&idt_descr);
999
1000 memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
1001 syscall_init();
1002
1003 wrmsrl(MSR_FS_BASE, 0);
1004 wrmsrl(MSR_KERNEL_GS_BASE, 0);
1005 barrier();
1006
1007 check_efer();
1008 if (cpu != 0 && x2apic)
1009 enable_x2apic();
1010
1011 /*
1012 * set up and load the per-CPU TSS
1013 */
1014 if (!orig_ist->ist[0]) {
92d65b23
BG
1015 static const unsigned int sizes[N_EXCEPTION_STACKS] = {
1016 [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STKSZ,
1017 [DEBUG_STACK - 1] = DEBUG_STKSZ
1ba76586 1018 };
92d65b23 1019 char *estacks = per_cpu(exception_stacks, cpu);
1ba76586 1020 for (v = 0; v < N_EXCEPTION_STACKS; v++) {
92d65b23 1021 estacks += sizes[v];
1ba76586
YL
1022 orig_ist->ist[v] = t->x86_tss.ist[v] =
1023 (unsigned long)estacks;
1024 }
1025 }
1026
1027 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
1028 /*
1029 * <= is required because the CPU will access up to
1030 * 8 bits beyond the end of the IO permission bitmap.
1031 */
1032 for (i = 0; i <= IO_BITMAP_LONGS; i++)
1033 t->io_bitmap[i] = ~0UL;
1034
1035 atomic_inc(&init_mm.mm_count);
1036 me->active_mm = &init_mm;
1037 if (me->mm)
1038 BUG();
1039 enter_lazy_tlb(&init_mm, me);
1040
1041 load_sp0(t, &current->thread);
1042 set_tss_desc(cpu, t);
1043 load_TR_desc();
1044 load_LDT(&init_mm.context);
1045
1046#ifdef CONFIG_KGDB
1047 /*
1048 * If the kgdb is connected no debug regs should be altered. This
1049 * is only applicable when KGDB and a KGDB I/O module are built
1050 * into the kernel and you are using early debugging with
1051 * kgdbwait. KGDB will control the kernel HW breakpoint registers.
1052 */
1053 if (kgdb_connected && arch_kgdb_ops.correct_hw_break)
1054 arch_kgdb_ops.correct_hw_break();
1055 else {
1056#endif
1057 /*
1058 * Clear all 6 debug registers:
1059 */
1060
1061 set_debugreg(0UL, 0);
1062 set_debugreg(0UL, 1);
1063 set_debugreg(0UL, 2);
1064 set_debugreg(0UL, 3);
1065 set_debugreg(0UL, 6);
1066 set_debugreg(0UL, 7);
1067#ifdef CONFIG_KGDB
1068 /* If the kgdb is connected no debug regs should be altered. */
1069 }
1070#endif
1071
1072 fpu_init();
1073
1074 raw_local_save_flags(kernel_eflags);
1075
1076 if (is_uv_system())
1077 uv_cpu_init();
1078}
1079
1080#else
1081
d2cbcc49 1082void __cpuinit cpu_init(void)
9ee79a3d 1083{
d2cbcc49
RR
1084 int cpu = smp_processor_id();
1085 struct task_struct *curr = current;
34048c9e 1086 struct tss_struct *t = &per_cpu(init_tss, cpu);
9ee79a3d 1087 struct thread_struct *thread = &curr->thread;
62111195 1088
c2d1cec1 1089 if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask)) {
62111195
JF
1090 printk(KERN_WARNING "CPU#%d already initialized!\n", cpu);
1091 for (;;) local_irq_enable();
1092 }
1093
1094 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
1095
1096 if (cpu_has_vme || cpu_has_tsc || cpu_has_de)
1097 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
62111195 1098
4d37e7e3 1099 load_idt(&idt_descr);
552be871 1100 switch_to_new_gdt(cpu);
1da177e4 1101
1da177e4
LT
1102 /*
1103 * Set up and load the per-CPU TSS and LDT
1104 */
1105 atomic_inc(&init_mm.mm_count);
62111195
JF
1106 curr->active_mm = &init_mm;
1107 if (curr->mm)
1108 BUG();
1109 enter_lazy_tlb(&init_mm, curr);
1da177e4 1110
faca6227 1111 load_sp0(t, thread);
34048c9e 1112 set_tss_desc(cpu, t);
1da177e4
LT
1113 load_TR_desc();
1114 load_LDT(&init_mm.context);
1115
22c4e308 1116#ifdef CONFIG_DOUBLEFAULT
1da177e4
LT
1117 /* Set up doublefault TSS pointer in the GDT */
1118 __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
22c4e308 1119#endif
1da177e4 1120
464d1a78
JF
1121 /* Clear %gs. */
1122 asm volatile ("mov %0, %%gs" : : "r" (0));
1da177e4
LT
1123
1124 /* Clear all 6 debug registers: */
4bb0d3ec
ZA
1125 set_debugreg(0, 0);
1126 set_debugreg(0, 1);
1127 set_debugreg(0, 2);
1128 set_debugreg(0, 3);
1129 set_debugreg(0, 6);
1130 set_debugreg(0, 7);
1da177e4
LT
1131
1132 /*
1133 * Force FPU initialization:
1134 */
b359e8a4
SS
1135 if (cpu_has_xsave)
1136 current_thread_info()->status = TS_XSAVE;
1137 else
1138 current_thread_info()->status = 0;
1da177e4
LT
1139 clear_used_math();
1140 mxcsr_feature_mask_init();
dc1e35c6
SS
1141
1142 /*
1143 * Boot processor to setup the FP and extended state context info.
1144 */
b3572e36 1145 if (smp_processor_id() == boot_cpu_id)
dc1e35c6
SS
1146 init_thread_xstate();
1147
1148 xsave_init();
1da177e4 1149}
e1367daf 1150
1ba76586
YL
1151
1152#endif