]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - arch/x86/kernel/cpu/common.c
x86/realmode: Setup AP jump table
[mirror_ubuntu-jammy-kernel.git] / arch / x86 / kernel / cpu / common.c
CommitLineData
457c8996 1// SPDX-License-Identifier: GPL-2.0-only
2458e53f
KS
2/* cpu_feature_enabled() cannot be used this early */
3#define USE_EARLY_PGTABLE_L5
4
57c8a661 5#include <linux/memblock.h>
9766cdbc 6#include <linux/linkage.h>
f0fc4aff 7#include <linux/bitops.h>
9766cdbc 8#include <linux/kernel.h>
186f4360 9#include <linux/export.h>
9766cdbc
JSR
10#include <linux/percpu.h>
11#include <linux/string.h>
ee098e1a 12#include <linux/ctype.h>
1da177e4 13#include <linux/delay.h>
68e21be2 14#include <linux/sched/mm.h>
e6017571 15#include <linux/sched/clock.h>
9164bb4a 16#include <linux/sched/task.h>
b47a3698 17#include <linux/sched/smt.h>
9766cdbc 18#include <linux/init.h>
0f46efeb 19#include <linux/kprobes.h>
9766cdbc 20#include <linux/kgdb.h>
1da177e4 21#include <linux/smp.h>
9766cdbc 22#include <linux/io.h>
b51ef52d 23#include <linux/syscore_ops.h>
65fddcfc 24#include <linux/pgtable.h>
9766cdbc
JSR
25
26#include <asm/stackprotector.h>
cdd6c482 27#include <asm/perf_event.h>
1da177e4 28#include <asm/mmu_context.h>
dc4e0021 29#include <asm/doublefault.h>
49d859d7 30#include <asm/archrandom.h>
9766cdbc
JSR
31#include <asm/hypervisor.h>
32#include <asm/processor.h>
1e02ce4c 33#include <asm/tlbflush.h>
f649e938 34#include <asm/debugreg.h>
9766cdbc 35#include <asm/sections.h>
f40c3300 36#include <asm/vsyscall.h>
8bdbd962
AC
37#include <linux/topology.h>
38#include <linux/cpumask.h>
60063497 39#include <linux/atomic.h>
9766cdbc
JSR
40#include <asm/proto.h>
41#include <asm/setup.h>
42#include <asm/apic.h>
43#include <asm/desc.h>
78f7f1e5 44#include <asm/fpu/internal.h>
27b07da7 45#include <asm/mtrr.h>
0274f955 46#include <asm/hwcap2.h>
8bdbd962 47#include <linux/numa.h>
0cd39f46 48#include <asm/numa.h>
9766cdbc 49#include <asm/asm.h>
0f6ff2bc 50#include <asm/bugs.h>
9766cdbc 51#include <asm/cpu.h>
a03a3e28 52#include <asm/mce.h>
9766cdbc 53#include <asm/msr.h>
eb243d1d 54#include <asm/memtype.h>
d288e1cf
FY
55#include <asm/microcode.h>
56#include <asm/microcode_intel.h>
fec9434a
DW
57#include <asm/intel-family.h>
58#include <asm/cpu_device_id.h>
bdbcdd48 59#include <asm/uv/uv.h>
1da177e4
LT
60
61#include "cpu.h"
62
0274f955
GA
63u32 elf_hwcap2 __read_mostly;
64
c2d1cec1 65/* all of these masks are initialized in setup_cpu_local_masks() */
c2d1cec1 66cpumask_var_t cpu_initialized_mask;
9766cdbc
JSR
67cpumask_var_t cpu_callout_mask;
68cpumask_var_t cpu_callin_mask;
c2d1cec1
MT
69
70/* representing cpus for which sibling maps can be computed */
71cpumask_var_t cpu_sibling_setup_mask;
72
f8b64d08
BP
73/* Number of siblings per CPU package */
74int smp_num_siblings = 1;
75EXPORT_SYMBOL(smp_num_siblings);
76
77/* Last level cache ID of each logical CPU */
78DEFINE_PER_CPU_READ_MOSTLY(u16, cpu_llc_id) = BAD_APICID;
79
2f2f52ba 80/* correctly size the local cpu masks */
4369f1fb 81void __init setup_cpu_local_masks(void)
2f2f52ba
BG
82{
83 alloc_bootmem_cpumask_var(&cpu_initialized_mask);
84 alloc_bootmem_cpumask_var(&cpu_callin_mask);
85 alloc_bootmem_cpumask_var(&cpu_callout_mask);
86 alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
87}
88
148f9bb8 89static void default_init(struct cpuinfo_x86 *c)
e8055139
OZ
90{
91#ifdef CONFIG_X86_64
27c13ece 92 cpu_detect_cache_sizes(c);
e8055139
OZ
93#else
94 /* Not much we can do here... */
95 /* Check if at least it has cpuid */
96 if (c->cpuid_level == -1) {
97 /* No cpuid. It must be an ancient CPU */
98 if (c->x86 == 4)
99 strcpy(c->x86_model_id, "486");
100 else if (c->x86 == 3)
101 strcpy(c->x86_model_id, "386");
102 }
103#endif
104}
105
148f9bb8 106static const struct cpu_dev default_cpu = {
e8055139
OZ
107 .c_init = default_init,
108 .c_vendor = "Unknown",
109 .c_x86_vendor = X86_VENDOR_UNKNOWN,
110};
111
148f9bb8 112static const struct cpu_dev *this_cpu = &default_cpu;
0a488a53 113
06deef89 114DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
950ad7ff 115#ifdef CONFIG_X86_64
06deef89
BG
116 /*
117 * We need valid kernel segments for data and code in long mode too
118 * IRET will check the segment types kkeil 2000/10/28
119 * Also sysret mandates a special GDT layout
120 *
9766cdbc 121 * TLS descriptors are currently at a different place compared to i386.
06deef89
BG
122 * Hopefully nobody expects them at a fixed place (Wine?)
123 */
1e5de182
AM
124 [GDT_ENTRY_KERNEL32_CS] = GDT_ENTRY_INIT(0xc09b, 0, 0xfffff),
125 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xa09b, 0, 0xfffff),
126 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc093, 0, 0xfffff),
127 [GDT_ENTRY_DEFAULT_USER32_CS] = GDT_ENTRY_INIT(0xc0fb, 0, 0xfffff),
128 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f3, 0, 0xfffff),
129 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xa0fb, 0, 0xfffff),
950ad7ff 130#else
1e5de182
AM
131 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xc09a, 0, 0xfffff),
132 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
133 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xc0fa, 0, 0xfffff),
134 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f2, 0, 0xfffff),
bf504672
RR
135 /*
136 * Segments used for calling PnP BIOS have byte granularity.
137 * They code segments and data segments have fixed 64k limits,
138 * the transfer segment sizes are set at run time.
139 */
6842ef0e 140 /* 32-bit code */
1e5de182 141 [GDT_ENTRY_PNPBIOS_CS32] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
6842ef0e 142 /* 16-bit code */
1e5de182 143 [GDT_ENTRY_PNPBIOS_CS16] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
6842ef0e 144 /* 16-bit data */
1e5de182 145 [GDT_ENTRY_PNPBIOS_DS] = GDT_ENTRY_INIT(0x0092, 0, 0xffff),
6842ef0e 146 /* 16-bit data */
1e5de182 147 [GDT_ENTRY_PNPBIOS_TS1] = GDT_ENTRY_INIT(0x0092, 0, 0),
6842ef0e 148 /* 16-bit data */
1e5de182 149 [GDT_ENTRY_PNPBIOS_TS2] = GDT_ENTRY_INIT(0x0092, 0, 0),
bf504672
RR
150 /*
151 * The APM segments have byte granularity and their bases
152 * are set at run time. All have 64k limits.
153 */
6842ef0e 154 /* 32-bit code */
1e5de182 155 [GDT_ENTRY_APMBIOS_BASE] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
bf504672 156 /* 16-bit code */
1e5de182 157 [GDT_ENTRY_APMBIOS_BASE+1] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
6842ef0e 158 /* data */
72c4d853 159 [GDT_ENTRY_APMBIOS_BASE+2] = GDT_ENTRY_INIT(0x4092, 0, 0xffff),
bf504672 160
1e5de182
AM
161 [GDT_ENTRY_ESPFIX_SS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
162 [GDT_ENTRY_PERCPU] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
60a5317f 163 GDT_STACK_CANARY_INIT
950ad7ff 164#endif
06deef89 165} };
7a61d35d 166EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
ae1ee11b 167
0790c9aa 168#ifdef CONFIG_X86_64
c7ad5ad2 169static int __init x86_nopcid_setup(char *s)
0790c9aa 170{
c7ad5ad2
AL
171 /* nopcid doesn't accept parameters */
172 if (s)
173 return -EINVAL;
0790c9aa
AL
174
175 /* do not emit a message if the feature is not present */
176 if (!boot_cpu_has(X86_FEATURE_PCID))
c7ad5ad2 177 return 0;
0790c9aa
AL
178
179 setup_clear_cpu_cap(X86_FEATURE_PCID);
180 pr_info("nopcid: PCID feature disabled\n");
c7ad5ad2 181 return 0;
0790c9aa 182}
c7ad5ad2 183early_param("nopcid", x86_nopcid_setup);
0790c9aa
AL
184#endif
185
d12a72b8
AL
186static int __init x86_noinvpcid_setup(char *s)
187{
188 /* noinvpcid doesn't accept parameters */
189 if (s)
190 return -EINVAL;
191
192 /* do not emit a message if the feature is not present */
193 if (!boot_cpu_has(X86_FEATURE_INVPCID))
194 return 0;
195
196 setup_clear_cpu_cap(X86_FEATURE_INVPCID);
197 pr_info("noinvpcid: INVPCID feature disabled\n");
198 return 0;
199}
200early_param("noinvpcid", x86_noinvpcid_setup);
201
ba51dced 202#ifdef CONFIG_X86_32
148f9bb8
PG
203static int cachesize_override = -1;
204static int disable_x86_serial_nr = 1;
1da177e4 205
0a488a53
YL
206static int __init cachesize_setup(char *str)
207{
208 get_option(&str, &cachesize_override);
209 return 1;
210}
211__setup("cachesize=", cachesize_setup);
212
0a488a53
YL
213static int __init x86_sep_setup(char *s)
214{
215 setup_clear_cpu_cap(X86_FEATURE_SEP);
216 return 1;
217}
218__setup("nosep", x86_sep_setup);
219
220/* Standard macro to see if a specific flag is changeable */
221static inline int flag_is_changeable_p(u32 flag)
222{
223 u32 f1, f2;
224
94f6bac1
KH
225 /*
226 * Cyrix and IDT cpus allow disabling of CPUID
227 * so the code below may return different results
228 * when it is executed before and after enabling
229 * the CPUID. Add "volatile" to not allow gcc to
230 * optimize the subsequent calls to this function.
231 */
0f3fa48a
IM
232 asm volatile ("pushfl \n\t"
233 "pushfl \n\t"
234 "popl %0 \n\t"
235 "movl %0, %1 \n\t"
236 "xorl %2, %0 \n\t"
237 "pushl %0 \n\t"
238 "popfl \n\t"
239 "pushfl \n\t"
240 "popl %0 \n\t"
241 "popfl \n\t"
242
94f6bac1
KH
243 : "=&r" (f1), "=&r" (f2)
244 : "ir" (flag));
0a488a53
YL
245
246 return ((f1^f2) & flag) != 0;
247}
248
249/* Probe for the CPUID instruction */
148f9bb8 250int have_cpuid_p(void)
0a488a53
YL
251{
252 return flag_is_changeable_p(X86_EFLAGS_ID);
253}
254
148f9bb8 255static void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
0a488a53 256{
0f3fa48a
IM
257 unsigned long lo, hi;
258
259 if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr)
260 return;
261
262 /* Disable processor serial number: */
263
264 rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
265 lo |= 0x200000;
266 wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
267
1b74dde7 268 pr_notice("CPU serial number disabled.\n");
0f3fa48a
IM
269 clear_cpu_cap(c, X86_FEATURE_PN);
270
271 /* Disabling the serial number may affect the cpuid level */
272 c->cpuid_level = cpuid_eax(0);
0a488a53
YL
273}
274
275static int __init x86_serial_nr_setup(char *s)
276{
277 disable_x86_serial_nr = 0;
278 return 1;
279}
280__setup("serialnumber", x86_serial_nr_setup);
ba51dced 281#else
102bbe3a
YL
282static inline int flag_is_changeable_p(u32 flag)
283{
284 return 1;
285}
102bbe3a
YL
286static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
287{
288}
ba51dced 289#endif
0a488a53 290
de5397ad
FY
291static __init int setup_disable_smep(char *arg)
292{
b2cc2a07 293 setup_clear_cpu_cap(X86_FEATURE_SMEP);
de5397ad
FY
294 return 1;
295}
296__setup("nosmep", setup_disable_smep);
297
b2cc2a07 298static __always_inline void setup_smep(struct cpuinfo_x86 *c)
de5397ad 299{
b2cc2a07 300 if (cpu_has(c, X86_FEATURE_SMEP))
375074cc 301 cr4_set_bits(X86_CR4_SMEP);
de5397ad
FY
302}
303
52b6179a
PA
304static __init int setup_disable_smap(char *arg)
305{
b2cc2a07 306 setup_clear_cpu_cap(X86_FEATURE_SMAP);
52b6179a
PA
307 return 1;
308}
309__setup("nosmap", setup_disable_smap);
310
b2cc2a07
PA
311static __always_inline void setup_smap(struct cpuinfo_x86 *c)
312{
581b7f15 313 unsigned long eflags = native_save_fl();
b2cc2a07
PA
314
315 /* This should have been cleared long ago */
b2cc2a07
PA
316 BUG_ON(eflags & X86_EFLAGS_AC);
317
03bbd596
PA
318 if (cpu_has(c, X86_FEATURE_SMAP)) {
319#ifdef CONFIG_X86_SMAP
375074cc 320 cr4_set_bits(X86_CR4_SMAP);
03bbd596 321#else
375074cc 322 cr4_clear_bits(X86_CR4_SMAP);
03bbd596
PA
323#endif
324 }
de5397ad
FY
325}
326
aa35f896
RN
327static __always_inline void setup_umip(struct cpuinfo_x86 *c)
328{
329 /* Check the boot processor, plus build option for UMIP. */
330 if (!cpu_feature_enabled(X86_FEATURE_UMIP))
331 goto out;
332
333 /* Check the current processor's cpuid bits. */
334 if (!cpu_has(c, X86_FEATURE_UMIP))
335 goto out;
336
337 cr4_set_bits(X86_CR4_UMIP);
338
438cbf88 339 pr_info_once("x86/cpu: User Mode Instruction Prevention (UMIP) activated\n");
770c7755 340
aa35f896
RN
341 return;
342
343out:
344 /*
345 * Make sure UMIP is disabled in case it was enabled in a
346 * previous boot (e.g., via kexec).
347 */
348 cr4_clear_bits(X86_CR4_UMIP);
349}
350
a13b9d0b
KC
351/* These bits should not change their value after CPU init is finished. */
352static const unsigned long cr4_pinned_mask =
353 X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_UMIP | X86_CR4_FSGSBASE;
7652ac92
TG
354static DEFINE_STATIC_KEY_FALSE_RO(cr_pinning);
355static unsigned long cr4_pinned_bits __ro_after_init;
356
357void native_write_cr0(unsigned long val)
358{
359 unsigned long bits_missing = 0;
360
361set_register:
362 asm volatile("mov %0,%%cr0": "+r" (val), "+m" (__force_order));
363
364 if (static_branch_likely(&cr_pinning)) {
365 if (unlikely((val & X86_CR0_WP) != X86_CR0_WP)) {
366 bits_missing = X86_CR0_WP;
367 val |= bits_missing;
368 goto set_register;
369 }
370 /* Warn after we've set the missing bits. */
371 WARN_ONCE(bits_missing, "CR0 WP bit went missing!?\n");
372 }
373}
374EXPORT_SYMBOL(native_write_cr0);
375
376void native_write_cr4(unsigned long val)
377{
a13b9d0b 378 unsigned long bits_changed = 0;
7652ac92
TG
379
380set_register:
381 asm volatile("mov %0,%%cr4": "+r" (val), "+m" (cr4_pinned_bits));
382
383 if (static_branch_likely(&cr_pinning)) {
a13b9d0b
KC
384 if (unlikely((val & cr4_pinned_mask) != cr4_pinned_bits)) {
385 bits_changed = (val & cr4_pinned_mask) ^ cr4_pinned_bits;
386 val = (val & ~cr4_pinned_mask) | cr4_pinned_bits;
7652ac92
TG
387 goto set_register;
388 }
a13b9d0b
KC
389 /* Warn after we've corrected the changed bits. */
390 WARN_ONCE(bits_changed, "pinned CR4 bits changed: 0x%lx!?\n",
391 bits_changed);
7652ac92
TG
392 }
393}
21953ee5 394#if IS_MODULE(CONFIG_LKDTM)
d8f0b353 395EXPORT_SYMBOL_GPL(native_write_cr4);
21953ee5 396#endif
d8f0b353
TG
397
398void cr4_update_irqsoff(unsigned long set, unsigned long clear)
399{
400 unsigned long newval, cr4 = this_cpu_read(cpu_tlbstate.cr4);
401
402 lockdep_assert_irqs_disabled();
403
404 newval = (cr4 & ~clear) | set;
405 if (newval != cr4) {
406 this_cpu_write(cpu_tlbstate.cr4, newval);
407 __write_cr4(newval);
408 }
409}
410EXPORT_SYMBOL(cr4_update_irqsoff);
411
412/* Read the CR4 shadow. */
413unsigned long cr4_read_shadow(void)
414{
415 return this_cpu_read(cpu_tlbstate.cr4);
416}
417EXPORT_SYMBOL_GPL(cr4_read_shadow);
7652ac92
TG
418
419void cr4_init(void)
420{
421 unsigned long cr4 = __read_cr4();
422
423 if (boot_cpu_has(X86_FEATURE_PCID))
424 cr4 |= X86_CR4_PCIDE;
425 if (static_branch_likely(&cr_pinning))
a13b9d0b 426 cr4 = (cr4 & ~cr4_pinned_mask) | cr4_pinned_bits;
7652ac92
TG
427
428 __write_cr4(cr4);
429
430 /* Initialize cr4 shadow for this CPU. */
431 this_cpu_write(cpu_tlbstate.cr4, cr4);
432}
873d50d5
KC
433
434/*
435 * Once CPU feature detection is finished (and boot params have been
436 * parsed), record any of the sensitive CR bits that are set, and
437 * enable CR pinning.
438 */
439static void __init setup_cr_pinning(void)
440{
a13b9d0b 441 cr4_pinned_bits = this_cpu_read(cpu_tlbstate.cr4) & cr4_pinned_mask;
873d50d5
KC
442 static_key_enable(&cr_pinning.key);
443}
444
b745cfba 445static __init int x86_nofsgsbase_setup(char *arg)
dd649bd0 446{
b745cfba
AL
447 /* Require an exact match without trailing characters. */
448 if (strlen(arg))
449 return 0;
450
451 /* Do not emit a message if the feature is not present. */
452 if (!boot_cpu_has(X86_FEATURE_FSGSBASE))
453 return 1;
454
455 setup_clear_cpu_cap(X86_FEATURE_FSGSBASE);
456 pr_info("FSGSBASE disabled via kernel command line\n");
dd649bd0
AL
457 return 1;
458}
b745cfba 459__setup("nofsgsbase", x86_nofsgsbase_setup);
dd649bd0 460
06976945
DH
461/*
462 * Protection Keys are not available in 32-bit mode.
463 */
464static bool pku_disabled;
465
466static __always_inline void setup_pku(struct cpuinfo_x86 *c)
467{
a5eff725
SAS
468 struct pkru_state *pk;
469
e8df1a95
DH
470 /* check the boot processor, plus compile options for PKU: */
471 if (!cpu_feature_enabled(X86_FEATURE_PKU))
472 return;
473 /* checks the actual processor's cpuid bits: */
06976945
DH
474 if (!cpu_has(c, X86_FEATURE_PKU))
475 return;
476 if (pku_disabled)
477 return;
478
479 cr4_set_bits(X86_CR4_PKE);
a5eff725
SAS
480 pk = get_xsave_addr(&init_fpstate.xsave, XFEATURE_PKRU);
481 if (pk)
482 pk->pkru = init_pkru_value;
06976945
DH
483 /*
484 * Seting X86_CR4_PKE will cause the X86_FEATURE_OSPKE
485 * cpuid bit to be set. We need to ensure that we
486 * update that bit in this CPU's "cpu_info".
487 */
735a6dd0 488 set_cpu_cap(c, X86_FEATURE_OSPKE);
06976945
DH
489}
490
491#ifdef CONFIG_X86_INTEL_MEMORY_PROTECTION_KEYS
492static __init int setup_disable_pku(char *arg)
493{
494 /*
495 * Do not clear the X86_FEATURE_PKU bit. All of the
496 * runtime checks are against OSPKE so clearing the
497 * bit does nothing.
498 *
499 * This way, we will see "pku" in cpuinfo, but not
500 * "ospke", which is exactly what we want. It shows
501 * that the CPU has PKU, but the OS has not enabled it.
502 * This happens to be exactly how a system would look
503 * if we disabled the config option.
504 */
505 pr_info("x86: 'nopku' specified, disabling Memory Protection Keys\n");
506 pku_disabled = true;
507 return 1;
508}
509__setup("nopku", setup_disable_pku);
510#endif /* CONFIG_X86_64 */
511
b38b0665
PA
512/*
513 * Some CPU features depend on higher CPUID levels, which may not always
514 * be available due to CPUID level capping or broken virtualization
515 * software. Add those features to this table to auto-disable them.
516 */
517struct cpuid_dependent_feature {
518 u32 feature;
519 u32 level;
520};
0f3fa48a 521
148f9bb8 522static const struct cpuid_dependent_feature
b38b0665
PA
523cpuid_dependent_features[] = {
524 { X86_FEATURE_MWAIT, 0x00000005 },
525 { X86_FEATURE_DCA, 0x00000009 },
526 { X86_FEATURE_XSAVE, 0x0000000d },
527 { 0, 0 }
528};
529
148f9bb8 530static void filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
b38b0665
PA
531{
532 const struct cpuid_dependent_feature *df;
9766cdbc 533
b38b0665 534 for (df = cpuid_dependent_features; df->feature; df++) {
0f3fa48a
IM
535
536 if (!cpu_has(c, df->feature))
537 continue;
b38b0665
PA
538 /*
539 * Note: cpuid_level is set to -1 if unavailable, but
540 * extended_extended_level is set to 0 if unavailable
541 * and the legitimate extended levels are all negative
542 * when signed; hence the weird messing around with
543 * signs here...
544 */
0f3fa48a 545 if (!((s32)df->level < 0 ?
f6db44df 546 (u32)df->level > (u32)c->extended_cpuid_level :
0f3fa48a
IM
547 (s32)df->level > (s32)c->cpuid_level))
548 continue;
549
550 clear_cpu_cap(c, df->feature);
551 if (!warn)
552 continue;
553
1b74dde7
CY
554 pr_warn("CPU: CPU feature " X86_CAP_FMT " disabled, no CPUID level 0x%x\n",
555 x86_cap_flag(df->feature), df->level);
b38b0665 556 }
f6db44df 557}
b38b0665 558
102bbe3a
YL
559/*
560 * Naming convention should be: <Name> [(<Codename>)]
561 * This table only is used unless init_<vendor>() below doesn't set it;
0f3fa48a
IM
562 * in particular, if CPUID levels 0x80000002..4 are supported, this
563 * isn't used
102bbe3a
YL
564 */
565
566/* Look up CPU names by table lookup. */
148f9bb8 567static const char *table_lookup_model(struct cpuinfo_x86 *c)
102bbe3a 568{
09dc68d9
JB
569#ifdef CONFIG_X86_32
570 const struct legacy_cpu_model_info *info;
102bbe3a
YL
571
572 if (c->x86_model >= 16)
573 return NULL; /* Range check */
574
575 if (!this_cpu)
576 return NULL;
577
09dc68d9 578 info = this_cpu->legacy_models;
102bbe3a 579
09dc68d9 580 while (info->family) {
102bbe3a
YL
581 if (info->family == c->x86)
582 return info->model_names[c->x86_model];
583 info++;
584 }
09dc68d9 585#endif
102bbe3a
YL
586 return NULL; /* Not found */
587}
588
f6a892dd
FY
589/* Aligned to unsigned long to avoid split lock in atomic bitmap ops */
590__u32 cpu_caps_cleared[NCAPINTS + NBUGINTS] __aligned(sizeof(unsigned long));
591__u32 cpu_caps_set[NCAPINTS + NBUGINTS] __aligned(sizeof(unsigned long));
7d851c8d 592
11e3a840
JF
593void load_percpu_segment(int cpu)
594{
595#ifdef CONFIG_X86_32
596 loadsegment(fs, __KERNEL_PERCPU);
597#else
45e876f7 598 __loadsegment_simple(gs, 0);
35060ed6 599 wrmsrl(MSR_GS_BASE, cpu_kernelmode_gs_base(cpu));
11e3a840 600#endif
60a5317f 601 load_stack_canary_segment();
11e3a840
JF
602}
603
72f5e08d
AL
604#ifdef CONFIG_X86_32
605/* The 32-bit entry code needs to find cpu_entry_area. */
606DEFINE_PER_CPU(struct cpu_entry_area *, cpu_entry_area);
607#endif
608
45fc8757
TG
609/* Load the original GDT from the per-cpu structure */
610void load_direct_gdt(int cpu)
611{
612 struct desc_ptr gdt_descr;
613
614 gdt_descr.address = (long)get_cpu_gdt_rw(cpu);
615 gdt_descr.size = GDT_SIZE - 1;
616 load_gdt(&gdt_descr);
617}
618EXPORT_SYMBOL_GPL(load_direct_gdt);
619
69218e47
TG
620/* Load a fixmap remapping of the per-cpu GDT */
621void load_fixmap_gdt(int cpu)
622{
623 struct desc_ptr gdt_descr;
624
625 gdt_descr.address = (long)get_cpu_gdt_ro(cpu);
626 gdt_descr.size = GDT_SIZE - 1;
627 load_gdt(&gdt_descr);
628}
45fc8757 629EXPORT_SYMBOL_GPL(load_fixmap_gdt);
69218e47 630
0f3fa48a
IM
631/*
632 * Current gdt points %fs at the "master" per-cpu area: after this,
633 * it's on the real one.
634 */
552be871 635void switch_to_new_gdt(int cpu)
9d31d35b 636{
45fc8757
TG
637 /* Load the original GDT */
638 load_direct_gdt(cpu);
2697fbd5 639 /* Reload the per-cpu base */
11e3a840 640 load_percpu_segment(cpu);
9d31d35b
YL
641}
642
148f9bb8 643static const struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
1da177e4 644
148f9bb8 645static void get_model_name(struct cpuinfo_x86 *c)
1da177e4
LT
646{
647 unsigned int *v;
ee098e1a 648 char *p, *q, *s;
1da177e4 649
3da99c97 650 if (c->extended_cpuid_level < 0x80000004)
1b05d60d 651 return;
1da177e4 652
0f3fa48a 653 v = (unsigned int *)c->x86_model_id;
1da177e4
LT
654 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
655 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
656 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
657 c->x86_model_id[48] = 0;
658
ee098e1a
BP
659 /* Trim whitespace */
660 p = q = s = &c->x86_model_id[0];
661
662 while (*p == ' ')
663 p++;
664
665 while (*p) {
666 /* Note the last non-whitespace index */
667 if (!isspace(*p))
668 s = q;
669
670 *q++ = *p++;
671 }
672
673 *(s + 1) = '\0';
1da177e4
LT
674}
675
9305bd6c 676void detect_num_cpu_cores(struct cpuinfo_x86 *c)
2cc61be6
DW
677{
678 unsigned int eax, ebx, ecx, edx;
679
9305bd6c 680 c->x86_max_cores = 1;
2cc61be6 681 if (!IS_ENABLED(CONFIG_SMP) || c->cpuid_level < 4)
9305bd6c 682 return;
2cc61be6
DW
683
684 cpuid_count(4, 0, &eax, &ebx, &ecx, &edx);
685 if (eax & 0x1f)
9305bd6c 686 c->x86_max_cores = (eax >> 26) + 1;
2cc61be6
DW
687}
688
148f9bb8 689void cpu_detect_cache_sizes(struct cpuinfo_x86 *c)
1da177e4 690{
9d31d35b 691 unsigned int n, dummy, ebx, ecx, edx, l2size;
1da177e4 692
3da99c97 693 n = c->extended_cpuid_level;
1da177e4
LT
694
695 if (n >= 0x80000005) {
9d31d35b 696 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
9d31d35b 697 c->x86_cache_size = (ecx>>24) + (edx>>24);
140fc727
YL
698#ifdef CONFIG_X86_64
699 /* On K8 L1 TLB is inclusive, so don't count it */
700 c->x86_tlbsize = 0;
701#endif
1da177e4
LT
702 }
703
704 if (n < 0x80000006) /* Some chips just has a large L1. */
705 return;
706
0a488a53 707 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
1da177e4 708 l2size = ecx >> 16;
34048c9e 709
140fc727
YL
710#ifdef CONFIG_X86_64
711 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
712#else
1da177e4 713 /* do processor-specific cache resizing */
09dc68d9
JB
714 if (this_cpu->legacy_cache_size)
715 l2size = this_cpu->legacy_cache_size(c, l2size);
1da177e4
LT
716
717 /* Allow user to override all this if necessary. */
718 if (cachesize_override != -1)
719 l2size = cachesize_override;
720
34048c9e 721 if (l2size == 0)
1da177e4 722 return; /* Again, no L2 cache is possible */
140fc727 723#endif
1da177e4
LT
724
725 c->x86_cache_size = l2size;
1da177e4
LT
726}
727
e0ba94f1
AS
728u16 __read_mostly tlb_lli_4k[NR_INFO];
729u16 __read_mostly tlb_lli_2m[NR_INFO];
730u16 __read_mostly tlb_lli_4m[NR_INFO];
731u16 __read_mostly tlb_lld_4k[NR_INFO];
732u16 __read_mostly tlb_lld_2m[NR_INFO];
733u16 __read_mostly tlb_lld_4m[NR_INFO];
dd360393 734u16 __read_mostly tlb_lld_1g[NR_INFO];
e0ba94f1 735
f94fe119 736static void cpu_detect_tlb(struct cpuinfo_x86 *c)
e0ba94f1
AS
737{
738 if (this_cpu->c_detect_tlb)
739 this_cpu->c_detect_tlb(c);
740
f94fe119 741 pr_info("Last level iTLB entries: 4KB %d, 2MB %d, 4MB %d\n",
e0ba94f1 742 tlb_lli_4k[ENTRIES], tlb_lli_2m[ENTRIES],
f94fe119
SH
743 tlb_lli_4m[ENTRIES]);
744
745 pr_info("Last level dTLB entries: 4KB %d, 2MB %d, 4MB %d, 1GB %d\n",
746 tlb_lld_4k[ENTRIES], tlb_lld_2m[ENTRIES],
747 tlb_lld_4m[ENTRIES], tlb_lld_1g[ENTRIES]);
e0ba94f1
AS
748}
749
545401f4 750int detect_ht_early(struct cpuinfo_x86 *c)
1da177e4 751{
c8e56d20 752#ifdef CONFIG_SMP
0a488a53 753 u32 eax, ebx, ecx, edx;
1da177e4 754
0a488a53 755 if (!cpu_has(c, X86_FEATURE_HT))
545401f4 756 return -1;
1da177e4 757
0a488a53 758 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
545401f4 759 return -1;
1da177e4 760
1cd78776 761 if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
545401f4 762 return -1;
1da177e4 763
0a488a53 764 cpuid(1, &eax, &ebx, &ecx, &edx);
1da177e4 765
9d31d35b 766 smp_num_siblings = (ebx & 0xff0000) >> 16;
545401f4 767 if (smp_num_siblings == 1)
1b74dde7 768 pr_info_once("CPU0: Hyper-Threading is disabled\n");
545401f4
TG
769#endif
770 return 0;
771}
9d31d35b 772
545401f4
TG
773void detect_ht(struct cpuinfo_x86 *c)
774{
775#ifdef CONFIG_SMP
776 int index_msb, core_bits;
55e6d279 777
545401f4 778 if (detect_ht_early(c) < 0)
55e6d279 779 return;
9d31d35b 780
0f3fa48a
IM
781 index_msb = get_count_order(smp_num_siblings);
782 c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb);
9d31d35b 783
0f3fa48a 784 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
9d31d35b 785
0f3fa48a 786 index_msb = get_count_order(smp_num_siblings);
9d31d35b 787
0f3fa48a 788 core_bits = get_count_order(c->x86_max_cores);
9d31d35b 789
0f3fa48a
IM
790 c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) &
791 ((1 << core_bits) - 1);
9d31d35b 792#endif
97e4db7c 793}
1da177e4 794
148f9bb8 795static void get_cpu_vendor(struct cpuinfo_x86 *c)
1da177e4
LT
796{
797 char *v = c->x86_vendor_id;
0f3fa48a 798 int i;
1da177e4
LT
799
800 for (i = 0; i < X86_VENDOR_NUM; i++) {
10a434fc
YL
801 if (!cpu_devs[i])
802 break;
803
804 if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
805 (cpu_devs[i]->c_ident[1] &&
806 !strcmp(v, cpu_devs[i]->c_ident[1]))) {
0f3fa48a 807
10a434fc
YL
808 this_cpu = cpu_devs[i];
809 c->x86_vendor = this_cpu->c_x86_vendor;
810 return;
1da177e4
LT
811 }
812 }
10a434fc 813
1b74dde7
CY
814 pr_err_once("CPU: vendor_id '%s' unknown, using generic init.\n" \
815 "CPU: Your system may be unstable.\n", v);
10a434fc 816
fe38d855
CE
817 c->x86_vendor = X86_VENDOR_UNKNOWN;
818 this_cpu = &default_cpu;
1da177e4
LT
819}
820
148f9bb8 821void cpu_detect(struct cpuinfo_x86 *c)
1da177e4 822{
1da177e4 823 /* Get vendor name */
4a148513
HH
824 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
825 (unsigned int *)&c->x86_vendor_id[0],
826 (unsigned int *)&c->x86_vendor_id[8],
827 (unsigned int *)&c->x86_vendor_id[4]);
1da177e4 828
1da177e4 829 c->x86 = 4;
9d31d35b 830 /* Intel-defined flags: level 0x00000001 */
1da177e4
LT
831 if (c->cpuid_level >= 0x00000001) {
832 u32 junk, tfms, cap0, misc;
0f3fa48a 833
1da177e4 834 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
99f925ce
BP
835 c->x86 = x86_family(tfms);
836 c->x86_model = x86_model(tfms);
b399151c 837 c->x86_stepping = x86_stepping(tfms);
0f3fa48a 838
d4387bd3 839 if (cap0 & (1<<19)) {
d4387bd3 840 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
9d31d35b 841 c->x86_cache_alignment = c->x86_clflush_size;
d4387bd3 842 }
1da177e4 843 }
1da177e4 844}
3da99c97 845
8bf1ebca
AL
846static void apply_forced_caps(struct cpuinfo_x86 *c)
847{
848 int i;
849
6cbd2171 850 for (i = 0; i < NCAPINTS + NBUGINTS; i++) {
8bf1ebca
AL
851 c->x86_capability[i] &= ~cpu_caps_cleared[i];
852 c->x86_capability[i] |= cpu_caps_set[i];
853 }
854}
855
7fcae111
DW
856static void init_speculation_control(struct cpuinfo_x86 *c)
857{
858 /*
859 * The Intel SPEC_CTRL CPUID bit implies IBRS and IBPB support,
860 * and they also have a different bit for STIBP support. Also,
861 * a hypervisor might have set the individual AMD bits even on
862 * Intel CPUs, for finer-grained selection of what's available.
7fcae111
DW
863 */
864 if (cpu_has(c, X86_FEATURE_SPEC_CTRL)) {
865 set_cpu_cap(c, X86_FEATURE_IBRS);
866 set_cpu_cap(c, X86_FEATURE_IBPB);
7eb8956a 867 set_cpu_cap(c, X86_FEATURE_MSR_SPEC_CTRL);
7fcae111 868 }
e7c587da 869
7fcae111
DW
870 if (cpu_has(c, X86_FEATURE_INTEL_STIBP))
871 set_cpu_cap(c, X86_FEATURE_STIBP);
e7c587da 872
bc226f07
TL
873 if (cpu_has(c, X86_FEATURE_SPEC_CTRL_SSBD) ||
874 cpu_has(c, X86_FEATURE_VIRT_SSBD))
52817587
TG
875 set_cpu_cap(c, X86_FEATURE_SSBD);
876
7eb8956a 877 if (cpu_has(c, X86_FEATURE_AMD_IBRS)) {
e7c587da 878 set_cpu_cap(c, X86_FEATURE_IBRS);
7eb8956a
TG
879 set_cpu_cap(c, X86_FEATURE_MSR_SPEC_CTRL);
880 }
e7c587da
BP
881
882 if (cpu_has(c, X86_FEATURE_AMD_IBPB))
883 set_cpu_cap(c, X86_FEATURE_IBPB);
884
7eb8956a 885 if (cpu_has(c, X86_FEATURE_AMD_STIBP)) {
e7c587da 886 set_cpu_cap(c, X86_FEATURE_STIBP);
7eb8956a
TG
887 set_cpu_cap(c, X86_FEATURE_MSR_SPEC_CTRL);
888 }
6ac2f49e
KRW
889
890 if (cpu_has(c, X86_FEATURE_AMD_SSBD)) {
891 set_cpu_cap(c, X86_FEATURE_SSBD);
892 set_cpu_cap(c, X86_FEATURE_MSR_SPEC_CTRL);
893 clear_cpu_cap(c, X86_FEATURE_VIRT_SSBD);
894 }
7fcae111
DW
895}
896
148f9bb8 897void get_cpu_cap(struct cpuinfo_x86 *c)
093af8d7 898{
39c06df4 899 u32 eax, ebx, ecx, edx;
093af8d7 900
3da99c97
YL
901 /* Intel-defined flags: level 0x00000001 */
902 if (c->cpuid_level >= 0x00000001) {
39c06df4 903 cpuid(0x00000001, &eax, &ebx, &ecx, &edx);
0f3fa48a 904
39c06df4
BP
905 c->x86_capability[CPUID_1_ECX] = ecx;
906 c->x86_capability[CPUID_1_EDX] = edx;
3da99c97 907 }
093af8d7 908
3df8d920
AL
909 /* Thermal and Power Management Leaf: level 0x00000006 (eax) */
910 if (c->cpuid_level >= 0x00000006)
911 c->x86_capability[CPUID_6_EAX] = cpuid_eax(0x00000006);
912
bdc802dc
PA
913 /* Additional Intel-defined flags: level 0x00000007 */
914 if (c->cpuid_level >= 0x00000007) {
bdc802dc 915 cpuid_count(0x00000007, 0, &eax, &ebx, &ecx, &edx);
39c06df4 916 c->x86_capability[CPUID_7_0_EBX] = ebx;
dfb4a70f 917 c->x86_capability[CPUID_7_ECX] = ecx;
95ca0ee8 918 c->x86_capability[CPUID_7_EDX] = edx;
b302e4b1
FY
919
920 /* Check valid sub-leaf index before accessing it */
921 if (eax >= 1) {
922 cpuid_count(0x00000007, 1, &eax, &ebx, &ecx, &edx);
923 c->x86_capability[CPUID_7_1_EAX] = eax;
924 }
bdc802dc
PA
925 }
926
6229ad27
FY
927 /* Extended state features: level 0x0000000d */
928 if (c->cpuid_level >= 0x0000000d) {
6229ad27
FY
929 cpuid_count(0x0000000d, 1, &eax, &ebx, &ecx, &edx);
930
39c06df4 931 c->x86_capability[CPUID_D_1_EAX] = eax;
6229ad27
FY
932 }
933
3da99c97 934 /* AMD-defined flags: level 0x80000001 */
39c06df4
BP
935 eax = cpuid_eax(0x80000000);
936 c->extended_cpuid_level = eax;
937
938 if ((eax & 0xffff0000) == 0x80000000) {
939 if (eax >= 0x80000001) {
940 cpuid(0x80000001, &eax, &ebx, &ecx, &edx);
0f3fa48a 941
39c06df4
BP
942 c->x86_capability[CPUID_8000_0001_ECX] = ecx;
943 c->x86_capability[CPUID_8000_0001_EDX] = edx;
093af8d7 944 }
093af8d7 945 }
093af8d7 946
71faad43
YG
947 if (c->extended_cpuid_level >= 0x80000007) {
948 cpuid(0x80000007, &eax, &ebx, &ecx, &edx);
949
950 c->x86_capability[CPUID_8000_0007_EBX] = ebx;
951 c->x86_power = edx;
952 }
953
c65732e4
TG
954 if (c->extended_cpuid_level >= 0x80000008) {
955 cpuid(0x80000008, &eax, &ebx, &ecx, &edx);
956 c->x86_capability[CPUID_8000_0008_EBX] = ebx;
957 }
958
2ccd71f1 959 if (c->extended_cpuid_level >= 0x8000000a)
39c06df4 960 c->x86_capability[CPUID_8000_000A_EDX] = cpuid_edx(0x8000000a);
093af8d7 961
1dedefd1 962 init_scattered_cpuid_features(c);
7fcae111 963 init_speculation_control(c);
60d34501
AL
964
965 /*
966 * Clear/Set all flags overridden by options, after probe.
967 * This needs to happen each time we re-probe, which may happen
968 * several times during CPU initialization.
969 */
970 apply_forced_caps(c);
093af8d7 971}
1da177e4 972
405c018a 973void get_cpu_address_sizes(struct cpuinfo_x86 *c)
d94a155c
KS
974{
975 u32 eax, ebx, ecx, edx;
976
977 if (c->extended_cpuid_level >= 0x80000008) {
978 cpuid(0x80000008, &eax, &ebx, &ecx, &edx);
979
980 c->x86_virt_bits = (eax >> 8) & 0xff;
981 c->x86_phys_bits = eax & 0xff;
d94a155c
KS
982 }
983#ifdef CONFIG_X86_32
984 else if (cpu_has(c, X86_FEATURE_PAE) || cpu_has(c, X86_FEATURE_PSE36))
985 c->x86_phys_bits = 36;
986#endif
cc51e542 987 c->x86_cache_bits = c->x86_phys_bits;
d94a155c
KS
988}
989
148f9bb8 990static void identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
aef93c8b
YL
991{
992#ifdef CONFIG_X86_32
993 int i;
994
995 /*
996 * First of all, decide if this is a 486 or higher
997 * It's a 486 if we can modify the AC flag
998 */
999 if (flag_is_changeable_p(X86_EFLAGS_AC))
1000 c->x86 = 4;
1001 else
1002 c->x86 = 3;
1003
1004 for (i = 0; i < X86_VENDOR_NUM; i++)
1005 if (cpu_devs[i] && cpu_devs[i]->c_identify) {
1006 c->x86_vendor_id[0] = 0;
1007 cpu_devs[i]->c_identify(c);
1008 if (c->x86_vendor_id[0]) {
1009 get_cpu_vendor(c);
1010 break;
1011 }
1012 }
1013#endif
1014}
1015
db4d30fb
VT
1016#define NO_SPECULATION BIT(0)
1017#define NO_MELTDOWN BIT(1)
1018#define NO_SSB BIT(2)
1019#define NO_L1TF BIT(3)
1020#define NO_MDS BIT(4)
1021#define MSBDS_ONLY BIT(5)
1022#define NO_SWAPGS BIT(6)
1023#define NO_ITLB_MULTIHIT BIT(7)
1e41a766 1024#define NO_SPECTRE_V2 BIT(8)
36ad3513 1025
f6d502fc
TG
1026#define VULNWL(vendor, family, model, whitelist) \
1027 X86_MATCH_VENDOR_FAM_MODEL(vendor, family, model, whitelist)
36ad3513
TG
1028
1029#define VULNWL_INTEL(model, whitelist) \
1030 VULNWL(INTEL, 6, INTEL_FAM6_##model, whitelist)
1031
1032#define VULNWL_AMD(family, whitelist) \
1033 VULNWL(AMD, family, X86_MODEL_ANY, whitelist)
1034
1035#define VULNWL_HYGON(family, whitelist) \
1036 VULNWL(HYGON, family, X86_MODEL_ANY, whitelist)
1037
1038static const __initconst struct x86_cpu_id cpu_vuln_whitelist[] = {
1039 VULNWL(ANY, 4, X86_MODEL_ANY, NO_SPECULATION),
1040 VULNWL(CENTAUR, 5, X86_MODEL_ANY, NO_SPECULATION),
1041 VULNWL(INTEL, 5, X86_MODEL_ANY, NO_SPECULATION),
1042 VULNWL(NSC, 5, X86_MODEL_ANY, NO_SPECULATION),
1043
ed5194c2 1044 /* Intel Family 6 */
db4d30fb
VT
1045 VULNWL_INTEL(ATOM_SALTWELL, NO_SPECULATION | NO_ITLB_MULTIHIT),
1046 VULNWL_INTEL(ATOM_SALTWELL_TABLET, NO_SPECULATION | NO_ITLB_MULTIHIT),
1047 VULNWL_INTEL(ATOM_SALTWELL_MID, NO_SPECULATION | NO_ITLB_MULTIHIT),
1048 VULNWL_INTEL(ATOM_BONNELL, NO_SPECULATION | NO_ITLB_MULTIHIT),
1049 VULNWL_INTEL(ATOM_BONNELL_MID, NO_SPECULATION | NO_ITLB_MULTIHIT),
1050
1051 VULNWL_INTEL(ATOM_SILVERMONT, NO_SSB | NO_L1TF | MSBDS_ONLY | NO_SWAPGS | NO_ITLB_MULTIHIT),
1052 VULNWL_INTEL(ATOM_SILVERMONT_D, NO_SSB | NO_L1TF | MSBDS_ONLY | NO_SWAPGS | NO_ITLB_MULTIHIT),
1053 VULNWL_INTEL(ATOM_SILVERMONT_MID, NO_SSB | NO_L1TF | MSBDS_ONLY | NO_SWAPGS | NO_ITLB_MULTIHIT),
1054 VULNWL_INTEL(ATOM_AIRMONT, NO_SSB | NO_L1TF | MSBDS_ONLY | NO_SWAPGS | NO_ITLB_MULTIHIT),
1055 VULNWL_INTEL(XEON_PHI_KNL, NO_SSB | NO_L1TF | MSBDS_ONLY | NO_SWAPGS | NO_ITLB_MULTIHIT),
1056 VULNWL_INTEL(XEON_PHI_KNM, NO_SSB | NO_L1TF | MSBDS_ONLY | NO_SWAPGS | NO_ITLB_MULTIHIT),
36ad3513
TG
1057
1058 VULNWL_INTEL(CORE_YONAH, NO_SSB),
1059
db4d30fb
VT
1060 VULNWL_INTEL(ATOM_AIRMONT_MID, NO_L1TF | MSBDS_ONLY | NO_SWAPGS | NO_ITLB_MULTIHIT),
1061 VULNWL_INTEL(ATOM_AIRMONT_NP, NO_L1TF | NO_SWAPGS | NO_ITLB_MULTIHIT),
36ad3513 1062
db4d30fb
VT
1063 VULNWL_INTEL(ATOM_GOLDMONT, NO_MDS | NO_L1TF | NO_SWAPGS | NO_ITLB_MULTIHIT),
1064 VULNWL_INTEL(ATOM_GOLDMONT_D, NO_MDS | NO_L1TF | NO_SWAPGS | NO_ITLB_MULTIHIT),
1065 VULNWL_INTEL(ATOM_GOLDMONT_PLUS, NO_MDS | NO_L1TF | NO_SWAPGS | NO_ITLB_MULTIHIT),
f36cf386
TG
1066
1067 /*
1068 * Technically, swapgs isn't serializing on AMD (despite it previously
1069 * being documented as such in the APM). But according to AMD, %gs is
1070 * updated non-speculatively, and the issuing of %gs-relative memory
1071 * operands will be blocked until the %gs update completes, which is
1072 * good enough for our purposes.
1073 */
ed5194c2 1074
cad14885
PG
1075 VULNWL_INTEL(ATOM_TREMONT_D, NO_ITLB_MULTIHIT),
1076
ed5194c2 1077 /* AMD Family 0xf - 0x12 */
db4d30fb
VT
1078 VULNWL_AMD(0x0f, NO_MELTDOWN | NO_SSB | NO_L1TF | NO_MDS | NO_SWAPGS | NO_ITLB_MULTIHIT),
1079 VULNWL_AMD(0x10, NO_MELTDOWN | NO_SSB | NO_L1TF | NO_MDS | NO_SWAPGS | NO_ITLB_MULTIHIT),
1080 VULNWL_AMD(0x11, NO_MELTDOWN | NO_SSB | NO_L1TF | NO_MDS | NO_SWAPGS | NO_ITLB_MULTIHIT),
1081 VULNWL_AMD(0x12, NO_MELTDOWN | NO_SSB | NO_L1TF | NO_MDS | NO_SWAPGS | NO_ITLB_MULTIHIT),
36ad3513
TG
1082
1083 /* FAMILY_ANY must be last, otherwise 0x0f - 0x12 matches won't work */
db4d30fb
VT
1084 VULNWL_AMD(X86_FAMILY_ANY, NO_MELTDOWN | NO_L1TF | NO_MDS | NO_SWAPGS | NO_ITLB_MULTIHIT),
1085 VULNWL_HYGON(X86_FAMILY_ANY, NO_MELTDOWN | NO_L1TF | NO_MDS | NO_SWAPGS | NO_ITLB_MULTIHIT),
1e41a766
TW
1086
1087 /* Zhaoxin Family 7 */
a84de2fa
TW
1088 VULNWL(CENTAUR, 7, X86_MODEL_ANY, NO_SPECTRE_V2 | NO_SWAPGS),
1089 VULNWL(ZHAOXIN, 7, X86_MODEL_ANY, NO_SPECTRE_V2 | NO_SWAPGS),
fec9434a
DW
1090 {}
1091};
1092
7e5b3c26
MG
1093#define VULNBL_INTEL_STEPPINGS(model, steppings, issues) \
1094 X86_MATCH_VENDOR_FAM_MODEL_STEPPINGS_FEATURE(INTEL, 6, \
1095 INTEL_FAM6_##model, steppings, \
1096 X86_FEATURE_ANY, issues)
1097
1098#define SRBDS BIT(0)
1099
1100static const struct x86_cpu_id cpu_vuln_blacklist[] __initconst = {
1101 VULNBL_INTEL_STEPPINGS(IVYBRIDGE, X86_STEPPING_ANY, SRBDS),
1102 VULNBL_INTEL_STEPPINGS(HASWELL, X86_STEPPING_ANY, SRBDS),
1103 VULNBL_INTEL_STEPPINGS(HASWELL_L, X86_STEPPING_ANY, SRBDS),
1104 VULNBL_INTEL_STEPPINGS(HASWELL_G, X86_STEPPING_ANY, SRBDS),
1105 VULNBL_INTEL_STEPPINGS(BROADWELL_G, X86_STEPPING_ANY, SRBDS),
1106 VULNBL_INTEL_STEPPINGS(BROADWELL, X86_STEPPING_ANY, SRBDS),
1107 VULNBL_INTEL_STEPPINGS(SKYLAKE_L, X86_STEPPING_ANY, SRBDS),
1108 VULNBL_INTEL_STEPPINGS(SKYLAKE, X86_STEPPING_ANY, SRBDS),
1109 VULNBL_INTEL_STEPPINGS(KABYLAKE_L, X86_STEPPINGS(0x0, 0xC), SRBDS),
1110 VULNBL_INTEL_STEPPINGS(KABYLAKE, X86_STEPPINGS(0x0, 0xD), SRBDS),
1111 {}
1112};
1113
93920f61 1114static bool __init cpu_matches(const struct x86_cpu_id *table, unsigned long which)
36ad3513 1115{
93920f61 1116 const struct x86_cpu_id *m = x86_match_cpu(table);
c456442c 1117
36ad3513
TG
1118 return m && !!(m->driver_data & which);
1119}
17dbca11 1120
286836a7 1121u64 x86_read_arch_cap_msr(void)
fec9434a
DW
1122{
1123 u64 ia32_cap = 0;
1124
286836a7
PG
1125 if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES))
1126 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, ia32_cap);
1127
1128 return ia32_cap;
1129}
1130
1131static void __init cpu_set_bug_bits(struct cpuinfo_x86 *c)
1132{
1133 u64 ia32_cap = x86_read_arch_cap_msr();
1134
db4d30fb 1135 /* Set ITLB_MULTIHIT bug if cpu is not in the whitelist and not mitigated */
93920f61
MG
1136 if (!cpu_matches(cpu_vuln_whitelist, NO_ITLB_MULTIHIT) &&
1137 !(ia32_cap & ARCH_CAP_PSCHANGE_MC_NO))
db4d30fb
VT
1138 setup_force_cpu_bug(X86_BUG_ITLB_MULTIHIT);
1139
93920f61 1140 if (cpu_matches(cpu_vuln_whitelist, NO_SPECULATION))
8ecc4979
DB
1141 return;
1142
1143 setup_force_cpu_bug(X86_BUG_SPECTRE_V1);
1e41a766 1144
93920f61 1145 if (!cpu_matches(cpu_vuln_whitelist, NO_SPECTRE_V2))
1e41a766 1146 setup_force_cpu_bug(X86_BUG_SPECTRE_V2);
8ecc4979 1147
93920f61
MG
1148 if (!cpu_matches(cpu_vuln_whitelist, NO_SSB) &&
1149 !(ia32_cap & ARCH_CAP_SSB_NO) &&
24809860 1150 !cpu_has(c, X86_FEATURE_AMD_SSB_NO))
c456442c
KRW
1151 setup_force_cpu_bug(X86_BUG_SPEC_STORE_BYPASS);
1152
706d5168
SP
1153 if (ia32_cap & ARCH_CAP_IBRS_ALL)
1154 setup_force_cpu_cap(X86_FEATURE_IBRS_ENHANCED);
1155
93920f61
MG
1156 if (!cpu_matches(cpu_vuln_whitelist, NO_MDS) &&
1157 !(ia32_cap & ARCH_CAP_MDS_NO)) {
ed5194c2 1158 setup_force_cpu_bug(X86_BUG_MDS);
93920f61 1159 if (cpu_matches(cpu_vuln_whitelist, MSBDS_ONLY))
e261f209
TG
1160 setup_force_cpu_bug(X86_BUG_MSBDS_ONLY);
1161 }
ed5194c2 1162
93920f61 1163 if (!cpu_matches(cpu_vuln_whitelist, NO_SWAPGS))
f36cf386
TG
1164 setup_force_cpu_bug(X86_BUG_SWAPGS);
1165
1b42f017
PG
1166 /*
1167 * When the CPU is not mitigated for TAA (TAA_NO=0) set TAA bug when:
1168 * - TSX is supported or
1169 * - TSX_CTRL is present
1170 *
1171 * TSX_CTRL check is needed for cases when TSX could be disabled before
1172 * the kernel boot e.g. kexec.
1173 * TSX_CTRL check alone is not sufficient for cases when the microcode
1174 * update is not present or running as guest that don't get TSX_CTRL.
1175 */
1176 if (!(ia32_cap & ARCH_CAP_TAA_NO) &&
1177 (cpu_has(c, X86_FEATURE_RTM) ||
1178 (ia32_cap & ARCH_CAP_TSX_CTRL_MSR)))
1179 setup_force_cpu_bug(X86_BUG_TAA);
1180
7e5b3c26
MG
1181 /*
1182 * SRBDS affects CPUs which support RDRAND or RDSEED and are listed
1183 * in the vulnerability blacklist.
1184 */
1185 if ((cpu_has(c, X86_FEATURE_RDRAND) ||
1186 cpu_has(c, X86_FEATURE_RDSEED)) &&
1187 cpu_matches(cpu_vuln_blacklist, SRBDS))
1188 setup_force_cpu_bug(X86_BUG_SRBDS);
1189
93920f61 1190 if (cpu_matches(cpu_vuln_whitelist, NO_MELTDOWN))
4a28bfe3 1191 return;
fec9434a 1192
fec9434a
DW
1193 /* Rogue Data Cache Load? No! */
1194 if (ia32_cap & ARCH_CAP_RDCL_NO)
4a28bfe3 1195 return;
fec9434a 1196
4a28bfe3 1197 setup_force_cpu_bug(X86_BUG_CPU_MELTDOWN);
17dbca11 1198
93920f61 1199 if (cpu_matches(cpu_vuln_whitelist, NO_L1TF))
17dbca11
AK
1200 return;
1201
1202 setup_force_cpu_bug(X86_BUG_L1TF);
fec9434a
DW
1203}
1204
8990cac6
PT
1205/*
1206 * The NOPL instruction is supposed to exist on all CPUs of family >= 6;
1207 * unfortunately, that's not true in practice because of early VIA
1208 * chips and (more importantly) broken virtualizers that are not easy
1209 * to detect. In the latter case it doesn't even *fail* reliably, so
1210 * probing for it doesn't even work. Disable it completely on 32-bit
1211 * unless we can find a reliable way to detect all the broken cases.
1212 * Enable it explicitly on 64-bit for non-constant inputs of cpu_has().
1213 */
9b3661cd 1214static void detect_nopl(void)
8990cac6
PT
1215{
1216#ifdef CONFIG_X86_32
9b3661cd 1217 setup_clear_cpu_cap(X86_FEATURE_NOPL);
8990cac6 1218#else
9b3661cd 1219 setup_force_cpu_cap(X86_FEATURE_NOPL);
8990cac6
PT
1220#endif
1221}
1222
34048c9e
PC
1223/*
1224 * Do minimum CPU detection early.
1225 * Fields really needed: vendor, cpuid_level, family, model, mask,
1226 * cache alignment.
1227 * The others are not touched to avoid unwanted side effects.
1228 *
a1652bb8
JD
1229 * WARNING: this function is only called on the boot CPU. Don't add code
1230 * here that is supposed to run on all CPUs.
34048c9e 1231 */
3da99c97 1232static void __init early_identify_cpu(struct cpuinfo_x86 *c)
d7cd5611 1233{
6627d242
YL
1234#ifdef CONFIG_X86_64
1235 c->x86_clflush_size = 64;
13c6c532
JB
1236 c->x86_phys_bits = 36;
1237 c->x86_virt_bits = 48;
6627d242 1238#else
d4387bd3 1239 c->x86_clflush_size = 32;
13c6c532
JB
1240 c->x86_phys_bits = 32;
1241 c->x86_virt_bits = 32;
6627d242 1242#endif
0a488a53 1243 c->x86_cache_alignment = c->x86_clflush_size;
d7cd5611 1244
0e96f31e 1245 memset(&c->x86_capability, 0, sizeof(c->x86_capability));
0a488a53 1246 c->extended_cpuid_level = 0;
d7cd5611 1247
2893cc8f
MW
1248 if (!have_cpuid_p())
1249 identify_cpu_without_cpuid(c);
1250
aef93c8b 1251 /* cyrix could have cpuid enabled via c_identify()*/
05fb3c19
AL
1252 if (have_cpuid_p()) {
1253 cpu_detect(c);
1254 get_cpu_vendor(c);
1255 get_cpu_cap(c);
d94a155c 1256 get_cpu_address_sizes(c);
78d1b296 1257 setup_force_cpu_cap(X86_FEATURE_CPUID);
d7cd5611 1258
05fb3c19
AL
1259 if (this_cpu->c_early_init)
1260 this_cpu->c_early_init(c);
12cf105c 1261
05fb3c19
AL
1262 c->cpu_index = 0;
1263 filter_cpuid_features(c, false);
093af8d7 1264
05fb3c19
AL
1265 if (this_cpu->c_bsp_init)
1266 this_cpu->c_bsp_init(c);
78d1b296 1267 } else {
78d1b296 1268 setup_clear_cpu_cap(X86_FEATURE_CPUID);
05fb3c19 1269 }
c3b83598
BP
1270
1271 setup_force_cpu_cap(X86_FEATURE_ALWAYS);
a89f040f 1272
4a28bfe3 1273 cpu_set_bug_bits(c);
99c6fa25 1274
6650cdd9
PZI
1275 cpu_set_core_cap_bits(c);
1276
db52ef74 1277 fpu__init_system(c);
b8b7abae
AL
1278
1279#ifdef CONFIG_X86_32
1280 /*
1281 * Regardless of whether PCID is enumerated, the SDM says
1282 * that it can't be enabled in 32-bit mode.
1283 */
1284 setup_clear_cpu_cap(X86_FEATURE_PCID);
1285#endif
372fddf7
KS
1286
1287 /*
1288 * Later in the boot process pgtable_l5_enabled() relies on
1289 * cpu_feature_enabled(X86_FEATURE_LA57). If 5-level paging is not
1290 * enabled by this point we need to clear the feature bit to avoid
1291 * false-positives at the later stage.
1292 *
1293 * pgtable_l5_enabled() can be false here for several reasons:
1294 * - 5-level paging is disabled compile-time;
1295 * - it's 32-bit kernel;
1296 * - machine doesn't support 5-level paging;
1297 * - user specified 'no5lvl' in kernel command line.
1298 */
1299 if (!pgtable_l5_enabled())
1300 setup_clear_cpu_cap(X86_FEATURE_LA57);
8990cac6 1301
9b3661cd 1302 detect_nopl();
d7cd5611
RR
1303}
1304
9d31d35b
YL
1305void __init early_cpu_init(void)
1306{
02dde8b4 1307 const struct cpu_dev *const *cdev;
10a434fc
YL
1308 int count = 0;
1309
ac23f253 1310#ifdef CONFIG_PROCESSOR_SELECT
1b74dde7 1311 pr_info("KERNEL supported cpus:\n");
31c997ca
IM
1312#endif
1313
10a434fc 1314 for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
02dde8b4 1315 const struct cpu_dev *cpudev = *cdev;
9d31d35b 1316
10a434fc
YL
1317 if (count >= X86_VENDOR_NUM)
1318 break;
1319 cpu_devs[count] = cpudev;
1320 count++;
1321
ac23f253 1322#ifdef CONFIG_PROCESSOR_SELECT
31c997ca
IM
1323 {
1324 unsigned int j;
1325
1326 for (j = 0; j < 2; j++) {
1327 if (!cpudev->c_ident[j])
1328 continue;
1b74dde7 1329 pr_info(" %s %s\n", cpudev->c_vendor,
31c997ca
IM
1330 cpudev->c_ident[j]);
1331 }
10a434fc 1332 }
0388423d 1333#endif
10a434fc 1334 }
9d31d35b 1335 early_identify_cpu(&boot_cpu_data);
d7cd5611 1336}
093af8d7 1337
7a5d6704
AL
1338static void detect_null_seg_behavior(struct cpuinfo_x86 *c)
1339{
1340#ifdef CONFIG_X86_64
58a5aac5 1341 /*
7a5d6704
AL
1342 * Empirically, writing zero to a segment selector on AMD does
1343 * not clear the base, whereas writing zero to a segment
1344 * selector on Intel does clear the base. Intel's behavior
1345 * allows slightly faster context switches in the common case
1346 * where GS is unused by the prev and next threads.
58a5aac5 1347 *
7a5d6704
AL
1348 * Since neither vendor documents this anywhere that I can see,
1349 * detect it directly instead of hardcoding the choice by
1350 * vendor.
1351 *
1352 * I've designated AMD's behavior as the "bug" because it's
1353 * counterintuitive and less friendly.
58a5aac5 1354 */
7a5d6704
AL
1355
1356 unsigned long old_base, tmp;
1357 rdmsrl(MSR_FS_BASE, old_base);
1358 wrmsrl(MSR_FS_BASE, 1);
1359 loadsegment(fs, 0);
1360 rdmsrl(MSR_FS_BASE, tmp);
1361 if (tmp != 0)
1362 set_cpu_bug(c, X86_BUG_NULL_SEG);
1363 wrmsrl(MSR_FS_BASE, old_base);
366d4a43 1364#endif
d7cd5611
RR
1365}
1366
148f9bb8 1367static void generic_identify(struct cpuinfo_x86 *c)
1da177e4 1368{
aef93c8b 1369 c->extended_cpuid_level = 0;
1da177e4 1370
3da99c97 1371 if (!have_cpuid_p())
aef93c8b 1372 identify_cpu_without_cpuid(c);
1d67953f 1373
aef93c8b 1374 /* cyrix could have cpuid enabled via c_identify()*/
a9853dd6 1375 if (!have_cpuid_p())
aef93c8b 1376 return;
1da177e4 1377
3da99c97 1378 cpu_detect(c);
1da177e4 1379
3da99c97 1380 get_cpu_vendor(c);
1da177e4 1381
3da99c97 1382 get_cpu_cap(c);
1da177e4 1383
d94a155c
KS
1384 get_cpu_address_sizes(c);
1385
3da99c97
YL
1386 if (c->cpuid_level >= 0x00000001) {
1387 c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
b89d3b3e 1388#ifdef CONFIG_X86_32
c8e56d20 1389# ifdef CONFIG_SMP
cb8cc442 1390 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
b89d3b3e 1391# else
3da99c97 1392 c->apicid = c->initial_apicid;
b89d3b3e
YL
1393# endif
1394#endif
b89d3b3e 1395 c->phys_proc_id = c->initial_apicid;
3da99c97 1396 }
1da177e4 1397
1b05d60d 1398 get_model_name(c); /* Default name */
1da177e4 1399
7a5d6704 1400 detect_null_seg_behavior(c);
0230bb03
AL
1401
1402 /*
1403 * ESPFIX is a strange bug. All real CPUs have it. Paravirt
1404 * systems that run Linux at CPL > 0 may or may not have the
1405 * issue, but, even if they have the issue, there's absolutely
1406 * nothing we can do about it because we can't use the real IRET
1407 * instruction.
1408 *
1409 * NB: For the time being, only 32-bit kernels support
1410 * X86_BUG_ESPFIX as such. 64-bit kernels directly choose
1411 * whether to apply espfix using paravirt hooks. If any
1412 * non-paravirt system ever shows up that does *not* have the
1413 * ESPFIX issue, we can change this.
1414 */
1415#ifdef CONFIG_X86_32
9bad5658 1416# ifdef CONFIG_PARAVIRT_XXL
0230bb03
AL
1417 do {
1418 extern void native_iret(void);
5c83511b 1419 if (pv_ops.cpu.iret == native_iret)
0230bb03
AL
1420 set_cpu_bug(c, X86_BUG_ESPFIX);
1421 } while (0);
1422# else
1423 set_cpu_bug(c, X86_BUG_ESPFIX);
1424# endif
1425#endif
1da177e4 1426}
1da177e4 1427
d49597fd 1428/*
9d85eb91
TG
1429 * Validate that ACPI/mptables have the same information about the
1430 * effective APIC id and update the package map.
d49597fd 1431 */
9d85eb91 1432static void validate_apic_and_package_id(struct cpuinfo_x86 *c)
d49597fd
TG
1433{
1434#ifdef CONFIG_SMP
9d85eb91 1435 unsigned int apicid, cpu = smp_processor_id();
d49597fd
TG
1436
1437 apicid = apic->cpu_present_to_apicid(cpu);
d49597fd 1438
9d85eb91
TG
1439 if (apicid != c->apicid) {
1440 pr_err(FW_BUG "CPU%u: APIC id mismatch. Firmware: %x APIC: %x\n",
d49597fd 1441 cpu, apicid, c->initial_apicid);
d49597fd 1442 }
9d85eb91 1443 BUG_ON(topology_update_package_map(c->phys_proc_id, cpu));
212bf4fd 1444 BUG_ON(topology_update_die_map(c->cpu_die_id, cpu));
d49597fd
TG
1445#else
1446 c->logical_proc_id = 0;
1447#endif
1448}
1449
1da177e4
LT
1450/*
1451 * This does the hard work of actually picking apart the CPU stuff...
1452 */
148f9bb8 1453static void identify_cpu(struct cpuinfo_x86 *c)
1da177e4
LT
1454{
1455 int i;
1456
1457 c->loops_per_jiffy = loops_per_jiffy;
24dbc600 1458 c->x86_cache_size = 0;
1da177e4 1459 c->x86_vendor = X86_VENDOR_UNKNOWN;
b399151c 1460 c->x86_model = c->x86_stepping = 0; /* So far unknown... */
1da177e4
LT
1461 c->x86_vendor_id[0] = '\0'; /* Unset */
1462 c->x86_model_id[0] = '\0'; /* Unset */
94605eff 1463 c->x86_max_cores = 1;
102bbe3a 1464 c->x86_coreid_bits = 0;
79a8b9aa 1465 c->cu_id = 0xff;
11fdd252 1466#ifdef CONFIG_X86_64
102bbe3a 1467 c->x86_clflush_size = 64;
13c6c532
JB
1468 c->x86_phys_bits = 36;
1469 c->x86_virt_bits = 48;
102bbe3a
YL
1470#else
1471 c->cpuid_level = -1; /* CPUID not detected */
770d132f 1472 c->x86_clflush_size = 32;
13c6c532
JB
1473 c->x86_phys_bits = 32;
1474 c->x86_virt_bits = 32;
102bbe3a
YL
1475#endif
1476 c->x86_cache_alignment = c->x86_clflush_size;
0e96f31e 1477 memset(&c->x86_capability, 0, sizeof(c->x86_capability));
b47ce1fe
SC
1478#ifdef CONFIG_X86_VMX_FEATURE_NAMES
1479 memset(&c->vmx_capability, 0, sizeof(c->vmx_capability));
1480#endif
1da177e4 1481
1da177e4
LT
1482 generic_identify(c);
1483
3898534d 1484 if (this_cpu->c_identify)
1da177e4
LT
1485 this_cpu->c_identify(c);
1486
6a6256f9 1487 /* Clear/Set all flags overridden by options, after probe */
8bf1ebca 1488 apply_forced_caps(c);
2759c328 1489
102bbe3a 1490#ifdef CONFIG_X86_64
cb8cc442 1491 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
102bbe3a
YL
1492#endif
1493
1da177e4
LT
1494 /*
1495 * Vendor-specific initialization. In this section we
1496 * canonicalize the feature flags, meaning if there are
1497 * features a certain CPU supports which CPUID doesn't
1498 * tell us, CPUID claiming incorrect flags, or other bugs,
1499 * we handle them here.
1500 *
1501 * At the end of this section, c->x86_capability better
1502 * indicate the features this CPU genuinely supports!
1503 */
1504 if (this_cpu->c_init)
1505 this_cpu->c_init(c);
1506
1507 /* Disable the PN if appropriate */
1508 squash_the_stupid_serial_number(c);
1509
aa35f896 1510 /* Set up SMEP/SMAP/UMIP */
b2cc2a07
PA
1511 setup_smep(c);
1512 setup_smap(c);
aa35f896 1513 setup_umip(c);
b2cc2a07 1514
dd649bd0 1515 /* Enable FSGSBASE instructions if available. */
742c45c3 1516 if (cpu_has(c, X86_FEATURE_FSGSBASE)) {
b745cfba 1517 cr4_set_bits(X86_CR4_FSGSBASE);
742c45c3
AK
1518 elf_hwcap2 |= HWCAP2_FSGSBASE;
1519 }
dd649bd0 1520
1da177e4 1521 /*
0f3fa48a
IM
1522 * The vendor-specific functions might have changed features.
1523 * Now we do "generic changes."
1da177e4
LT
1524 */
1525
b38b0665
PA
1526 /* Filter out anything that depends on CPUID levels we don't have */
1527 filter_cpuid_features(c, true);
1528
1da177e4 1529 /* If the model name is still unset, do table lookup. */
34048c9e 1530 if (!c->x86_model_id[0]) {
02dde8b4 1531 const char *p;
1da177e4 1532 p = table_lookup_model(c);
34048c9e 1533 if (p)
1da177e4
LT
1534 strcpy(c->x86_model_id, p);
1535 else
1536 /* Last resort... */
1537 sprintf(c->x86_model_id, "%02x/%02x",
54a20f8c 1538 c->x86, c->x86_model);
1da177e4
LT
1539 }
1540
102bbe3a
YL
1541#ifdef CONFIG_X86_64
1542 detect_ht(c);
1543#endif
1544
49d859d7 1545 x86_init_rdrand(c);
06976945 1546 setup_pku(c);
3e0c3737
YL
1547
1548 /*
6a6256f9 1549 * Clear/Set all flags overridden by options, need do it
3e0c3737
YL
1550 * before following smp all cpus cap AND.
1551 */
8bf1ebca 1552 apply_forced_caps(c);
3e0c3737 1553
1da177e4
LT
1554 /*
1555 * On SMP, boot_cpu_data holds the common feature set between
1556 * all CPUs; so make sure that we indicate which features are
1557 * common between the CPUs. The first time this routine gets
1558 * executed, c == &boot_cpu_data.
1559 */
34048c9e 1560 if (c != &boot_cpu_data) {
1da177e4 1561 /* AND the already accumulated flags with these */
9d31d35b 1562 for (i = 0; i < NCAPINTS; i++)
1da177e4 1563 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
65fc985b
BP
1564
1565 /* OR, i.e. replicate the bug flags */
1566 for (i = NCAPINTS; i < NCAPINTS + NBUGINTS; i++)
1567 c->x86_capability[i] |= boot_cpu_data.x86_capability[i];
1da177e4
LT
1568 }
1569
1570 /* Init Machine Check Exception if available. */
5e09954a 1571 mcheck_cpu_init(c);
30d432df
AK
1572
1573 select_idle_routine(c);
102bbe3a 1574
de2d9445 1575#ifdef CONFIG_NUMA
102bbe3a
YL
1576 numa_add_cpu(smp_processor_id());
1577#endif
a6c4e076 1578}
31ab269a 1579
8b6c0ab1
IM
1580/*
1581 * Set up the CPU state needed to execute SYSENTER/SYSEXIT instructions
1582 * on 32-bit kernels:
1583 */
cfda7bb9
AL
1584#ifdef CONFIG_X86_32
1585void enable_sep_cpu(void)
1586{
8b6c0ab1
IM
1587 struct tss_struct *tss;
1588 int cpu;
cfda7bb9 1589
b3edfda4
BP
1590 if (!boot_cpu_has(X86_FEATURE_SEP))
1591 return;
1592
8b6c0ab1 1593 cpu = get_cpu();
c482feef 1594 tss = &per_cpu(cpu_tss_rw, cpu);
8b6c0ab1 1595
8b6c0ab1 1596 /*
cf9328cc
AL
1597 * We cache MSR_IA32_SYSENTER_CS's value in the TSS's ss1 field --
1598 * see the big comment in struct x86_hw_tss's definition.
8b6c0ab1 1599 */
cfda7bb9
AL
1600
1601 tss->x86_tss.ss1 = __KERNEL_CS;
8b6c0ab1 1602 wrmsr(MSR_IA32_SYSENTER_CS, tss->x86_tss.ss1, 0);
4fe2d8b1 1603 wrmsr(MSR_IA32_SYSENTER_ESP, (unsigned long)(cpu_entry_stack(cpu) + 1), 0);
4c8cd0c5 1604 wrmsr(MSR_IA32_SYSENTER_EIP, (unsigned long)entry_SYSENTER_32, 0);
8b6c0ab1 1605
cfda7bb9
AL
1606 put_cpu();
1607}
e04d645f
GC
1608#endif
1609
a6c4e076
JF
1610void __init identify_boot_cpu(void)
1611{
1612 identify_cpu(&boot_cpu_data);
102bbe3a 1613#ifdef CONFIG_X86_32
a6c4e076 1614 sysenter_setup();
6fe940d6 1615 enable_sep_cpu();
102bbe3a 1616#endif
5b556332 1617 cpu_detect_tlb(&boot_cpu_data);
873d50d5 1618 setup_cr_pinning();
95c5824f
PG
1619
1620 tsx_init();
a6c4e076 1621}
3b520b23 1622
148f9bb8 1623void identify_secondary_cpu(struct cpuinfo_x86 *c)
a6c4e076
JF
1624{
1625 BUG_ON(c == &boot_cpu_data);
1626 identify_cpu(c);
102bbe3a 1627#ifdef CONFIG_X86_32
a6c4e076 1628 enable_sep_cpu();
102bbe3a 1629#endif
a6c4e076 1630 mtrr_ap_init();
9d85eb91 1631 validate_apic_and_package_id(c);
77243971 1632 x86_spec_ctrl_setup_ap();
7e5b3c26 1633 update_srbds_msr();
1da177e4
LT
1634}
1635
191679fd
AK
1636static __init int setup_noclflush(char *arg)
1637{
840d2830 1638 setup_clear_cpu_cap(X86_FEATURE_CLFLUSH);
da4aaa7d 1639 setup_clear_cpu_cap(X86_FEATURE_CLFLUSHOPT);
191679fd
AK
1640 return 1;
1641}
1642__setup("noclflush", setup_noclflush);
1643
148f9bb8 1644void print_cpu_info(struct cpuinfo_x86 *c)
1da177e4 1645{
02dde8b4 1646 const char *vendor = NULL;
1da177e4 1647
0f3fa48a 1648 if (c->x86_vendor < X86_VENDOR_NUM) {
1da177e4 1649 vendor = this_cpu->c_vendor;
0f3fa48a
IM
1650 } else {
1651 if (c->cpuid_level >= 0)
1652 vendor = c->x86_vendor_id;
1653 }
1da177e4 1654
bd32a8cf 1655 if (vendor && !strstr(c->x86_model_id, vendor))
1b74dde7 1656 pr_cont("%s ", vendor);
1da177e4 1657
9d31d35b 1658 if (c->x86_model_id[0])
1b74dde7 1659 pr_cont("%s", c->x86_model_id);
1da177e4 1660 else
1b74dde7 1661 pr_cont("%d86", c->x86);
1da177e4 1662
1b74dde7 1663 pr_cont(" (family: 0x%x, model: 0x%x", c->x86, c->x86_model);
924e101a 1664
b399151c
JZ
1665 if (c->x86_stepping || c->cpuid_level >= 0)
1666 pr_cont(", stepping: 0x%x)\n", c->x86_stepping);
1da177e4 1667 else
1b74dde7 1668 pr_cont(")\n");
1da177e4
LT
1669}
1670
0c2a3913
AK
1671/*
1672 * clearcpuid= was already parsed in fpu__init_parse_early_param.
1673 * But we need to keep a dummy __setup around otherwise it would
1674 * show up as an environment variable for init.
1675 */
1676static __init int setup_clearcpuid(char *arg)
ac72e788 1677{
ac72e788
AK
1678 return 1;
1679}
0c2a3913 1680__setup("clearcpuid=", setup_clearcpuid);
ac72e788 1681
d5494d4f 1682#ifdef CONFIG_X86_64
e6401c13
AL
1683DEFINE_PER_CPU_FIRST(struct fixed_percpu_data,
1684 fixed_percpu_data) __aligned(PAGE_SIZE) __visible;
1685EXPORT_PER_CPU_SYMBOL_GPL(fixed_percpu_data);
0f3fa48a 1686
bdf977b3 1687/*
a7fcf28d
AL
1688 * The following percpu variables are hot. Align current_task to
1689 * cacheline size such that they fall in the same cacheline.
bdf977b3
TH
1690 */
1691DEFINE_PER_CPU(struct task_struct *, current_task) ____cacheline_aligned =
1692 &init_task;
1693EXPORT_PER_CPU_SYMBOL(current_task);
d5494d4f 1694
e6401c13 1695DEFINE_PER_CPU(struct irq_stack *, hardirq_stack_ptr);
277d5b40 1696DEFINE_PER_CPU(unsigned int, irq_count) __visible = -1;
d5494d4f 1697
c2daa3be
PZ
1698DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
1699EXPORT_PER_CPU_SYMBOL(__preempt_count);
1700
d5494d4f
YL
1701/* May not be marked __init: used by software suspend */
1702void syscall_init(void)
1da177e4 1703{
31ac34ca 1704 wrmsr(MSR_STAR, 0, (__USER32_CS << 16) | __KERNEL_CS);
bf904d27 1705 wrmsrl(MSR_LSTAR, (unsigned long)entry_SYSCALL_64);
d56fe4bf
IM
1706
1707#ifdef CONFIG_IA32_EMULATION
47edb651 1708 wrmsrl(MSR_CSTAR, (unsigned long)entry_SYSCALL_compat);
a76c7f46 1709 /*
487d1edb
DV
1710 * This only works on Intel CPUs.
1711 * On AMD CPUs these MSRs are 32-bit, CPU truncates MSR_IA32_SYSENTER_EIP.
1712 * This does not cause SYSENTER to jump to the wrong location, because
1713 * AMD doesn't allow SYSENTER in long mode (either 32- or 64-bit).
a76c7f46
DV
1714 */
1715 wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)__KERNEL_CS);
8e6b65a1 1716 wrmsrl_safe(MSR_IA32_SYSENTER_ESP,
1717 (unsigned long)(cpu_entry_stack(smp_processor_id()) + 1));
4c8cd0c5 1718 wrmsrl_safe(MSR_IA32_SYSENTER_EIP, (u64)entry_SYSENTER_compat);
d56fe4bf 1719#else
47edb651 1720 wrmsrl(MSR_CSTAR, (unsigned long)ignore_sysret);
6b51311c 1721 wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)GDT_ENTRY_INVALID_SEG);
d56fe4bf
IM
1722 wrmsrl_safe(MSR_IA32_SYSENTER_ESP, 0ULL);
1723 wrmsrl_safe(MSR_IA32_SYSENTER_EIP, 0ULL);
d5494d4f 1724#endif
03ae5768 1725
d5494d4f
YL
1726 /* Flags to clear on syscall */
1727 wrmsrl(MSR_SYSCALL_MASK,
63bcff2a 1728 X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|
8c7aa698 1729 X86_EFLAGS_IOPL|X86_EFLAGS_AC|X86_EFLAGS_NT);
1da177e4 1730}
62111195 1731
0f3fa48a 1732#else /* CONFIG_X86_64 */
d5494d4f 1733
bdf977b3
TH
1734DEFINE_PER_CPU(struct task_struct *, current_task) = &init_task;
1735EXPORT_PER_CPU_SYMBOL(current_task);
c2daa3be
PZ
1736DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
1737EXPORT_PER_CPU_SYMBOL(__preempt_count);
bdf977b3 1738
a7fcf28d
AL
1739/*
1740 * On x86_32, vm86 modifies tss.sp0, so sp0 isn't a reliable way to find
1741 * the top of the kernel stack. Use an extra percpu variable to track the
1742 * top of the kernel stack directly.
1743 */
1744DEFINE_PER_CPU(unsigned long, cpu_current_top_of_stack) =
1745 (unsigned long)&init_thread_union + THREAD_SIZE;
1746EXPORT_PER_CPU_SYMBOL(cpu_current_top_of_stack);
1747
050e9baa 1748#ifdef CONFIG_STACKPROTECTOR
53f82452 1749DEFINE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
60a5317f 1750#endif
d5494d4f 1751
0f3fa48a 1752#endif /* CONFIG_X86_64 */
c5413fbe 1753
9766cdbc
JSR
1754/*
1755 * Clear all 6 debug registers:
1756 */
1757static void clear_all_debug_regs(void)
1758{
1759 int i;
1760
1761 for (i = 0; i < 8; i++) {
1762 /* Ignore db4, db5 */
1763 if ((i == 4) || (i == 5))
1764 continue;
1765
1766 set_debugreg(0, i);
1767 }
1768}
c5413fbe 1769
0bb9fef9
JW
1770#ifdef CONFIG_KGDB
1771/*
1772 * Restore debug regs if using kgdbwait and you have a kernel debugger
1773 * connection established.
1774 */
1775static void dbg_restore_debug_regs(void)
1776{
1777 if (unlikely(kgdb_connected && arch_kgdb_ops.correct_hw_break))
1778 arch_kgdb_ops.correct_hw_break();
1779}
1780#else /* ! CONFIG_KGDB */
1781#define dbg_restore_debug_regs()
1782#endif /* ! CONFIG_KGDB */
1783
ce4b1b16
IM
1784static void wait_for_master_cpu(int cpu)
1785{
1786#ifdef CONFIG_SMP
1787 /*
1788 * wait for ACK from master CPU before continuing
1789 * with AP initialization
1790 */
1791 WARN_ON(cpumask_test_and_set_cpu(cpu, cpu_initialized_mask));
1792 while (!cpumask_test_cpu(cpu, cpu_callout_mask))
1793 cpu_relax();
1794#endif
1795}
1796
b2e2ba57 1797#ifdef CONFIG_X86_64
505b7899 1798static inline void setup_getcpu(int cpu)
b2e2ba57 1799{
22245bdf 1800 unsigned long cpudata = vdso_encode_cpunode(cpu, early_cpu_to_node(cpu));
b2e2ba57
CB
1801 struct desc_struct d = { };
1802
67e87d43 1803 if (boot_cpu_has(X86_FEATURE_RDTSCP))
b2e2ba57
CB
1804 write_rdtscp_aux(cpudata);
1805
1806 /* Store CPU and node number in limit. */
1807 d.limit0 = cpudata;
1808 d.limit1 = cpudata >> 16;
1809
1810 d.type = 5; /* RO data, expand down, accessed */
1811 d.dpl = 3; /* Visible to user code */
1812 d.s = 1; /* Not a system segment */
1813 d.p = 1; /* Present */
1814 d.d = 1; /* 32-bit */
1815
22245bdf 1816 write_gdt_entry(get_cpu_gdt_rw(cpu), GDT_ENTRY_CPUNODE, &d, DESCTYPE_S);
b2e2ba57 1817}
505b7899
TG
1818
1819static inline void ucode_cpu_init(int cpu)
1820{
1821 if (cpu)
1822 load_ucode_ap();
1823}
1824
1825static inline void tss_setup_ist(struct tss_struct *tss)
1826{
1827 /* Set up the per-CPU TSS IST stacks */
1828 tss->x86_tss.ist[IST_INDEX_DF] = __this_cpu_ist_top_va(DF);
1829 tss->x86_tss.ist[IST_INDEX_NMI] = __this_cpu_ist_top_va(NMI);
1830 tss->x86_tss.ist[IST_INDEX_DB] = __this_cpu_ist_top_va(DB);
1831 tss->x86_tss.ist[IST_INDEX_MCE] = __this_cpu_ist_top_va(MCE);
02772fb9
JR
1832 /* Only mapped when SEV-ES is active */
1833 tss->x86_tss.ist[IST_INDEX_VC] = __this_cpu_ist_top_va(VC);
505b7899
TG
1834}
1835
505b7899
TG
1836#else /* CONFIG_X86_64 */
1837
1838static inline void setup_getcpu(int cpu) { }
1839
1840static inline void ucode_cpu_init(int cpu)
1841{
1842 show_ucode_info_early();
1843}
1844
1845static inline void tss_setup_ist(struct tss_struct *tss) { }
1846
505b7899 1847#endif /* !CONFIG_X86_64 */
b2e2ba57 1848
111e7b15
TG
1849static inline void tss_setup_io_bitmap(struct tss_struct *tss)
1850{
1851 tss->x86_tss.io_bitmap_base = IO_BITMAP_OFFSET_INVALID;
1852
1853#ifdef CONFIG_X86_IOPL_IOPERM
1854 tss->io_bitmap.prev_max = 0;
1855 tss->io_bitmap.prev_sequence = 0;
1856 memset(tss->io_bitmap.bitmap, 0xff, sizeof(tss->io_bitmap.bitmap));
1857 /*
1858 * Invalidate the extra array entry past the end of the all
1859 * permission bitmap as required by the hardware.
1860 */
1861 tss->io_bitmap.mapall[IO_BITMAP_LONGS] = ~0UL;
b2e2ba57 1862#endif
111e7b15 1863}
b2e2ba57 1864
d2cbcc49
RR
1865/*
1866 * cpu_init() initializes state that is per-CPU. Some data is already
1867 * initialized (naturally) in the bootstrap process, such as the GDT
1868 * and IDT. We reload them nevertheless, this function acts as a
1869 * 'CPU state barrier', nothing should get across.
1870 */
148f9bb8 1871void cpu_init(void)
1ba76586 1872{
505b7899
TG
1873 struct tss_struct *tss = this_cpu_ptr(&cpu_tss_rw);
1874 struct task_struct *cur = current;
f6ef7322 1875 int cpu = raw_smp_processor_id();
1ba76586 1876
ce4b1b16
IM
1877 wait_for_master_cpu(cpu);
1878
505b7899 1879 ucode_cpu_init(cpu);
0f3fa48a 1880
e7a22c1e 1881#ifdef CONFIG_NUMA
27fd185f 1882 if (this_cpu_read(numa_node) == 0 &&
e534c7c5
LS
1883 early_cpu_to_node(cpu) != NUMA_NO_NODE)
1884 set_numa_node(early_cpu_to_node(cpu));
e7a22c1e 1885#endif
b2e2ba57 1886 setup_getcpu(cpu);
1ba76586 1887
2eaad1fd 1888 pr_debug("Initializing CPU#%d\n", cpu);
1ba76586 1889
505b7899
TG
1890 if (IS_ENABLED(CONFIG_X86_64) || cpu_feature_enabled(X86_FEATURE_VME) ||
1891 boot_cpu_has(X86_FEATURE_TSC) || boot_cpu_has(X86_FEATURE_DE))
1892 cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1ba76586
YL
1893
1894 /*
1895 * Initialize the per-CPU GDT with the boot GDT,
1896 * and set up the GDT descriptor:
1897 */
552be871 1898 switch_to_new_gdt(cpu);
cf910e83 1899 load_current_idt();
1ba76586 1900
505b7899
TG
1901 if (IS_ENABLED(CONFIG_X86_64)) {
1902 loadsegment(fs, 0);
1903 memset(cur->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
1904 syscall_init();
1ba76586 1905
505b7899
TG
1906 wrmsrl(MSR_FS_BASE, 0);
1907 wrmsrl(MSR_KERNEL_GS_BASE, 0);
1908 barrier();
1ba76586 1909
505b7899 1910 x2apic_setup();
1ba76586
YL
1911 }
1912
f1f10076 1913 mmgrab(&init_mm);
505b7899
TG
1914 cur->active_mm = &init_mm;
1915 BUG_ON(cur->mm);
72c0098d 1916 initialize_tlbstate_and_flush();
505b7899 1917 enter_lazy_tlb(&init_mm, cur);
1ba76586 1918
505b7899
TG
1919 /* Initialize the TSS. */
1920 tss_setup_ist(tss);
111e7b15 1921 tss_setup_io_bitmap(tss);
72f5e08d 1922 set_tss_desc(cpu, &get_cpu_entry_area(cpu)->tss.x86_tss);
505b7899 1923
1ba76586 1924 load_TR_desc();
505b7899
TG
1925 /*
1926 * sp0 points to the entry trampoline stack regardless of what task
1927 * is running.
1928 */
4fe2d8b1 1929 load_sp0((unsigned long)(cpu_entry_stack(cpu) + 1));
20bb8344 1930
37868fe1 1931 load_mm_ldt(&init_mm);
1ba76586 1932
0bb9fef9
JW
1933 clear_all_debug_regs();
1934 dbg_restore_debug_regs();
1ba76586 1935
dc4e0021 1936 doublefault_init_cpu_tss();
505b7899 1937
21c4cd10 1938 fpu__init_cpu();
1ba76586 1939
1ba76586
YL
1940 if (is_uv_system())
1941 uv_cpu_init();
69218e47 1942
69218e47 1943 load_fixmap_gdt(cpu);
1ba76586
YL
1944}
1945
1008c52c
BP
1946/*
1947 * The microcode loader calls this upon late microcode load to recheck features,
1948 * only when microcode has been updated. Caller holds microcode_mutex and CPU
1949 * hotplug lock.
1950 */
1951void microcode_check(void)
1952{
42ca8082
BP
1953 struct cpuinfo_x86 info;
1954
1008c52c 1955 perf_check_microcode();
42ca8082
BP
1956
1957 /* Reload CPUID max function as it might've changed. */
1958 info.cpuid_level = cpuid_eax(0);
1959
1960 /*
1961 * Copy all capability leafs to pick up the synthetic ones so that
1962 * memcmp() below doesn't fail on that. The ones coming from CPUID will
1963 * get overwritten in get_cpu_cap().
1964 */
1965 memcpy(&info.x86_capability, &boot_cpu_data.x86_capability, sizeof(info.x86_capability));
1966
1967 get_cpu_cap(&info);
1968
1969 if (!memcmp(&info.x86_capability, &boot_cpu_data.x86_capability, sizeof(info.x86_capability)))
1970 return;
1971
1972 pr_warn("x86/CPU: CPU features have changed after loading microcode, but might not take effect.\n");
1973 pr_warn("x86/CPU: Please consider either early loading through initrd/built-in or a potential BIOS update.\n");
1008c52c 1974}
9c92374b
TG
1975
1976/*
1977 * Invoked from core CPU hotplug code after hotplug operations
1978 */
1979void arch_smt_update(void)
1980{
1981 /* Handle the speculative execution misfeatures */
1982 cpu_bugs_smt_update();
6a1cb5f5
TG
1983 /* Check whether IPI broadcasting can be enabled */
1984 apic_smt_update();
9c92374b 1985}