]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - arch/x86/kernel/cpu/common.c
x86/Centaur: Report correct CPU/cache topology
[mirror_ubuntu-jammy-kernel.git] / arch / x86 / kernel / cpu / common.c
CommitLineData
f0fc4aff 1#include <linux/bootmem.h>
9766cdbc 2#include <linux/linkage.h>
f0fc4aff 3#include <linux/bitops.h>
9766cdbc 4#include <linux/kernel.h>
186f4360 5#include <linux/export.h>
9766cdbc
JSR
6#include <linux/percpu.h>
7#include <linux/string.h>
ee098e1a 8#include <linux/ctype.h>
1da177e4 9#include <linux/delay.h>
68e21be2 10#include <linux/sched/mm.h>
e6017571 11#include <linux/sched/clock.h>
9164bb4a 12#include <linux/sched/task.h>
9766cdbc 13#include <linux/init.h>
0f46efeb 14#include <linux/kprobes.h>
9766cdbc 15#include <linux/kgdb.h>
1da177e4 16#include <linux/smp.h>
9766cdbc 17#include <linux/io.h>
b51ef52d 18#include <linux/syscore_ops.h>
9766cdbc
JSR
19
20#include <asm/stackprotector.h>
cdd6c482 21#include <asm/perf_event.h>
1da177e4 22#include <asm/mmu_context.h>
49d859d7 23#include <asm/archrandom.h>
9766cdbc
JSR
24#include <asm/hypervisor.h>
25#include <asm/processor.h>
1e02ce4c 26#include <asm/tlbflush.h>
f649e938 27#include <asm/debugreg.h>
9766cdbc 28#include <asm/sections.h>
f40c3300 29#include <asm/vsyscall.h>
8bdbd962
AC
30#include <linux/topology.h>
31#include <linux/cpumask.h>
9766cdbc 32#include <asm/pgtable.h>
60063497 33#include <linux/atomic.h>
9766cdbc
JSR
34#include <asm/proto.h>
35#include <asm/setup.h>
36#include <asm/apic.h>
37#include <asm/desc.h>
78f7f1e5 38#include <asm/fpu/internal.h>
27b07da7 39#include <asm/mtrr.h>
0274f955 40#include <asm/hwcap2.h>
8bdbd962 41#include <linux/numa.h>
9766cdbc 42#include <asm/asm.h>
0f6ff2bc 43#include <asm/bugs.h>
9766cdbc 44#include <asm/cpu.h>
a03a3e28 45#include <asm/mce.h>
9766cdbc 46#include <asm/msr.h>
8d4a4300 47#include <asm/pat.h>
d288e1cf
FY
48#include <asm/microcode.h>
49#include <asm/microcode_intel.h>
fec9434a
DW
50#include <asm/intel-family.h>
51#include <asm/cpu_device_id.h>
e641f5f5
IM
52
53#ifdef CONFIG_X86_LOCAL_APIC
bdbcdd48 54#include <asm/uv/uv.h>
1da177e4
LT
55#endif
56
57#include "cpu.h"
58
0274f955
GA
59u32 elf_hwcap2 __read_mostly;
60
c2d1cec1 61/* all of these masks are initialized in setup_cpu_local_masks() */
c2d1cec1 62cpumask_var_t cpu_initialized_mask;
9766cdbc
JSR
63cpumask_var_t cpu_callout_mask;
64cpumask_var_t cpu_callin_mask;
c2d1cec1
MT
65
66/* representing cpus for which sibling maps can be computed */
67cpumask_var_t cpu_sibling_setup_mask;
68
f8b64d08
BP
69/* Number of siblings per CPU package */
70int smp_num_siblings = 1;
71EXPORT_SYMBOL(smp_num_siblings);
72
73/* Last level cache ID of each logical CPU */
74DEFINE_PER_CPU_READ_MOSTLY(u16, cpu_llc_id) = BAD_APICID;
75
2f2f52ba 76/* correctly size the local cpu masks */
4369f1fb 77void __init setup_cpu_local_masks(void)
2f2f52ba
BG
78{
79 alloc_bootmem_cpumask_var(&cpu_initialized_mask);
80 alloc_bootmem_cpumask_var(&cpu_callin_mask);
81 alloc_bootmem_cpumask_var(&cpu_callout_mask);
82 alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
83}
84
148f9bb8 85static void default_init(struct cpuinfo_x86 *c)
e8055139
OZ
86{
87#ifdef CONFIG_X86_64
27c13ece 88 cpu_detect_cache_sizes(c);
e8055139
OZ
89#else
90 /* Not much we can do here... */
91 /* Check if at least it has cpuid */
92 if (c->cpuid_level == -1) {
93 /* No cpuid. It must be an ancient CPU */
94 if (c->x86 == 4)
95 strcpy(c->x86_model_id, "486");
96 else if (c->x86 == 3)
97 strcpy(c->x86_model_id, "386");
98 }
99#endif
100}
101
148f9bb8 102static const struct cpu_dev default_cpu = {
e8055139
OZ
103 .c_init = default_init,
104 .c_vendor = "Unknown",
105 .c_x86_vendor = X86_VENDOR_UNKNOWN,
106};
107
148f9bb8 108static const struct cpu_dev *this_cpu = &default_cpu;
0a488a53 109
06deef89 110DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
950ad7ff 111#ifdef CONFIG_X86_64
06deef89
BG
112 /*
113 * We need valid kernel segments for data and code in long mode too
114 * IRET will check the segment types kkeil 2000/10/28
115 * Also sysret mandates a special GDT layout
116 *
9766cdbc 117 * TLS descriptors are currently at a different place compared to i386.
06deef89
BG
118 * Hopefully nobody expects them at a fixed place (Wine?)
119 */
1e5de182
AM
120 [GDT_ENTRY_KERNEL32_CS] = GDT_ENTRY_INIT(0xc09b, 0, 0xfffff),
121 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xa09b, 0, 0xfffff),
122 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc093, 0, 0xfffff),
123 [GDT_ENTRY_DEFAULT_USER32_CS] = GDT_ENTRY_INIT(0xc0fb, 0, 0xfffff),
124 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f3, 0, 0xfffff),
125 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xa0fb, 0, 0xfffff),
950ad7ff 126#else
1e5de182
AM
127 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xc09a, 0, 0xfffff),
128 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
129 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xc0fa, 0, 0xfffff),
130 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f2, 0, 0xfffff),
bf504672
RR
131 /*
132 * Segments used for calling PnP BIOS have byte granularity.
133 * They code segments and data segments have fixed 64k limits,
134 * the transfer segment sizes are set at run time.
135 */
6842ef0e 136 /* 32-bit code */
1e5de182 137 [GDT_ENTRY_PNPBIOS_CS32] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
6842ef0e 138 /* 16-bit code */
1e5de182 139 [GDT_ENTRY_PNPBIOS_CS16] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
6842ef0e 140 /* 16-bit data */
1e5de182 141 [GDT_ENTRY_PNPBIOS_DS] = GDT_ENTRY_INIT(0x0092, 0, 0xffff),
6842ef0e 142 /* 16-bit data */
1e5de182 143 [GDT_ENTRY_PNPBIOS_TS1] = GDT_ENTRY_INIT(0x0092, 0, 0),
6842ef0e 144 /* 16-bit data */
1e5de182 145 [GDT_ENTRY_PNPBIOS_TS2] = GDT_ENTRY_INIT(0x0092, 0, 0),
bf504672
RR
146 /*
147 * The APM segments have byte granularity and their bases
148 * are set at run time. All have 64k limits.
149 */
6842ef0e 150 /* 32-bit code */
1e5de182 151 [GDT_ENTRY_APMBIOS_BASE] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
bf504672 152 /* 16-bit code */
1e5de182 153 [GDT_ENTRY_APMBIOS_BASE+1] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
6842ef0e 154 /* data */
72c4d853 155 [GDT_ENTRY_APMBIOS_BASE+2] = GDT_ENTRY_INIT(0x4092, 0, 0xffff),
bf504672 156
1e5de182
AM
157 [GDT_ENTRY_ESPFIX_SS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
158 [GDT_ENTRY_PERCPU] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
60a5317f 159 GDT_STACK_CANARY_INIT
950ad7ff 160#endif
06deef89 161} };
7a61d35d 162EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
ae1ee11b 163
8c3641e9 164static int __init x86_mpx_setup(char *s)
0c752a93 165{
8c3641e9 166 /* require an exact match without trailing characters */
2cd3949f
DH
167 if (strlen(s))
168 return 0;
0c752a93 169
8c3641e9
DH
170 /* do not emit a message if the feature is not present */
171 if (!boot_cpu_has(X86_FEATURE_MPX))
172 return 1;
6bad06b7 173
8c3641e9
DH
174 setup_clear_cpu_cap(X86_FEATURE_MPX);
175 pr_info("nompx: Intel Memory Protection Extensions (MPX) disabled\n");
b6f42a4a
FY
176 return 1;
177}
8c3641e9 178__setup("nompx", x86_mpx_setup);
b6f42a4a 179
0790c9aa 180#ifdef CONFIG_X86_64
c7ad5ad2 181static int __init x86_nopcid_setup(char *s)
0790c9aa 182{
c7ad5ad2
AL
183 /* nopcid doesn't accept parameters */
184 if (s)
185 return -EINVAL;
0790c9aa
AL
186
187 /* do not emit a message if the feature is not present */
188 if (!boot_cpu_has(X86_FEATURE_PCID))
c7ad5ad2 189 return 0;
0790c9aa
AL
190
191 setup_clear_cpu_cap(X86_FEATURE_PCID);
192 pr_info("nopcid: PCID feature disabled\n");
c7ad5ad2 193 return 0;
0790c9aa 194}
c7ad5ad2 195early_param("nopcid", x86_nopcid_setup);
0790c9aa
AL
196#endif
197
d12a72b8
AL
198static int __init x86_noinvpcid_setup(char *s)
199{
200 /* noinvpcid doesn't accept parameters */
201 if (s)
202 return -EINVAL;
203
204 /* do not emit a message if the feature is not present */
205 if (!boot_cpu_has(X86_FEATURE_INVPCID))
206 return 0;
207
208 setup_clear_cpu_cap(X86_FEATURE_INVPCID);
209 pr_info("noinvpcid: INVPCID feature disabled\n");
210 return 0;
211}
212early_param("noinvpcid", x86_noinvpcid_setup);
213
ba51dced 214#ifdef CONFIG_X86_32
148f9bb8
PG
215static int cachesize_override = -1;
216static int disable_x86_serial_nr = 1;
1da177e4 217
0a488a53
YL
218static int __init cachesize_setup(char *str)
219{
220 get_option(&str, &cachesize_override);
221 return 1;
222}
223__setup("cachesize=", cachesize_setup);
224
0a488a53
YL
225static int __init x86_sep_setup(char *s)
226{
227 setup_clear_cpu_cap(X86_FEATURE_SEP);
228 return 1;
229}
230__setup("nosep", x86_sep_setup);
231
232/* Standard macro to see if a specific flag is changeable */
233static inline int flag_is_changeable_p(u32 flag)
234{
235 u32 f1, f2;
236
94f6bac1
KH
237 /*
238 * Cyrix and IDT cpus allow disabling of CPUID
239 * so the code below may return different results
240 * when it is executed before and after enabling
241 * the CPUID. Add "volatile" to not allow gcc to
242 * optimize the subsequent calls to this function.
243 */
0f3fa48a
IM
244 asm volatile ("pushfl \n\t"
245 "pushfl \n\t"
246 "popl %0 \n\t"
247 "movl %0, %1 \n\t"
248 "xorl %2, %0 \n\t"
249 "pushl %0 \n\t"
250 "popfl \n\t"
251 "pushfl \n\t"
252 "popl %0 \n\t"
253 "popfl \n\t"
254
94f6bac1
KH
255 : "=&r" (f1), "=&r" (f2)
256 : "ir" (flag));
0a488a53
YL
257
258 return ((f1^f2) & flag) != 0;
259}
260
261/* Probe for the CPUID instruction */
148f9bb8 262int have_cpuid_p(void)
0a488a53
YL
263{
264 return flag_is_changeable_p(X86_EFLAGS_ID);
265}
266
148f9bb8 267static void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
0a488a53 268{
0f3fa48a
IM
269 unsigned long lo, hi;
270
271 if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr)
272 return;
273
274 /* Disable processor serial number: */
275
276 rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
277 lo |= 0x200000;
278 wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
279
1b74dde7 280 pr_notice("CPU serial number disabled.\n");
0f3fa48a
IM
281 clear_cpu_cap(c, X86_FEATURE_PN);
282
283 /* Disabling the serial number may affect the cpuid level */
284 c->cpuid_level = cpuid_eax(0);
0a488a53
YL
285}
286
287static int __init x86_serial_nr_setup(char *s)
288{
289 disable_x86_serial_nr = 0;
290 return 1;
291}
292__setup("serialnumber", x86_serial_nr_setup);
ba51dced 293#else
102bbe3a
YL
294static inline int flag_is_changeable_p(u32 flag)
295{
296 return 1;
297}
102bbe3a
YL
298static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
299{
300}
ba51dced 301#endif
0a488a53 302
de5397ad
FY
303static __init int setup_disable_smep(char *arg)
304{
b2cc2a07 305 setup_clear_cpu_cap(X86_FEATURE_SMEP);
0f6ff2bc
DH
306 /* Check for things that depend on SMEP being enabled: */
307 check_mpx_erratum(&boot_cpu_data);
de5397ad
FY
308 return 1;
309}
310__setup("nosmep", setup_disable_smep);
311
b2cc2a07 312static __always_inline void setup_smep(struct cpuinfo_x86 *c)
de5397ad 313{
b2cc2a07 314 if (cpu_has(c, X86_FEATURE_SMEP))
375074cc 315 cr4_set_bits(X86_CR4_SMEP);
de5397ad
FY
316}
317
52b6179a
PA
318static __init int setup_disable_smap(char *arg)
319{
b2cc2a07 320 setup_clear_cpu_cap(X86_FEATURE_SMAP);
52b6179a
PA
321 return 1;
322}
323__setup("nosmap", setup_disable_smap);
324
b2cc2a07
PA
325static __always_inline void setup_smap(struct cpuinfo_x86 *c)
326{
581b7f15 327 unsigned long eflags = native_save_fl();
b2cc2a07
PA
328
329 /* This should have been cleared long ago */
b2cc2a07
PA
330 BUG_ON(eflags & X86_EFLAGS_AC);
331
03bbd596
PA
332 if (cpu_has(c, X86_FEATURE_SMAP)) {
333#ifdef CONFIG_X86_SMAP
375074cc 334 cr4_set_bits(X86_CR4_SMAP);
03bbd596 335#else
375074cc 336 cr4_clear_bits(X86_CR4_SMAP);
03bbd596
PA
337#endif
338 }
de5397ad
FY
339}
340
aa35f896
RN
341static __always_inline void setup_umip(struct cpuinfo_x86 *c)
342{
343 /* Check the boot processor, plus build option for UMIP. */
344 if (!cpu_feature_enabled(X86_FEATURE_UMIP))
345 goto out;
346
347 /* Check the current processor's cpuid bits. */
348 if (!cpu_has(c, X86_FEATURE_UMIP))
349 goto out;
350
351 cr4_set_bits(X86_CR4_UMIP);
352
770c7755
RN
353 pr_info("x86/cpu: Activated the Intel User Mode Instruction Prevention (UMIP) CPU feature\n");
354
aa35f896
RN
355 return;
356
357out:
358 /*
359 * Make sure UMIP is disabled in case it was enabled in a
360 * previous boot (e.g., via kexec).
361 */
362 cr4_clear_bits(X86_CR4_UMIP);
363}
364
06976945
DH
365/*
366 * Protection Keys are not available in 32-bit mode.
367 */
368static bool pku_disabled;
369
370static __always_inline void setup_pku(struct cpuinfo_x86 *c)
371{
e8df1a95
DH
372 /* check the boot processor, plus compile options for PKU: */
373 if (!cpu_feature_enabled(X86_FEATURE_PKU))
374 return;
375 /* checks the actual processor's cpuid bits: */
06976945
DH
376 if (!cpu_has(c, X86_FEATURE_PKU))
377 return;
378 if (pku_disabled)
379 return;
380
381 cr4_set_bits(X86_CR4_PKE);
382 /*
383 * Seting X86_CR4_PKE will cause the X86_FEATURE_OSPKE
384 * cpuid bit to be set. We need to ensure that we
385 * update that bit in this CPU's "cpu_info".
386 */
387 get_cpu_cap(c);
388}
389
390#ifdef CONFIG_X86_INTEL_MEMORY_PROTECTION_KEYS
391static __init int setup_disable_pku(char *arg)
392{
393 /*
394 * Do not clear the X86_FEATURE_PKU bit. All of the
395 * runtime checks are against OSPKE so clearing the
396 * bit does nothing.
397 *
398 * This way, we will see "pku" in cpuinfo, but not
399 * "ospke", which is exactly what we want. It shows
400 * that the CPU has PKU, but the OS has not enabled it.
401 * This happens to be exactly how a system would look
402 * if we disabled the config option.
403 */
404 pr_info("x86: 'nopku' specified, disabling Memory Protection Keys\n");
405 pku_disabled = true;
406 return 1;
407}
408__setup("nopku", setup_disable_pku);
409#endif /* CONFIG_X86_64 */
410
b38b0665
PA
411/*
412 * Some CPU features depend on higher CPUID levels, which may not always
413 * be available due to CPUID level capping or broken virtualization
414 * software. Add those features to this table to auto-disable them.
415 */
416struct cpuid_dependent_feature {
417 u32 feature;
418 u32 level;
419};
0f3fa48a 420
148f9bb8 421static const struct cpuid_dependent_feature
b38b0665
PA
422cpuid_dependent_features[] = {
423 { X86_FEATURE_MWAIT, 0x00000005 },
424 { X86_FEATURE_DCA, 0x00000009 },
425 { X86_FEATURE_XSAVE, 0x0000000d },
426 { 0, 0 }
427};
428
148f9bb8 429static void filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
b38b0665
PA
430{
431 const struct cpuid_dependent_feature *df;
9766cdbc 432
b38b0665 433 for (df = cpuid_dependent_features; df->feature; df++) {
0f3fa48a
IM
434
435 if (!cpu_has(c, df->feature))
436 continue;
b38b0665
PA
437 /*
438 * Note: cpuid_level is set to -1 if unavailable, but
439 * extended_extended_level is set to 0 if unavailable
440 * and the legitimate extended levels are all negative
441 * when signed; hence the weird messing around with
442 * signs here...
443 */
0f3fa48a 444 if (!((s32)df->level < 0 ?
f6db44df 445 (u32)df->level > (u32)c->extended_cpuid_level :
0f3fa48a
IM
446 (s32)df->level > (s32)c->cpuid_level))
447 continue;
448
449 clear_cpu_cap(c, df->feature);
450 if (!warn)
451 continue;
452
1b74dde7
CY
453 pr_warn("CPU: CPU feature " X86_CAP_FMT " disabled, no CPUID level 0x%x\n",
454 x86_cap_flag(df->feature), df->level);
b38b0665 455 }
f6db44df 456}
b38b0665 457
102bbe3a
YL
458/*
459 * Naming convention should be: <Name> [(<Codename>)]
460 * This table only is used unless init_<vendor>() below doesn't set it;
0f3fa48a
IM
461 * in particular, if CPUID levels 0x80000002..4 are supported, this
462 * isn't used
102bbe3a
YL
463 */
464
465/* Look up CPU names by table lookup. */
148f9bb8 466static const char *table_lookup_model(struct cpuinfo_x86 *c)
102bbe3a 467{
09dc68d9
JB
468#ifdef CONFIG_X86_32
469 const struct legacy_cpu_model_info *info;
102bbe3a
YL
470
471 if (c->x86_model >= 16)
472 return NULL; /* Range check */
473
474 if (!this_cpu)
475 return NULL;
476
09dc68d9 477 info = this_cpu->legacy_models;
102bbe3a 478
09dc68d9 479 while (info->family) {
102bbe3a
YL
480 if (info->family == c->x86)
481 return info->model_names[c->x86_model];
482 info++;
483 }
09dc68d9 484#endif
102bbe3a
YL
485 return NULL; /* Not found */
486}
487
6cbd2171
TG
488__u32 cpu_caps_cleared[NCAPINTS + NBUGINTS];
489__u32 cpu_caps_set[NCAPINTS + NBUGINTS];
7d851c8d 490
11e3a840
JF
491void load_percpu_segment(int cpu)
492{
493#ifdef CONFIG_X86_32
494 loadsegment(fs, __KERNEL_PERCPU);
495#else
45e876f7 496 __loadsegment_simple(gs, 0);
35060ed6 497 wrmsrl(MSR_GS_BASE, cpu_kernelmode_gs_base(cpu));
11e3a840 498#endif
60a5317f 499 load_stack_canary_segment();
11e3a840
JF
500}
501
72f5e08d
AL
502#ifdef CONFIG_X86_32
503/* The 32-bit entry code needs to find cpu_entry_area. */
504DEFINE_PER_CPU(struct cpu_entry_area *, cpu_entry_area);
505#endif
506
40e7f949
AL
507#ifdef CONFIG_X86_64
508/*
509 * Special IST stacks which the CPU switches to when it calls
510 * an IST-marked descriptor entry. Up to 7 stacks (hardware
511 * limit), all of them are 4K, except the debug stack which
512 * is 8K.
513 */
514static const unsigned int exception_stack_sizes[N_EXCEPTION_STACKS] = {
515 [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STKSZ,
516 [DEBUG_STACK - 1] = DEBUG_STKSZ
517};
45fc8757 518#endif
69218e47 519
45fc8757
TG
520/* Load the original GDT from the per-cpu structure */
521void load_direct_gdt(int cpu)
522{
523 struct desc_ptr gdt_descr;
524
525 gdt_descr.address = (long)get_cpu_gdt_rw(cpu);
526 gdt_descr.size = GDT_SIZE - 1;
527 load_gdt(&gdt_descr);
528}
529EXPORT_SYMBOL_GPL(load_direct_gdt);
530
69218e47
TG
531/* Load a fixmap remapping of the per-cpu GDT */
532void load_fixmap_gdt(int cpu)
533{
534 struct desc_ptr gdt_descr;
535
536 gdt_descr.address = (long)get_cpu_gdt_ro(cpu);
537 gdt_descr.size = GDT_SIZE - 1;
538 load_gdt(&gdt_descr);
539}
45fc8757 540EXPORT_SYMBOL_GPL(load_fixmap_gdt);
69218e47 541
0f3fa48a
IM
542/*
543 * Current gdt points %fs at the "master" per-cpu area: after this,
544 * it's on the real one.
545 */
552be871 546void switch_to_new_gdt(int cpu)
9d31d35b 547{
45fc8757
TG
548 /* Load the original GDT */
549 load_direct_gdt(cpu);
2697fbd5 550 /* Reload the per-cpu base */
11e3a840 551 load_percpu_segment(cpu);
9d31d35b
YL
552}
553
148f9bb8 554static const struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
1da177e4 555
148f9bb8 556static void get_model_name(struct cpuinfo_x86 *c)
1da177e4
LT
557{
558 unsigned int *v;
ee098e1a 559 char *p, *q, *s;
1da177e4 560
3da99c97 561 if (c->extended_cpuid_level < 0x80000004)
1b05d60d 562 return;
1da177e4 563
0f3fa48a 564 v = (unsigned int *)c->x86_model_id;
1da177e4
LT
565 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
566 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
567 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
568 c->x86_model_id[48] = 0;
569
ee098e1a
BP
570 /* Trim whitespace */
571 p = q = s = &c->x86_model_id[0];
572
573 while (*p == ' ')
574 p++;
575
576 while (*p) {
577 /* Note the last non-whitespace index */
578 if (!isspace(*p))
579 s = q;
580
581 *q++ = *p++;
582 }
583
584 *(s + 1) = '\0';
1da177e4
LT
585}
586
2cc61be6
DW
587int detect_num_cpu_cores(struct cpuinfo_x86 *c)
588{
589 unsigned int eax, ebx, ecx, edx;
590
591 if (!IS_ENABLED(CONFIG_SMP) || c->cpuid_level < 4)
592 return 1;
593
594 cpuid_count(4, 0, &eax, &ebx, &ecx, &edx);
595 if (eax & 0x1f)
596 return (eax >> 26) + 1;
597 else
598 return 1;
599}
600
148f9bb8 601void cpu_detect_cache_sizes(struct cpuinfo_x86 *c)
1da177e4 602{
9d31d35b 603 unsigned int n, dummy, ebx, ecx, edx, l2size;
1da177e4 604
3da99c97 605 n = c->extended_cpuid_level;
1da177e4
LT
606
607 if (n >= 0x80000005) {
9d31d35b 608 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
9d31d35b 609 c->x86_cache_size = (ecx>>24) + (edx>>24);
140fc727
YL
610#ifdef CONFIG_X86_64
611 /* On K8 L1 TLB is inclusive, so don't count it */
612 c->x86_tlbsize = 0;
613#endif
1da177e4
LT
614 }
615
616 if (n < 0x80000006) /* Some chips just has a large L1. */
617 return;
618
0a488a53 619 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
1da177e4 620 l2size = ecx >> 16;
34048c9e 621
140fc727
YL
622#ifdef CONFIG_X86_64
623 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
624#else
1da177e4 625 /* do processor-specific cache resizing */
09dc68d9
JB
626 if (this_cpu->legacy_cache_size)
627 l2size = this_cpu->legacy_cache_size(c, l2size);
1da177e4
LT
628
629 /* Allow user to override all this if necessary. */
630 if (cachesize_override != -1)
631 l2size = cachesize_override;
632
34048c9e 633 if (l2size == 0)
1da177e4 634 return; /* Again, no L2 cache is possible */
140fc727 635#endif
1da177e4
LT
636
637 c->x86_cache_size = l2size;
1da177e4
LT
638}
639
e0ba94f1
AS
640u16 __read_mostly tlb_lli_4k[NR_INFO];
641u16 __read_mostly tlb_lli_2m[NR_INFO];
642u16 __read_mostly tlb_lli_4m[NR_INFO];
643u16 __read_mostly tlb_lld_4k[NR_INFO];
644u16 __read_mostly tlb_lld_2m[NR_INFO];
645u16 __read_mostly tlb_lld_4m[NR_INFO];
dd360393 646u16 __read_mostly tlb_lld_1g[NR_INFO];
e0ba94f1 647
f94fe119 648static void cpu_detect_tlb(struct cpuinfo_x86 *c)
e0ba94f1
AS
649{
650 if (this_cpu->c_detect_tlb)
651 this_cpu->c_detect_tlb(c);
652
f94fe119 653 pr_info("Last level iTLB entries: 4KB %d, 2MB %d, 4MB %d\n",
e0ba94f1 654 tlb_lli_4k[ENTRIES], tlb_lli_2m[ENTRIES],
f94fe119
SH
655 tlb_lli_4m[ENTRIES]);
656
657 pr_info("Last level dTLB entries: 4KB %d, 2MB %d, 4MB %d, 1GB %d\n",
658 tlb_lld_4k[ENTRIES], tlb_lld_2m[ENTRIES],
659 tlb_lld_4m[ENTRIES], tlb_lld_1g[ENTRIES]);
e0ba94f1
AS
660}
661
148f9bb8 662void detect_ht(struct cpuinfo_x86 *c)
1da177e4 663{
c8e56d20 664#ifdef CONFIG_SMP
0a488a53
YL
665 u32 eax, ebx, ecx, edx;
666 int index_msb, core_bits;
2eaad1fd 667 static bool printed;
1da177e4 668
0a488a53 669 if (!cpu_has(c, X86_FEATURE_HT))
9d31d35b 670 return;
1da177e4 671
0a488a53
YL
672 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
673 goto out;
1da177e4 674
1cd78776
YL
675 if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
676 return;
1da177e4 677
0a488a53 678 cpuid(1, &eax, &ebx, &ecx, &edx);
1da177e4 679
9d31d35b
YL
680 smp_num_siblings = (ebx & 0xff0000) >> 16;
681
682 if (smp_num_siblings == 1) {
1b74dde7 683 pr_info_once("CPU0: Hyper-Threading is disabled\n");
0f3fa48a
IM
684 goto out;
685 }
9d31d35b 686
0f3fa48a
IM
687 if (smp_num_siblings <= 1)
688 goto out;
9d31d35b 689
0f3fa48a
IM
690 index_msb = get_count_order(smp_num_siblings);
691 c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb);
9d31d35b 692
0f3fa48a 693 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
9d31d35b 694
0f3fa48a 695 index_msb = get_count_order(smp_num_siblings);
9d31d35b 696
0f3fa48a 697 core_bits = get_count_order(c->x86_max_cores);
9d31d35b 698
0f3fa48a
IM
699 c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) &
700 ((1 << core_bits) - 1);
1da177e4 701
0a488a53 702out:
2eaad1fd 703 if (!printed && (c->x86_max_cores * smp_num_siblings) > 1) {
1b74dde7
CY
704 pr_info("CPU: Physical Processor ID: %d\n",
705 c->phys_proc_id);
706 pr_info("CPU: Processor Core ID: %d\n",
707 c->cpu_core_id);
2eaad1fd 708 printed = 1;
9d31d35b 709 }
9d31d35b 710#endif
97e4db7c 711}
1da177e4 712
148f9bb8 713static void get_cpu_vendor(struct cpuinfo_x86 *c)
1da177e4
LT
714{
715 char *v = c->x86_vendor_id;
0f3fa48a 716 int i;
1da177e4
LT
717
718 for (i = 0; i < X86_VENDOR_NUM; i++) {
10a434fc
YL
719 if (!cpu_devs[i])
720 break;
721
722 if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
723 (cpu_devs[i]->c_ident[1] &&
724 !strcmp(v, cpu_devs[i]->c_ident[1]))) {
0f3fa48a 725
10a434fc
YL
726 this_cpu = cpu_devs[i];
727 c->x86_vendor = this_cpu->c_x86_vendor;
728 return;
1da177e4
LT
729 }
730 }
10a434fc 731
1b74dde7
CY
732 pr_err_once("CPU: vendor_id '%s' unknown, using generic init.\n" \
733 "CPU: Your system may be unstable.\n", v);
10a434fc 734
fe38d855
CE
735 c->x86_vendor = X86_VENDOR_UNKNOWN;
736 this_cpu = &default_cpu;
1da177e4
LT
737}
738
148f9bb8 739void cpu_detect(struct cpuinfo_x86 *c)
1da177e4 740{
1da177e4 741 /* Get vendor name */
4a148513
HH
742 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
743 (unsigned int *)&c->x86_vendor_id[0],
744 (unsigned int *)&c->x86_vendor_id[8],
745 (unsigned int *)&c->x86_vendor_id[4]);
1da177e4 746
1da177e4 747 c->x86 = 4;
9d31d35b 748 /* Intel-defined flags: level 0x00000001 */
1da177e4
LT
749 if (c->cpuid_level >= 0x00000001) {
750 u32 junk, tfms, cap0, misc;
0f3fa48a 751
1da177e4 752 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
99f925ce
BP
753 c->x86 = x86_family(tfms);
754 c->x86_model = x86_model(tfms);
b399151c 755 c->x86_stepping = x86_stepping(tfms);
0f3fa48a 756
d4387bd3 757 if (cap0 & (1<<19)) {
d4387bd3 758 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
9d31d35b 759 c->x86_cache_alignment = c->x86_clflush_size;
d4387bd3 760 }
1da177e4 761 }
1da177e4 762}
3da99c97 763
8bf1ebca
AL
764static void apply_forced_caps(struct cpuinfo_x86 *c)
765{
766 int i;
767
6cbd2171 768 for (i = 0; i < NCAPINTS + NBUGINTS; i++) {
8bf1ebca
AL
769 c->x86_capability[i] &= ~cpu_caps_cleared[i];
770 c->x86_capability[i] |= cpu_caps_set[i];
771 }
772}
773
7fcae111
DW
774static void init_speculation_control(struct cpuinfo_x86 *c)
775{
776 /*
777 * The Intel SPEC_CTRL CPUID bit implies IBRS and IBPB support,
778 * and they also have a different bit for STIBP support. Also,
779 * a hypervisor might have set the individual AMD bits even on
780 * Intel CPUs, for finer-grained selection of what's available.
781 *
782 * We use the AMD bits in 0x8000_0008 EBX as the generic hardware
783 * features, which are visible in /proc/cpuinfo and used by the
784 * kernel. So set those accordingly from the Intel bits.
785 */
786 if (cpu_has(c, X86_FEATURE_SPEC_CTRL)) {
787 set_cpu_cap(c, X86_FEATURE_IBRS);
788 set_cpu_cap(c, X86_FEATURE_IBPB);
789 }
790 if (cpu_has(c, X86_FEATURE_INTEL_STIBP))
791 set_cpu_cap(c, X86_FEATURE_STIBP);
792}
793
148f9bb8 794void get_cpu_cap(struct cpuinfo_x86 *c)
093af8d7 795{
39c06df4 796 u32 eax, ebx, ecx, edx;
093af8d7 797
3da99c97
YL
798 /* Intel-defined flags: level 0x00000001 */
799 if (c->cpuid_level >= 0x00000001) {
39c06df4 800 cpuid(0x00000001, &eax, &ebx, &ecx, &edx);
0f3fa48a 801
39c06df4
BP
802 c->x86_capability[CPUID_1_ECX] = ecx;
803 c->x86_capability[CPUID_1_EDX] = edx;
3da99c97 804 }
093af8d7 805
3df8d920
AL
806 /* Thermal and Power Management Leaf: level 0x00000006 (eax) */
807 if (c->cpuid_level >= 0x00000006)
808 c->x86_capability[CPUID_6_EAX] = cpuid_eax(0x00000006);
809
bdc802dc
PA
810 /* Additional Intel-defined flags: level 0x00000007 */
811 if (c->cpuid_level >= 0x00000007) {
bdc802dc 812 cpuid_count(0x00000007, 0, &eax, &ebx, &ecx, &edx);
39c06df4 813 c->x86_capability[CPUID_7_0_EBX] = ebx;
dfb4a70f 814 c->x86_capability[CPUID_7_ECX] = ecx;
95ca0ee8 815 c->x86_capability[CPUID_7_EDX] = edx;
bdc802dc
PA
816 }
817
6229ad27
FY
818 /* Extended state features: level 0x0000000d */
819 if (c->cpuid_level >= 0x0000000d) {
6229ad27
FY
820 cpuid_count(0x0000000d, 1, &eax, &ebx, &ecx, &edx);
821
39c06df4 822 c->x86_capability[CPUID_D_1_EAX] = eax;
6229ad27
FY
823 }
824
cbc82b17
PWJ
825 /* Additional Intel-defined flags: level 0x0000000F */
826 if (c->cpuid_level >= 0x0000000F) {
cbc82b17
PWJ
827
828 /* QoS sub-leaf, EAX=0Fh, ECX=0 */
829 cpuid_count(0x0000000F, 0, &eax, &ebx, &ecx, &edx);
39c06df4
BP
830 c->x86_capability[CPUID_F_0_EDX] = edx;
831
cbc82b17
PWJ
832 if (cpu_has(c, X86_FEATURE_CQM_LLC)) {
833 /* will be overridden if occupancy monitoring exists */
834 c->x86_cache_max_rmid = ebx;
835
836 /* QoS sub-leaf, EAX=0Fh, ECX=1 */
837 cpuid_count(0x0000000F, 1, &eax, &ebx, &ecx, &edx);
39c06df4
BP
838 c->x86_capability[CPUID_F_1_EDX] = edx;
839
33c3cc7a
VS
840 if ((cpu_has(c, X86_FEATURE_CQM_OCCUP_LLC)) ||
841 ((cpu_has(c, X86_FEATURE_CQM_MBM_TOTAL)) ||
842 (cpu_has(c, X86_FEATURE_CQM_MBM_LOCAL)))) {
cbc82b17
PWJ
843 c->x86_cache_max_rmid = ecx;
844 c->x86_cache_occ_scale = ebx;
845 }
846 } else {
847 c->x86_cache_max_rmid = -1;
848 c->x86_cache_occ_scale = -1;
849 }
850 }
851
3da99c97 852 /* AMD-defined flags: level 0x80000001 */
39c06df4
BP
853 eax = cpuid_eax(0x80000000);
854 c->extended_cpuid_level = eax;
855
856 if ((eax & 0xffff0000) == 0x80000000) {
857 if (eax >= 0x80000001) {
858 cpuid(0x80000001, &eax, &ebx, &ecx, &edx);
0f3fa48a 859
39c06df4
BP
860 c->x86_capability[CPUID_8000_0001_ECX] = ecx;
861 c->x86_capability[CPUID_8000_0001_EDX] = edx;
093af8d7 862 }
093af8d7 863 }
093af8d7 864
71faad43
YG
865 if (c->extended_cpuid_level >= 0x80000007) {
866 cpuid(0x80000007, &eax, &ebx, &ecx, &edx);
867
868 c->x86_capability[CPUID_8000_0007_EBX] = ebx;
869 c->x86_power = edx;
870 }
871
2ccd71f1 872 if (c->extended_cpuid_level >= 0x8000000a)
39c06df4 873 c->x86_capability[CPUID_8000_000A_EDX] = cpuid_edx(0x8000000a);
093af8d7 874
1dedefd1 875 init_scattered_cpuid_features(c);
7fcae111 876 init_speculation_control(c);
60d34501
AL
877
878 /*
879 * Clear/Set all flags overridden by options, after probe.
880 * This needs to happen each time we re-probe, which may happen
881 * several times during CPU initialization.
882 */
883 apply_forced_caps(c);
093af8d7 884}
1da177e4 885
d94a155c
KS
886static void get_cpu_address_sizes(struct cpuinfo_x86 *c)
887{
888 u32 eax, ebx, ecx, edx;
889
890 if (c->extended_cpuid_level >= 0x80000008) {
891 cpuid(0x80000008, &eax, &ebx, &ecx, &edx);
892
893 c->x86_virt_bits = (eax >> 8) & 0xff;
894 c->x86_phys_bits = eax & 0xff;
895 c->x86_capability[CPUID_8000_0008_EBX] = ebx;
896 }
897#ifdef CONFIG_X86_32
898 else if (cpu_has(c, X86_FEATURE_PAE) || cpu_has(c, X86_FEATURE_PSE36))
899 c->x86_phys_bits = 36;
900#endif
901}
902
148f9bb8 903static void identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
aef93c8b
YL
904{
905#ifdef CONFIG_X86_32
906 int i;
907
908 /*
909 * First of all, decide if this is a 486 or higher
910 * It's a 486 if we can modify the AC flag
911 */
912 if (flag_is_changeable_p(X86_EFLAGS_AC))
913 c->x86 = 4;
914 else
915 c->x86 = 3;
916
917 for (i = 0; i < X86_VENDOR_NUM; i++)
918 if (cpu_devs[i] && cpu_devs[i]->c_identify) {
919 c->x86_vendor_id[0] = 0;
920 cpu_devs[i]->c_identify(c);
921 if (c->x86_vendor_id[0]) {
922 get_cpu_vendor(c);
923 break;
924 }
925 }
926#endif
927}
928
4bf5d56d 929static const __initconst struct x86_cpu_id cpu_no_speculation[] = {
fec9434a
DW
930 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_CEDARVIEW, X86_FEATURE_ANY },
931 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_CLOVERVIEW, X86_FEATURE_ANY },
932 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_LINCROFT, X86_FEATURE_ANY },
933 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_PENWELL, X86_FEATURE_ANY },
934 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_PINEVIEW, X86_FEATURE_ANY },
935 { X86_VENDOR_CENTAUR, 5 },
936 { X86_VENDOR_INTEL, 5 },
937 { X86_VENDOR_NSC, 5 },
938 { X86_VENDOR_ANY, 4 },
939 {}
940};
941
4bf5d56d 942static const __initconst struct x86_cpu_id cpu_no_meltdown[] = {
fec9434a
DW
943 { X86_VENDOR_AMD },
944 {}
945};
946
947static bool __init cpu_vulnerable_to_meltdown(struct cpuinfo_x86 *c)
948{
949 u64 ia32_cap = 0;
950
951 if (x86_match_cpu(cpu_no_meltdown))
952 return false;
953
954 if (cpu_has(c, X86_FEATURE_ARCH_CAPABILITIES))
955 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, ia32_cap);
956
957 /* Rogue Data Cache Load? No! */
958 if (ia32_cap & ARCH_CAP_RDCL_NO)
959 return false;
960
961 return true;
962}
963
34048c9e
PC
964/*
965 * Do minimum CPU detection early.
966 * Fields really needed: vendor, cpuid_level, family, model, mask,
967 * cache alignment.
968 * The others are not touched to avoid unwanted side effects.
969 *
a1652bb8
JD
970 * WARNING: this function is only called on the boot CPU. Don't add code
971 * here that is supposed to run on all CPUs.
34048c9e 972 */
3da99c97 973static void __init early_identify_cpu(struct cpuinfo_x86 *c)
d7cd5611 974{
6627d242
YL
975#ifdef CONFIG_X86_64
976 c->x86_clflush_size = 64;
13c6c532
JB
977 c->x86_phys_bits = 36;
978 c->x86_virt_bits = 48;
6627d242 979#else
d4387bd3 980 c->x86_clflush_size = 32;
13c6c532
JB
981 c->x86_phys_bits = 32;
982 c->x86_virt_bits = 32;
6627d242 983#endif
0a488a53 984 c->x86_cache_alignment = c->x86_clflush_size;
d7cd5611 985
3da99c97 986 memset(&c->x86_capability, 0, sizeof c->x86_capability);
0a488a53 987 c->extended_cpuid_level = 0;
d7cd5611 988
aef93c8b 989 /* cyrix could have cpuid enabled via c_identify()*/
05fb3c19
AL
990 if (have_cpuid_p()) {
991 cpu_detect(c);
992 get_cpu_vendor(c);
993 get_cpu_cap(c);
d94a155c 994 get_cpu_address_sizes(c);
78d1b296 995 setup_force_cpu_cap(X86_FEATURE_CPUID);
d7cd5611 996
05fb3c19
AL
997 if (this_cpu->c_early_init)
998 this_cpu->c_early_init(c);
12cf105c 999
05fb3c19
AL
1000 c->cpu_index = 0;
1001 filter_cpuid_features(c, false);
093af8d7 1002
05fb3c19
AL
1003 if (this_cpu->c_bsp_init)
1004 this_cpu->c_bsp_init(c);
78d1b296
BP
1005 } else {
1006 identify_cpu_without_cpuid(c);
1007 setup_clear_cpu_cap(X86_FEATURE_CPUID);
05fb3c19 1008 }
c3b83598
BP
1009
1010 setup_force_cpu_cap(X86_FEATURE_ALWAYS);
a89f040f 1011
fec9434a
DW
1012 if (!x86_match_cpu(cpu_no_speculation)) {
1013 if (cpu_vulnerable_to_meltdown(c))
1014 setup_force_cpu_bug(X86_BUG_CPU_MELTDOWN);
1015 setup_force_cpu_bug(X86_BUG_SPECTRE_V1);
1016 setup_force_cpu_bug(X86_BUG_SPECTRE_V2);
1017 }
99c6fa25 1018
db52ef74 1019 fpu__init_system(c);
b8b7abae
AL
1020
1021#ifdef CONFIG_X86_32
1022 /*
1023 * Regardless of whether PCID is enumerated, the SDM says
1024 * that it can't be enabled in 32-bit mode.
1025 */
1026 setup_clear_cpu_cap(X86_FEATURE_PCID);
1027#endif
d7cd5611
RR
1028}
1029
9d31d35b
YL
1030void __init early_cpu_init(void)
1031{
02dde8b4 1032 const struct cpu_dev *const *cdev;
10a434fc
YL
1033 int count = 0;
1034
ac23f253 1035#ifdef CONFIG_PROCESSOR_SELECT
1b74dde7 1036 pr_info("KERNEL supported cpus:\n");
31c997ca
IM
1037#endif
1038
10a434fc 1039 for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
02dde8b4 1040 const struct cpu_dev *cpudev = *cdev;
9d31d35b 1041
10a434fc
YL
1042 if (count >= X86_VENDOR_NUM)
1043 break;
1044 cpu_devs[count] = cpudev;
1045 count++;
1046
ac23f253 1047#ifdef CONFIG_PROCESSOR_SELECT
31c997ca
IM
1048 {
1049 unsigned int j;
1050
1051 for (j = 0; j < 2; j++) {
1052 if (!cpudev->c_ident[j])
1053 continue;
1b74dde7 1054 pr_info(" %s %s\n", cpudev->c_vendor,
31c997ca
IM
1055 cpudev->c_ident[j]);
1056 }
10a434fc 1057 }
0388423d 1058#endif
10a434fc 1059 }
9d31d35b 1060 early_identify_cpu(&boot_cpu_data);
d7cd5611 1061}
093af8d7 1062
b6734c35 1063/*
366d4a43
BP
1064 * The NOPL instruction is supposed to exist on all CPUs of family >= 6;
1065 * unfortunately, that's not true in practice because of early VIA
1066 * chips and (more importantly) broken virtualizers that are not easy
1067 * to detect. In the latter case it doesn't even *fail* reliably, so
1068 * probing for it doesn't even work. Disable it completely on 32-bit
ba0593bf 1069 * unless we can find a reliable way to detect all the broken cases.
366d4a43 1070 * Enable it explicitly on 64-bit for non-constant inputs of cpu_has().
b6734c35 1071 */
148f9bb8 1072static void detect_nopl(struct cpuinfo_x86 *c)
b6734c35 1073{
366d4a43 1074#ifdef CONFIG_X86_32
b6734c35 1075 clear_cpu_cap(c, X86_FEATURE_NOPL);
366d4a43
BP
1076#else
1077 set_cpu_cap(c, X86_FEATURE_NOPL);
58a5aac5 1078#endif
d7cd5611 1079}
58a5aac5 1080
7a5d6704
AL
1081static void detect_null_seg_behavior(struct cpuinfo_x86 *c)
1082{
1083#ifdef CONFIG_X86_64
58a5aac5 1084 /*
7a5d6704
AL
1085 * Empirically, writing zero to a segment selector on AMD does
1086 * not clear the base, whereas writing zero to a segment
1087 * selector on Intel does clear the base. Intel's behavior
1088 * allows slightly faster context switches in the common case
1089 * where GS is unused by the prev and next threads.
58a5aac5 1090 *
7a5d6704
AL
1091 * Since neither vendor documents this anywhere that I can see,
1092 * detect it directly instead of hardcoding the choice by
1093 * vendor.
1094 *
1095 * I've designated AMD's behavior as the "bug" because it's
1096 * counterintuitive and less friendly.
58a5aac5 1097 */
7a5d6704
AL
1098
1099 unsigned long old_base, tmp;
1100 rdmsrl(MSR_FS_BASE, old_base);
1101 wrmsrl(MSR_FS_BASE, 1);
1102 loadsegment(fs, 0);
1103 rdmsrl(MSR_FS_BASE, tmp);
1104 if (tmp != 0)
1105 set_cpu_bug(c, X86_BUG_NULL_SEG);
1106 wrmsrl(MSR_FS_BASE, old_base);
366d4a43 1107#endif
d7cd5611
RR
1108}
1109
148f9bb8 1110static void generic_identify(struct cpuinfo_x86 *c)
1da177e4 1111{
aef93c8b 1112 c->extended_cpuid_level = 0;
1da177e4 1113
3da99c97 1114 if (!have_cpuid_p())
aef93c8b 1115 identify_cpu_without_cpuid(c);
1d67953f 1116
aef93c8b 1117 /* cyrix could have cpuid enabled via c_identify()*/
a9853dd6 1118 if (!have_cpuid_p())
aef93c8b 1119 return;
1da177e4 1120
3da99c97 1121 cpu_detect(c);
1da177e4 1122
3da99c97 1123 get_cpu_vendor(c);
1da177e4 1124
3da99c97 1125 get_cpu_cap(c);
1da177e4 1126
d94a155c
KS
1127 get_cpu_address_sizes(c);
1128
3da99c97
YL
1129 if (c->cpuid_level >= 0x00000001) {
1130 c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
b89d3b3e 1131#ifdef CONFIG_X86_32
c8e56d20 1132# ifdef CONFIG_SMP
cb8cc442 1133 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
b89d3b3e 1134# else
3da99c97 1135 c->apicid = c->initial_apicid;
b89d3b3e
YL
1136# endif
1137#endif
b89d3b3e 1138 c->phys_proc_id = c->initial_apicid;
3da99c97 1139 }
1da177e4 1140
1b05d60d 1141 get_model_name(c); /* Default name */
1da177e4 1142
3da99c97 1143 detect_nopl(c);
7a5d6704
AL
1144
1145 detect_null_seg_behavior(c);
0230bb03
AL
1146
1147 /*
1148 * ESPFIX is a strange bug. All real CPUs have it. Paravirt
1149 * systems that run Linux at CPL > 0 may or may not have the
1150 * issue, but, even if they have the issue, there's absolutely
1151 * nothing we can do about it because we can't use the real IRET
1152 * instruction.
1153 *
1154 * NB: For the time being, only 32-bit kernels support
1155 * X86_BUG_ESPFIX as such. 64-bit kernels directly choose
1156 * whether to apply espfix using paravirt hooks. If any
1157 * non-paravirt system ever shows up that does *not* have the
1158 * ESPFIX issue, we can change this.
1159 */
1160#ifdef CONFIG_X86_32
1161# ifdef CONFIG_PARAVIRT
1162 do {
1163 extern void native_iret(void);
1164 if (pv_cpu_ops.iret == native_iret)
1165 set_cpu_bug(c, X86_BUG_ESPFIX);
1166 } while (0);
1167# else
1168 set_cpu_bug(c, X86_BUG_ESPFIX);
1169# endif
1170#endif
1da177e4 1171}
1da177e4 1172
cbc82b17
PWJ
1173static void x86_init_cache_qos(struct cpuinfo_x86 *c)
1174{
1175 /*
1176 * The heavy lifting of max_rmid and cache_occ_scale are handled
1177 * in get_cpu_cap(). Here we just set the max_rmid for the boot_cpu
1178 * in case CQM bits really aren't there in this CPU.
1179 */
1180 if (c != &boot_cpu_data) {
1181 boot_cpu_data.x86_cache_max_rmid =
1182 min(boot_cpu_data.x86_cache_max_rmid,
1183 c->x86_cache_max_rmid);
1184 }
1185}
1186
d49597fd 1187/*
9d85eb91
TG
1188 * Validate that ACPI/mptables have the same information about the
1189 * effective APIC id and update the package map.
d49597fd 1190 */
9d85eb91 1191static void validate_apic_and_package_id(struct cpuinfo_x86 *c)
d49597fd
TG
1192{
1193#ifdef CONFIG_SMP
9d85eb91 1194 unsigned int apicid, cpu = smp_processor_id();
d49597fd
TG
1195
1196 apicid = apic->cpu_present_to_apicid(cpu);
d49597fd 1197
9d85eb91
TG
1198 if (apicid != c->apicid) {
1199 pr_err(FW_BUG "CPU%u: APIC id mismatch. Firmware: %x APIC: %x\n",
d49597fd 1200 cpu, apicid, c->initial_apicid);
d49597fd 1201 }
9d85eb91 1202 BUG_ON(topology_update_package_map(c->phys_proc_id, cpu));
d49597fd
TG
1203#else
1204 c->logical_proc_id = 0;
1205#endif
1206}
1207
1da177e4
LT
1208/*
1209 * This does the hard work of actually picking apart the CPU stuff...
1210 */
148f9bb8 1211static void identify_cpu(struct cpuinfo_x86 *c)
1da177e4
LT
1212{
1213 int i;
1214
1215 c->loops_per_jiffy = loops_per_jiffy;
24dbc600 1216 c->x86_cache_size = 0;
1da177e4 1217 c->x86_vendor = X86_VENDOR_UNKNOWN;
b399151c 1218 c->x86_model = c->x86_stepping = 0; /* So far unknown... */
1da177e4
LT
1219 c->x86_vendor_id[0] = '\0'; /* Unset */
1220 c->x86_model_id[0] = '\0'; /* Unset */
94605eff 1221 c->x86_max_cores = 1;
102bbe3a 1222 c->x86_coreid_bits = 0;
79a8b9aa 1223 c->cu_id = 0xff;
11fdd252 1224#ifdef CONFIG_X86_64
102bbe3a 1225 c->x86_clflush_size = 64;
13c6c532
JB
1226 c->x86_phys_bits = 36;
1227 c->x86_virt_bits = 48;
102bbe3a
YL
1228#else
1229 c->cpuid_level = -1; /* CPUID not detected */
770d132f 1230 c->x86_clflush_size = 32;
13c6c532
JB
1231 c->x86_phys_bits = 32;
1232 c->x86_virt_bits = 32;
102bbe3a
YL
1233#endif
1234 c->x86_cache_alignment = c->x86_clflush_size;
1da177e4
LT
1235 memset(&c->x86_capability, 0, sizeof c->x86_capability);
1236
1da177e4
LT
1237 generic_identify(c);
1238
3898534d 1239 if (this_cpu->c_identify)
1da177e4
LT
1240 this_cpu->c_identify(c);
1241
6a6256f9 1242 /* Clear/Set all flags overridden by options, after probe */
8bf1ebca 1243 apply_forced_caps(c);
2759c328 1244
102bbe3a 1245#ifdef CONFIG_X86_64
cb8cc442 1246 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
102bbe3a
YL
1247#endif
1248
1da177e4
LT
1249 /*
1250 * Vendor-specific initialization. In this section we
1251 * canonicalize the feature flags, meaning if there are
1252 * features a certain CPU supports which CPUID doesn't
1253 * tell us, CPUID claiming incorrect flags, or other bugs,
1254 * we handle them here.
1255 *
1256 * At the end of this section, c->x86_capability better
1257 * indicate the features this CPU genuinely supports!
1258 */
1259 if (this_cpu->c_init)
1260 this_cpu->c_init(c);
1261
1262 /* Disable the PN if appropriate */
1263 squash_the_stupid_serial_number(c);
1264
aa35f896 1265 /* Set up SMEP/SMAP/UMIP */
b2cc2a07
PA
1266 setup_smep(c);
1267 setup_smap(c);
aa35f896 1268 setup_umip(c);
b2cc2a07 1269
1da177e4 1270 /*
0f3fa48a
IM
1271 * The vendor-specific functions might have changed features.
1272 * Now we do "generic changes."
1da177e4
LT
1273 */
1274
b38b0665
PA
1275 /* Filter out anything that depends on CPUID levels we don't have */
1276 filter_cpuid_features(c, true);
1277
1da177e4 1278 /* If the model name is still unset, do table lookup. */
34048c9e 1279 if (!c->x86_model_id[0]) {
02dde8b4 1280 const char *p;
1da177e4 1281 p = table_lookup_model(c);
34048c9e 1282 if (p)
1da177e4
LT
1283 strcpy(c->x86_model_id, p);
1284 else
1285 /* Last resort... */
1286 sprintf(c->x86_model_id, "%02x/%02x",
54a20f8c 1287 c->x86, c->x86_model);
1da177e4
LT
1288 }
1289
102bbe3a
YL
1290#ifdef CONFIG_X86_64
1291 detect_ht(c);
1292#endif
1293
49d859d7 1294 x86_init_rdrand(c);
cbc82b17 1295 x86_init_cache_qos(c);
06976945 1296 setup_pku(c);
3e0c3737
YL
1297
1298 /*
6a6256f9 1299 * Clear/Set all flags overridden by options, need do it
3e0c3737
YL
1300 * before following smp all cpus cap AND.
1301 */
8bf1ebca 1302 apply_forced_caps(c);
3e0c3737 1303
1da177e4
LT
1304 /*
1305 * On SMP, boot_cpu_data holds the common feature set between
1306 * all CPUs; so make sure that we indicate which features are
1307 * common between the CPUs. The first time this routine gets
1308 * executed, c == &boot_cpu_data.
1309 */
34048c9e 1310 if (c != &boot_cpu_data) {
1da177e4 1311 /* AND the already accumulated flags with these */
9d31d35b 1312 for (i = 0; i < NCAPINTS; i++)
1da177e4 1313 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
65fc985b
BP
1314
1315 /* OR, i.e. replicate the bug flags */
1316 for (i = NCAPINTS; i < NCAPINTS + NBUGINTS; i++)
1317 c->x86_capability[i] |= boot_cpu_data.x86_capability[i];
1da177e4
LT
1318 }
1319
1320 /* Init Machine Check Exception if available. */
5e09954a 1321 mcheck_cpu_init(c);
30d432df
AK
1322
1323 select_idle_routine(c);
102bbe3a 1324
de2d9445 1325#ifdef CONFIG_NUMA
102bbe3a
YL
1326 numa_add_cpu(smp_processor_id());
1327#endif
a6c4e076 1328}
31ab269a 1329
8b6c0ab1
IM
1330/*
1331 * Set up the CPU state needed to execute SYSENTER/SYSEXIT instructions
1332 * on 32-bit kernels:
1333 */
cfda7bb9
AL
1334#ifdef CONFIG_X86_32
1335void enable_sep_cpu(void)
1336{
8b6c0ab1
IM
1337 struct tss_struct *tss;
1338 int cpu;
cfda7bb9 1339
b3edfda4
BP
1340 if (!boot_cpu_has(X86_FEATURE_SEP))
1341 return;
1342
8b6c0ab1 1343 cpu = get_cpu();
c482feef 1344 tss = &per_cpu(cpu_tss_rw, cpu);
8b6c0ab1 1345
8b6c0ab1 1346 /*
cf9328cc
AL
1347 * We cache MSR_IA32_SYSENTER_CS's value in the TSS's ss1 field --
1348 * see the big comment in struct x86_hw_tss's definition.
8b6c0ab1 1349 */
cfda7bb9
AL
1350
1351 tss->x86_tss.ss1 = __KERNEL_CS;
8b6c0ab1 1352 wrmsr(MSR_IA32_SYSENTER_CS, tss->x86_tss.ss1, 0);
4fe2d8b1 1353 wrmsr(MSR_IA32_SYSENTER_ESP, (unsigned long)(cpu_entry_stack(cpu) + 1), 0);
4c8cd0c5 1354 wrmsr(MSR_IA32_SYSENTER_EIP, (unsigned long)entry_SYSENTER_32, 0);
8b6c0ab1 1355
cfda7bb9
AL
1356 put_cpu();
1357}
e04d645f
GC
1358#endif
1359
a6c4e076
JF
1360void __init identify_boot_cpu(void)
1361{
1362 identify_cpu(&boot_cpu_data);
102bbe3a 1363#ifdef CONFIG_X86_32
a6c4e076 1364 sysenter_setup();
6fe940d6 1365 enable_sep_cpu();
102bbe3a 1366#endif
5b556332 1367 cpu_detect_tlb(&boot_cpu_data);
a6c4e076 1368}
3b520b23 1369
148f9bb8 1370void identify_secondary_cpu(struct cpuinfo_x86 *c)
a6c4e076
JF
1371{
1372 BUG_ON(c == &boot_cpu_data);
1373 identify_cpu(c);
102bbe3a 1374#ifdef CONFIG_X86_32
a6c4e076 1375 enable_sep_cpu();
102bbe3a 1376#endif
a6c4e076 1377 mtrr_ap_init();
9d85eb91 1378 validate_apic_and_package_id(c);
1da177e4
LT
1379}
1380
191679fd
AK
1381static __init int setup_noclflush(char *arg)
1382{
840d2830 1383 setup_clear_cpu_cap(X86_FEATURE_CLFLUSH);
da4aaa7d 1384 setup_clear_cpu_cap(X86_FEATURE_CLFLUSHOPT);
191679fd
AK
1385 return 1;
1386}
1387__setup("noclflush", setup_noclflush);
1388
148f9bb8 1389void print_cpu_info(struct cpuinfo_x86 *c)
1da177e4 1390{
02dde8b4 1391 const char *vendor = NULL;
1da177e4 1392
0f3fa48a 1393 if (c->x86_vendor < X86_VENDOR_NUM) {
1da177e4 1394 vendor = this_cpu->c_vendor;
0f3fa48a
IM
1395 } else {
1396 if (c->cpuid_level >= 0)
1397 vendor = c->x86_vendor_id;
1398 }
1da177e4 1399
bd32a8cf 1400 if (vendor && !strstr(c->x86_model_id, vendor))
1b74dde7 1401 pr_cont("%s ", vendor);
1da177e4 1402
9d31d35b 1403 if (c->x86_model_id[0])
1b74dde7 1404 pr_cont("%s", c->x86_model_id);
1da177e4 1405 else
1b74dde7 1406 pr_cont("%d86", c->x86);
1da177e4 1407
1b74dde7 1408 pr_cont(" (family: 0x%x, model: 0x%x", c->x86, c->x86_model);
924e101a 1409
b399151c
JZ
1410 if (c->x86_stepping || c->cpuid_level >= 0)
1411 pr_cont(", stepping: 0x%x)\n", c->x86_stepping);
1da177e4 1412 else
1b74dde7 1413 pr_cont(")\n");
1da177e4
LT
1414}
1415
0c2a3913
AK
1416/*
1417 * clearcpuid= was already parsed in fpu__init_parse_early_param.
1418 * But we need to keep a dummy __setup around otherwise it would
1419 * show up as an environment variable for init.
1420 */
1421static __init int setup_clearcpuid(char *arg)
ac72e788 1422{
ac72e788
AK
1423 return 1;
1424}
0c2a3913 1425__setup("clearcpuid=", setup_clearcpuid);
ac72e788 1426
d5494d4f 1427#ifdef CONFIG_X86_64
947e76cd 1428DEFINE_PER_CPU_FIRST(union irq_stack_union,
277d5b40 1429 irq_stack_union) __aligned(PAGE_SIZE) __visible;
35060ed6 1430EXPORT_PER_CPU_SYMBOL_GPL(irq_stack_union);
0f3fa48a 1431
bdf977b3 1432/*
a7fcf28d
AL
1433 * The following percpu variables are hot. Align current_task to
1434 * cacheline size such that they fall in the same cacheline.
bdf977b3
TH
1435 */
1436DEFINE_PER_CPU(struct task_struct *, current_task) ____cacheline_aligned =
1437 &init_task;
1438EXPORT_PER_CPU_SYMBOL(current_task);
d5494d4f 1439
bdf977b3 1440DEFINE_PER_CPU(char *, irq_stack_ptr) =
4950d6d4 1441 init_per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE;
bdf977b3 1442
277d5b40 1443DEFINE_PER_CPU(unsigned int, irq_count) __visible = -1;
d5494d4f 1444
c2daa3be
PZ
1445DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
1446EXPORT_PER_CPU_SYMBOL(__preempt_count);
1447
d5494d4f
YL
1448/* May not be marked __init: used by software suspend */
1449void syscall_init(void)
1da177e4 1450{
3386bc8a
AL
1451 extern char _entry_trampoline[];
1452 extern char entry_SYSCALL_64_trampoline[];
1453
72f5e08d 1454 int cpu = smp_processor_id();
3386bc8a
AL
1455 unsigned long SYSCALL64_entry_trampoline =
1456 (unsigned long)get_cpu_entry_area(cpu)->entry_trampoline +
1457 (entry_SYSCALL_64_trampoline - _entry_trampoline);
72f5e08d 1458
31ac34ca 1459 wrmsr(MSR_STAR, 0, (__USER32_CS << 16) | __KERNEL_CS);
8d4b0678
TG
1460 if (static_cpu_has(X86_FEATURE_PTI))
1461 wrmsrl(MSR_LSTAR, SYSCALL64_entry_trampoline);
1462 else
1463 wrmsrl(MSR_LSTAR, (unsigned long)entry_SYSCALL_64);
d56fe4bf
IM
1464
1465#ifdef CONFIG_IA32_EMULATION
47edb651 1466 wrmsrl(MSR_CSTAR, (unsigned long)entry_SYSCALL_compat);
a76c7f46 1467 /*
487d1edb
DV
1468 * This only works on Intel CPUs.
1469 * On AMD CPUs these MSRs are 32-bit, CPU truncates MSR_IA32_SYSENTER_EIP.
1470 * This does not cause SYSENTER to jump to the wrong location, because
1471 * AMD doesn't allow SYSENTER in long mode (either 32- or 64-bit).
a76c7f46
DV
1472 */
1473 wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)__KERNEL_CS);
4fe2d8b1 1474 wrmsrl_safe(MSR_IA32_SYSENTER_ESP, (unsigned long)(cpu_entry_stack(cpu) + 1));
4c8cd0c5 1475 wrmsrl_safe(MSR_IA32_SYSENTER_EIP, (u64)entry_SYSENTER_compat);
d56fe4bf 1476#else
47edb651 1477 wrmsrl(MSR_CSTAR, (unsigned long)ignore_sysret);
6b51311c 1478 wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)GDT_ENTRY_INVALID_SEG);
d56fe4bf
IM
1479 wrmsrl_safe(MSR_IA32_SYSENTER_ESP, 0ULL);
1480 wrmsrl_safe(MSR_IA32_SYSENTER_EIP, 0ULL);
d5494d4f 1481#endif
03ae5768 1482
d5494d4f
YL
1483 /* Flags to clear on syscall */
1484 wrmsrl(MSR_SYSCALL_MASK,
63bcff2a 1485 X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|
8c7aa698 1486 X86_EFLAGS_IOPL|X86_EFLAGS_AC|X86_EFLAGS_NT);
1da177e4 1487}
62111195 1488
d5494d4f
YL
1489/*
1490 * Copies of the original ist values from the tss are only accessed during
1491 * debugging, no special alignment required.
1492 */
1493DEFINE_PER_CPU(struct orig_ist, orig_ist);
1494
228bdaa9 1495static DEFINE_PER_CPU(unsigned long, debug_stack_addr);
42181186 1496DEFINE_PER_CPU(int, debug_stack_usage);
228bdaa9
SR
1497
1498int is_debug_stack(unsigned long addr)
1499{
89cbc767
CL
1500 return __this_cpu_read(debug_stack_usage) ||
1501 (addr <= __this_cpu_read(debug_stack_addr) &&
1502 addr > (__this_cpu_read(debug_stack_addr) - DEBUG_STKSZ));
228bdaa9 1503}
0f46efeb 1504NOKPROBE_SYMBOL(is_debug_stack);
228bdaa9 1505
629f4f9d 1506DEFINE_PER_CPU(u32, debug_idt_ctr);
f8988175 1507
228bdaa9
SR
1508void debug_stack_set_zero(void)
1509{
629f4f9d
SA
1510 this_cpu_inc(debug_idt_ctr);
1511 load_current_idt();
228bdaa9 1512}
0f46efeb 1513NOKPROBE_SYMBOL(debug_stack_set_zero);
228bdaa9
SR
1514
1515void debug_stack_reset(void)
1516{
629f4f9d 1517 if (WARN_ON(!this_cpu_read(debug_idt_ctr)))
f8988175 1518 return;
629f4f9d
SA
1519 if (this_cpu_dec_return(debug_idt_ctr) == 0)
1520 load_current_idt();
228bdaa9 1521}
0f46efeb 1522NOKPROBE_SYMBOL(debug_stack_reset);
228bdaa9 1523
0f3fa48a 1524#else /* CONFIG_X86_64 */
d5494d4f 1525
bdf977b3
TH
1526DEFINE_PER_CPU(struct task_struct *, current_task) = &init_task;
1527EXPORT_PER_CPU_SYMBOL(current_task);
c2daa3be
PZ
1528DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
1529EXPORT_PER_CPU_SYMBOL(__preempt_count);
bdf977b3 1530
a7fcf28d
AL
1531/*
1532 * On x86_32, vm86 modifies tss.sp0, so sp0 isn't a reliable way to find
1533 * the top of the kernel stack. Use an extra percpu variable to track the
1534 * top of the kernel stack directly.
1535 */
1536DEFINE_PER_CPU(unsigned long, cpu_current_top_of_stack) =
1537 (unsigned long)&init_thread_union + THREAD_SIZE;
1538EXPORT_PER_CPU_SYMBOL(cpu_current_top_of_stack);
1539
60a5317f 1540#ifdef CONFIG_CC_STACKPROTECTOR
53f82452 1541DEFINE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
60a5317f 1542#endif
d5494d4f 1543
0f3fa48a 1544#endif /* CONFIG_X86_64 */
c5413fbe 1545
9766cdbc
JSR
1546/*
1547 * Clear all 6 debug registers:
1548 */
1549static void clear_all_debug_regs(void)
1550{
1551 int i;
1552
1553 for (i = 0; i < 8; i++) {
1554 /* Ignore db4, db5 */
1555 if ((i == 4) || (i == 5))
1556 continue;
1557
1558 set_debugreg(0, i);
1559 }
1560}
c5413fbe 1561
0bb9fef9
JW
1562#ifdef CONFIG_KGDB
1563/*
1564 * Restore debug regs if using kgdbwait and you have a kernel debugger
1565 * connection established.
1566 */
1567static void dbg_restore_debug_regs(void)
1568{
1569 if (unlikely(kgdb_connected && arch_kgdb_ops.correct_hw_break))
1570 arch_kgdb_ops.correct_hw_break();
1571}
1572#else /* ! CONFIG_KGDB */
1573#define dbg_restore_debug_regs()
1574#endif /* ! CONFIG_KGDB */
1575
ce4b1b16
IM
1576static void wait_for_master_cpu(int cpu)
1577{
1578#ifdef CONFIG_SMP
1579 /*
1580 * wait for ACK from master CPU before continuing
1581 * with AP initialization
1582 */
1583 WARN_ON(cpumask_test_and_set_cpu(cpu, cpu_initialized_mask));
1584 while (!cpumask_test_cpu(cpu, cpu_callout_mask))
1585 cpu_relax();
1586#endif
1587}
1588
d2cbcc49
RR
1589/*
1590 * cpu_init() initializes state that is per-CPU. Some data is already
1591 * initialized (naturally) in the bootstrap process, such as the GDT
1592 * and IDT. We reload them nevertheless, this function acts as a
1593 * 'CPU state barrier', nothing should get across.
1ba76586 1594 * A lot of state is already set up in PDA init for 64 bit
d2cbcc49 1595 */
1ba76586 1596#ifdef CONFIG_X86_64
0f3fa48a 1597
148f9bb8 1598void cpu_init(void)
1ba76586 1599{
0fe1e009 1600 struct orig_ist *oist;
1ba76586 1601 struct task_struct *me;
0f3fa48a
IM
1602 struct tss_struct *t;
1603 unsigned long v;
fb59831b 1604 int cpu = raw_smp_processor_id();
1ba76586
YL
1605 int i;
1606
ce4b1b16
IM
1607 wait_for_master_cpu(cpu);
1608
1e02ce4c
AL
1609 /*
1610 * Initialize the CR4 shadow before doing anything that could
1611 * try to read it.
1612 */
1613 cr4_init_shadow();
1614
777284b6
BP
1615 if (cpu)
1616 load_ucode_ap();
e6ebf5de 1617
c482feef 1618 t = &per_cpu(cpu_tss_rw, cpu);
0fe1e009 1619 oist = &per_cpu(orig_ist, cpu);
0f3fa48a 1620
e7a22c1e 1621#ifdef CONFIG_NUMA
27fd185f 1622 if (this_cpu_read(numa_node) == 0 &&
e534c7c5
LS
1623 early_cpu_to_node(cpu) != NUMA_NO_NODE)
1624 set_numa_node(early_cpu_to_node(cpu));
e7a22c1e 1625#endif
1ba76586
YL
1626
1627 me = current;
1628
2eaad1fd 1629 pr_debug("Initializing CPU#%d\n", cpu);
1ba76586 1630
375074cc 1631 cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1ba76586
YL
1632
1633 /*
1634 * Initialize the per-CPU GDT with the boot GDT,
1635 * and set up the GDT descriptor:
1636 */
1637
552be871 1638 switch_to_new_gdt(cpu);
2697fbd5
BG
1639 loadsegment(fs, 0);
1640
cf910e83 1641 load_current_idt();
1ba76586
YL
1642
1643 memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
1644 syscall_init();
1645
1646 wrmsrl(MSR_FS_BASE, 0);
1647 wrmsrl(MSR_KERNEL_GS_BASE, 0);
1648 barrier();
1649
4763ed4d 1650 x86_configure_nx();
659006bf 1651 x2apic_setup();
1ba76586
YL
1652
1653 /*
1654 * set up and load the per-CPU TSS
1655 */
0fe1e009 1656 if (!oist->ist[0]) {
40e7f949 1657 char *estacks = get_cpu_entry_area(cpu)->exception_stacks;
0f3fa48a 1658
1ba76586 1659 for (v = 0; v < N_EXCEPTION_STACKS; v++) {
0f3fa48a 1660 estacks += exception_stack_sizes[v];
0fe1e009 1661 oist->ist[v] = t->x86_tss.ist[v] =
1ba76586 1662 (unsigned long)estacks;
228bdaa9
SR
1663 if (v == DEBUG_STACK-1)
1664 per_cpu(debug_stack_addr, cpu) = (unsigned long)estacks;
1ba76586
YL
1665 }
1666 }
1667
7fb983b4 1668 t->x86_tss.io_bitmap_base = IO_BITMAP_OFFSET;
0f3fa48a 1669
1ba76586
YL
1670 /*
1671 * <= is required because the CPU will access up to
1672 * 8 bits beyond the end of the IO permission bitmap.
1673 */
1674 for (i = 0; i <= IO_BITMAP_LONGS; i++)
1675 t->io_bitmap[i] = ~0UL;
1676
f1f10076 1677 mmgrab(&init_mm);
1ba76586 1678 me->active_mm = &init_mm;
8c5dfd25 1679 BUG_ON(me->mm);
72c0098d 1680 initialize_tlbstate_and_flush();
1ba76586
YL
1681 enter_lazy_tlb(&init_mm, me);
1682
20bb8344 1683 /*
7f2590a1
AL
1684 * Initialize the TSS. sp0 points to the entry trampoline stack
1685 * regardless of what task is running.
20bb8344 1686 */
72f5e08d 1687 set_tss_desc(cpu, &get_cpu_entry_area(cpu)->tss.x86_tss);
1ba76586 1688 load_TR_desc();
4fe2d8b1 1689 load_sp0((unsigned long)(cpu_entry_stack(cpu) + 1));
20bb8344 1690
37868fe1 1691 load_mm_ldt(&init_mm);
1ba76586 1692
0bb9fef9
JW
1693 clear_all_debug_regs();
1694 dbg_restore_debug_regs();
1ba76586 1695
21c4cd10 1696 fpu__init_cpu();
1ba76586 1697
1ba76586
YL
1698 if (is_uv_system())
1699 uv_cpu_init();
69218e47 1700
69218e47 1701 load_fixmap_gdt(cpu);
1ba76586
YL
1702}
1703
1704#else
1705
148f9bb8 1706void cpu_init(void)
9ee79a3d 1707{
d2cbcc49
RR
1708 int cpu = smp_processor_id();
1709 struct task_struct *curr = current;
c482feef 1710 struct tss_struct *t = &per_cpu(cpu_tss_rw, cpu);
62111195 1711
ce4b1b16 1712 wait_for_master_cpu(cpu);
e6ebf5de 1713
5b2bdbc8
SR
1714 /*
1715 * Initialize the CR4 shadow before doing anything that could
1716 * try to read it.
1717 */
1718 cr4_init_shadow();
1719
ce4b1b16 1720 show_ucode_info_early();
62111195 1721
1b74dde7 1722 pr_info("Initializing CPU#%d\n", cpu);
62111195 1723
362f924b 1724 if (cpu_feature_enabled(X86_FEATURE_VME) ||
59e21e3d 1725 boot_cpu_has(X86_FEATURE_TSC) ||
362f924b 1726 boot_cpu_has(X86_FEATURE_DE))
375074cc 1727 cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
62111195 1728
cf910e83 1729 load_current_idt();
552be871 1730 switch_to_new_gdt(cpu);
1da177e4 1731
1da177e4
LT
1732 /*
1733 * Set up and load the per-CPU TSS and LDT
1734 */
f1f10076 1735 mmgrab(&init_mm);
62111195 1736 curr->active_mm = &init_mm;
8c5dfd25 1737 BUG_ON(curr->mm);
72c0098d 1738 initialize_tlbstate_and_flush();
62111195 1739 enter_lazy_tlb(&init_mm, curr);
1da177e4 1740
20bb8344
AL
1741 /*
1742 * Initialize the TSS. Don't bother initializing sp0, as the initial
1743 * task never enters user mode.
1744 */
72f5e08d 1745 set_tss_desc(cpu, &get_cpu_entry_area(cpu)->tss.x86_tss);
1da177e4 1746 load_TR_desc();
20bb8344 1747
37868fe1 1748 load_mm_ldt(&init_mm);
1da177e4 1749
7fb983b4 1750 t->x86_tss.io_bitmap_base = IO_BITMAP_OFFSET;
f9a196b8 1751
22c4e308 1752#ifdef CONFIG_DOUBLEFAULT
1da177e4
LT
1753 /* Set up doublefault TSS pointer in the GDT */
1754 __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
22c4e308 1755#endif
1da177e4 1756
9766cdbc 1757 clear_all_debug_regs();
0bb9fef9 1758 dbg_restore_debug_regs();
1da177e4 1759
21c4cd10 1760 fpu__init_cpu();
69218e47 1761
69218e47 1762 load_fixmap_gdt(cpu);
1da177e4 1763}
1ba76586 1764#endif
5700f743 1765
b51ef52d
LA
1766static void bsp_resume(void)
1767{
1768 if (this_cpu->c_bsp_resume)
1769 this_cpu->c_bsp_resume(&boot_cpu_data);
1770}
1771
1772static struct syscore_ops cpu_syscore_ops = {
1773 .resume = bsp_resume,
1774};
1775
1776static int __init init_cpu_syscore(void)
1777{
1778 register_syscore_ops(&cpu_syscore_ops);
1779 return 0;
1780}
1781core_initcall(init_cpu_syscore);
1008c52c
BP
1782
1783/*
1784 * The microcode loader calls this upon late microcode load to recheck features,
1785 * only when microcode has been updated. Caller holds microcode_mutex and CPU
1786 * hotplug lock.
1787 */
1788void microcode_check(void)
1789{
42ca8082
BP
1790 struct cpuinfo_x86 info;
1791
1008c52c 1792 perf_check_microcode();
42ca8082
BP
1793
1794 /* Reload CPUID max function as it might've changed. */
1795 info.cpuid_level = cpuid_eax(0);
1796
1797 /*
1798 * Copy all capability leafs to pick up the synthetic ones so that
1799 * memcmp() below doesn't fail on that. The ones coming from CPUID will
1800 * get overwritten in get_cpu_cap().
1801 */
1802 memcpy(&info.x86_capability, &boot_cpu_data.x86_capability, sizeof(info.x86_capability));
1803
1804 get_cpu_cap(&info);
1805
1806 if (!memcmp(&info.x86_capability, &boot_cpu_data.x86_capability, sizeof(info.x86_capability)))
1807 return;
1808
1809 pr_warn("x86/CPU: CPU features have changed after loading microcode, but might not take effect.\n");
1810 pr_warn("x86/CPU: Please consider either early loading through initrd/built-in or a potential BIOS update.\n");
1008c52c 1811}